1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * i2c-ocores.c: I2C bus driver for OpenCores I2C controller
4*4882a593Smuzhiyun * (https://opencores.org/project/i2c/overview)
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Peter Korsgaard <peter@korsgaard.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Support for the GRLIB port of the controller by
9*4882a593Smuzhiyun * Andreas Larsson <andreas@gaisler.com>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/errno.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/i2c.h>
20*4882a593Smuzhiyun #include <linux/interrupt.h>
21*4882a593Smuzhiyun #include <linux/wait.h>
22*4882a593Smuzhiyun #include <linux/platform_data/i2c-ocores.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun #include <linux/io.h>
25*4882a593Smuzhiyun #include <linux/log2.h>
26*4882a593Smuzhiyun #include <linux/spinlock.h>
27*4882a593Smuzhiyun #include <linux/jiffies.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun * 'process_lock' exists because ocores_process() and ocores_process_timeout()
31*4882a593Smuzhiyun * can't run in parallel.
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun struct ocores_i2c {
34*4882a593Smuzhiyun void __iomem *base;
35*4882a593Smuzhiyun int iobase;
36*4882a593Smuzhiyun u32 reg_shift;
37*4882a593Smuzhiyun u32 reg_io_width;
38*4882a593Smuzhiyun unsigned long flags;
39*4882a593Smuzhiyun wait_queue_head_t wait;
40*4882a593Smuzhiyun struct i2c_adapter adap;
41*4882a593Smuzhiyun struct i2c_msg *msg;
42*4882a593Smuzhiyun int pos;
43*4882a593Smuzhiyun int nmsgs;
44*4882a593Smuzhiyun int state; /* see STATE_ */
45*4882a593Smuzhiyun spinlock_t process_lock;
46*4882a593Smuzhiyun struct clk *clk;
47*4882a593Smuzhiyun int ip_clock_khz;
48*4882a593Smuzhiyun int bus_clock_khz;
49*4882a593Smuzhiyun void (*setreg)(struct ocores_i2c *i2c, int reg, u8 value);
50*4882a593Smuzhiyun u8 (*getreg)(struct ocores_i2c *i2c, int reg);
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* registers */
54*4882a593Smuzhiyun #define OCI2C_PRELOW 0
55*4882a593Smuzhiyun #define OCI2C_PREHIGH 1
56*4882a593Smuzhiyun #define OCI2C_CONTROL 2
57*4882a593Smuzhiyun #define OCI2C_DATA 3
58*4882a593Smuzhiyun #define OCI2C_CMD 4 /* write only */
59*4882a593Smuzhiyun #define OCI2C_STATUS 4 /* read only, same address as OCI2C_CMD */
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define OCI2C_CTRL_IEN 0x40
62*4882a593Smuzhiyun #define OCI2C_CTRL_EN 0x80
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define OCI2C_CMD_START 0x91
65*4882a593Smuzhiyun #define OCI2C_CMD_STOP 0x41
66*4882a593Smuzhiyun #define OCI2C_CMD_READ 0x21
67*4882a593Smuzhiyun #define OCI2C_CMD_WRITE 0x11
68*4882a593Smuzhiyun #define OCI2C_CMD_READ_ACK 0x21
69*4882a593Smuzhiyun #define OCI2C_CMD_READ_NACK 0x29
70*4882a593Smuzhiyun #define OCI2C_CMD_IACK 0x01
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define OCI2C_STAT_IF 0x01
73*4882a593Smuzhiyun #define OCI2C_STAT_TIP 0x02
74*4882a593Smuzhiyun #define OCI2C_STAT_ARBLOST 0x20
75*4882a593Smuzhiyun #define OCI2C_STAT_BUSY 0x40
76*4882a593Smuzhiyun #define OCI2C_STAT_NACK 0x80
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define STATE_DONE 0
79*4882a593Smuzhiyun #define STATE_START 1
80*4882a593Smuzhiyun #define STATE_WRITE 2
81*4882a593Smuzhiyun #define STATE_READ 3
82*4882a593Smuzhiyun #define STATE_ERROR 4
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define TYPE_OCORES 0
85*4882a593Smuzhiyun #define TYPE_GRLIB 1
86*4882a593Smuzhiyun #define TYPE_SIFIVE_REV0 2
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define OCORES_FLAG_BROKEN_IRQ BIT(1) /* Broken IRQ for FU540-C000 SoC */
89*4882a593Smuzhiyun
oc_setreg_8(struct ocores_i2c * i2c,int reg,u8 value)90*4882a593Smuzhiyun static void oc_setreg_8(struct ocores_i2c *i2c, int reg, u8 value)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun iowrite8(value, i2c->base + (reg << i2c->reg_shift));
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
oc_setreg_16(struct ocores_i2c * i2c,int reg,u8 value)95*4882a593Smuzhiyun static void oc_setreg_16(struct ocores_i2c *i2c, int reg, u8 value)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun iowrite16(value, i2c->base + (reg << i2c->reg_shift));
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
oc_setreg_32(struct ocores_i2c * i2c,int reg,u8 value)100*4882a593Smuzhiyun static void oc_setreg_32(struct ocores_i2c *i2c, int reg, u8 value)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun iowrite32(value, i2c->base + (reg << i2c->reg_shift));
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
oc_setreg_16be(struct ocores_i2c * i2c,int reg,u8 value)105*4882a593Smuzhiyun static void oc_setreg_16be(struct ocores_i2c *i2c, int reg, u8 value)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun iowrite16be(value, i2c->base + (reg << i2c->reg_shift));
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
oc_setreg_32be(struct ocores_i2c * i2c,int reg,u8 value)110*4882a593Smuzhiyun static void oc_setreg_32be(struct ocores_i2c *i2c, int reg, u8 value)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun iowrite32be(value, i2c->base + (reg << i2c->reg_shift));
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
oc_getreg_8(struct ocores_i2c * i2c,int reg)115*4882a593Smuzhiyun static inline u8 oc_getreg_8(struct ocores_i2c *i2c, int reg)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun return ioread8(i2c->base + (reg << i2c->reg_shift));
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
oc_getreg_16(struct ocores_i2c * i2c,int reg)120*4882a593Smuzhiyun static inline u8 oc_getreg_16(struct ocores_i2c *i2c, int reg)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun return ioread16(i2c->base + (reg << i2c->reg_shift));
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
oc_getreg_32(struct ocores_i2c * i2c,int reg)125*4882a593Smuzhiyun static inline u8 oc_getreg_32(struct ocores_i2c *i2c, int reg)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun return ioread32(i2c->base + (reg << i2c->reg_shift));
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
oc_getreg_16be(struct ocores_i2c * i2c,int reg)130*4882a593Smuzhiyun static inline u8 oc_getreg_16be(struct ocores_i2c *i2c, int reg)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun return ioread16be(i2c->base + (reg << i2c->reg_shift));
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
oc_getreg_32be(struct ocores_i2c * i2c,int reg)135*4882a593Smuzhiyun static inline u8 oc_getreg_32be(struct ocores_i2c *i2c, int reg)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun return ioread32be(i2c->base + (reg << i2c->reg_shift));
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
oc_setreg_io_8(struct ocores_i2c * i2c,int reg,u8 value)140*4882a593Smuzhiyun static void oc_setreg_io_8(struct ocores_i2c *i2c, int reg, u8 value)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun outb(value, i2c->iobase + reg);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
oc_getreg_io_8(struct ocores_i2c * i2c,int reg)145*4882a593Smuzhiyun static inline u8 oc_getreg_io_8(struct ocores_i2c *i2c, int reg)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun return inb(i2c->iobase + reg);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
oc_setreg(struct ocores_i2c * i2c,int reg,u8 value)150*4882a593Smuzhiyun static inline void oc_setreg(struct ocores_i2c *i2c, int reg, u8 value)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun i2c->setreg(i2c, reg, value);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
oc_getreg(struct ocores_i2c * i2c,int reg)155*4882a593Smuzhiyun static inline u8 oc_getreg(struct ocores_i2c *i2c, int reg)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun return i2c->getreg(i2c, reg);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
ocores_process(struct ocores_i2c * i2c,u8 stat)160*4882a593Smuzhiyun static void ocores_process(struct ocores_i2c *i2c, u8 stat)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct i2c_msg *msg = i2c->msg;
163*4882a593Smuzhiyun unsigned long flags;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun * If we spin here is because we are in timeout, so we are going
167*4882a593Smuzhiyun * to be in STATE_ERROR. See ocores_process_timeout()
168*4882a593Smuzhiyun */
169*4882a593Smuzhiyun spin_lock_irqsave(&i2c->process_lock, flags);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if ((i2c->state == STATE_DONE) || (i2c->state == STATE_ERROR)) {
172*4882a593Smuzhiyun /* stop has been sent */
173*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_CMD, OCI2C_CMD_IACK);
174*4882a593Smuzhiyun wake_up(&i2c->wait);
175*4882a593Smuzhiyun goto out;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* error? */
179*4882a593Smuzhiyun if (stat & OCI2C_STAT_ARBLOST) {
180*4882a593Smuzhiyun i2c->state = STATE_ERROR;
181*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_CMD, OCI2C_CMD_STOP);
182*4882a593Smuzhiyun goto out;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun if ((i2c->state == STATE_START) || (i2c->state == STATE_WRITE)) {
186*4882a593Smuzhiyun i2c->state =
187*4882a593Smuzhiyun (msg->flags & I2C_M_RD) ? STATE_READ : STATE_WRITE;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (stat & OCI2C_STAT_NACK) {
190*4882a593Smuzhiyun i2c->state = STATE_ERROR;
191*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_CMD, OCI2C_CMD_STOP);
192*4882a593Smuzhiyun goto out;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun } else {
195*4882a593Smuzhiyun msg->buf[i2c->pos++] = oc_getreg(i2c, OCI2C_DATA);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* end of msg? */
199*4882a593Smuzhiyun if (i2c->pos == msg->len) {
200*4882a593Smuzhiyun i2c->nmsgs--;
201*4882a593Smuzhiyun i2c->msg++;
202*4882a593Smuzhiyun i2c->pos = 0;
203*4882a593Smuzhiyun msg = i2c->msg;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun if (i2c->nmsgs) { /* end? */
206*4882a593Smuzhiyun /* send start? */
207*4882a593Smuzhiyun if (!(msg->flags & I2C_M_NOSTART)) {
208*4882a593Smuzhiyun u8 addr = i2c_8bit_addr_from_msg(msg);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun i2c->state = STATE_START;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_DATA, addr);
213*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_CMD, OCI2C_CMD_START);
214*4882a593Smuzhiyun goto out;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun i2c->state = (msg->flags & I2C_M_RD)
217*4882a593Smuzhiyun ? STATE_READ : STATE_WRITE;
218*4882a593Smuzhiyun } else {
219*4882a593Smuzhiyun i2c->state = STATE_DONE;
220*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_CMD, OCI2C_CMD_STOP);
221*4882a593Smuzhiyun goto out;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (i2c->state == STATE_READ) {
226*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_CMD, i2c->pos == (msg->len-1) ?
227*4882a593Smuzhiyun OCI2C_CMD_READ_NACK : OCI2C_CMD_READ_ACK);
228*4882a593Smuzhiyun } else {
229*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_DATA, msg->buf[i2c->pos++]);
230*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_CMD, OCI2C_CMD_WRITE);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun out:
234*4882a593Smuzhiyun spin_unlock_irqrestore(&i2c->process_lock, flags);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
ocores_isr(int irq,void * dev_id)237*4882a593Smuzhiyun static irqreturn_t ocores_isr(int irq, void *dev_id)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun struct ocores_i2c *i2c = dev_id;
240*4882a593Smuzhiyun u8 stat = oc_getreg(i2c, OCI2C_STATUS);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (i2c->flags & OCORES_FLAG_BROKEN_IRQ) {
243*4882a593Smuzhiyun if ((stat & OCI2C_STAT_IF) && !(stat & OCI2C_STAT_BUSY))
244*4882a593Smuzhiyun return IRQ_NONE;
245*4882a593Smuzhiyun } else if (!(stat & OCI2C_STAT_IF)) {
246*4882a593Smuzhiyun return IRQ_NONE;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun ocores_process(i2c, stat);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun return IRQ_HANDLED;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /**
254*4882a593Smuzhiyun * Process timeout event
255*4882a593Smuzhiyun * @i2c: ocores I2C device instance
256*4882a593Smuzhiyun */
ocores_process_timeout(struct ocores_i2c * i2c)257*4882a593Smuzhiyun static void ocores_process_timeout(struct ocores_i2c *i2c)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun unsigned long flags;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun spin_lock_irqsave(&i2c->process_lock, flags);
262*4882a593Smuzhiyun i2c->state = STATE_ERROR;
263*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_CMD, OCI2C_CMD_STOP);
264*4882a593Smuzhiyun spin_unlock_irqrestore(&i2c->process_lock, flags);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /**
268*4882a593Smuzhiyun * Wait until something change in a given register
269*4882a593Smuzhiyun * @i2c: ocores I2C device instance
270*4882a593Smuzhiyun * @reg: register to query
271*4882a593Smuzhiyun * @mask: bitmask to apply on register value
272*4882a593Smuzhiyun * @val: expected result
273*4882a593Smuzhiyun * @timeout: timeout in jiffies
274*4882a593Smuzhiyun *
275*4882a593Smuzhiyun * Timeout is necessary to avoid to stay here forever when the chip
276*4882a593Smuzhiyun * does not answer correctly.
277*4882a593Smuzhiyun *
278*4882a593Smuzhiyun * Return: 0 on success, -ETIMEDOUT on timeout
279*4882a593Smuzhiyun */
ocores_wait(struct ocores_i2c * i2c,int reg,u8 mask,u8 val,const unsigned long timeout)280*4882a593Smuzhiyun static int ocores_wait(struct ocores_i2c *i2c,
281*4882a593Smuzhiyun int reg, u8 mask, u8 val,
282*4882a593Smuzhiyun const unsigned long timeout)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun unsigned long j;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun j = jiffies + timeout;
287*4882a593Smuzhiyun while (1) {
288*4882a593Smuzhiyun u8 status = oc_getreg(i2c, reg);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun if ((status & mask) == val)
291*4882a593Smuzhiyun break;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (time_after(jiffies, j))
294*4882a593Smuzhiyun return -ETIMEDOUT;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun return 0;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /**
300*4882a593Smuzhiyun * Wait until is possible to process some data
301*4882a593Smuzhiyun * @i2c: ocores I2C device instance
302*4882a593Smuzhiyun *
303*4882a593Smuzhiyun * Used when the device is in polling mode (interrupts disabled).
304*4882a593Smuzhiyun *
305*4882a593Smuzhiyun * Return: 0 on success, -ETIMEDOUT on timeout
306*4882a593Smuzhiyun */
ocores_poll_wait(struct ocores_i2c * i2c)307*4882a593Smuzhiyun static int ocores_poll_wait(struct ocores_i2c *i2c)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun u8 mask;
310*4882a593Smuzhiyun int err;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (i2c->state == STATE_DONE || i2c->state == STATE_ERROR) {
313*4882a593Smuzhiyun /* transfer is over */
314*4882a593Smuzhiyun mask = OCI2C_STAT_BUSY;
315*4882a593Smuzhiyun } else {
316*4882a593Smuzhiyun /* on going transfer */
317*4882a593Smuzhiyun mask = OCI2C_STAT_TIP;
318*4882a593Smuzhiyun /*
319*4882a593Smuzhiyun * We wait for the data to be transferred (8bit),
320*4882a593Smuzhiyun * then we start polling on the ACK/NACK bit
321*4882a593Smuzhiyun */
322*4882a593Smuzhiyun udelay((8 * 1000) / i2c->bus_clock_khz);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /*
326*4882a593Smuzhiyun * once we are here we expect to get the expected result immediately
327*4882a593Smuzhiyun * so if after 1ms we timeout then something is broken.
328*4882a593Smuzhiyun */
329*4882a593Smuzhiyun err = ocores_wait(i2c, OCI2C_STATUS, mask, 0, msecs_to_jiffies(1));
330*4882a593Smuzhiyun if (err)
331*4882a593Smuzhiyun dev_warn(i2c->adap.dev.parent,
332*4882a593Smuzhiyun "%s: STATUS timeout, bit 0x%x did not clear in 1ms\n",
333*4882a593Smuzhiyun __func__, mask);
334*4882a593Smuzhiyun return err;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /**
338*4882a593Smuzhiyun * It handles an IRQ-less transfer
339*4882a593Smuzhiyun * @i2c: ocores I2C device instance
340*4882a593Smuzhiyun *
341*4882a593Smuzhiyun * Even if IRQ are disabled, the I2C OpenCore IP behavior is exactly the same
342*4882a593Smuzhiyun * (only that IRQ are not produced). This means that we can re-use entirely
343*4882a593Smuzhiyun * ocores_isr(), we just add our polling code around it.
344*4882a593Smuzhiyun *
345*4882a593Smuzhiyun * It can run in atomic context
346*4882a593Smuzhiyun */
ocores_process_polling(struct ocores_i2c * i2c)347*4882a593Smuzhiyun static void ocores_process_polling(struct ocores_i2c *i2c)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun while (1) {
350*4882a593Smuzhiyun irqreturn_t ret;
351*4882a593Smuzhiyun int err;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun err = ocores_poll_wait(i2c);
354*4882a593Smuzhiyun if (err) {
355*4882a593Smuzhiyun i2c->state = STATE_ERROR;
356*4882a593Smuzhiyun break; /* timeout */
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun ret = ocores_isr(-1, i2c);
360*4882a593Smuzhiyun if (ret == IRQ_NONE)
361*4882a593Smuzhiyun break; /* all messages have been transferred */
362*4882a593Smuzhiyun else {
363*4882a593Smuzhiyun if (i2c->flags & OCORES_FLAG_BROKEN_IRQ)
364*4882a593Smuzhiyun if (i2c->state == STATE_DONE)
365*4882a593Smuzhiyun break;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
ocores_xfer_core(struct ocores_i2c * i2c,struct i2c_msg * msgs,int num,bool polling)370*4882a593Smuzhiyun static int ocores_xfer_core(struct ocores_i2c *i2c,
371*4882a593Smuzhiyun struct i2c_msg *msgs, int num,
372*4882a593Smuzhiyun bool polling)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun int ret;
375*4882a593Smuzhiyun u8 ctrl;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun ctrl = oc_getreg(i2c, OCI2C_CONTROL);
378*4882a593Smuzhiyun if (polling)
379*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_CONTROL, ctrl & ~OCI2C_CTRL_IEN);
380*4882a593Smuzhiyun else
381*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_CONTROL, ctrl | OCI2C_CTRL_IEN);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun i2c->msg = msgs;
384*4882a593Smuzhiyun i2c->pos = 0;
385*4882a593Smuzhiyun i2c->nmsgs = num;
386*4882a593Smuzhiyun i2c->state = STATE_START;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_DATA, i2c_8bit_addr_from_msg(i2c->msg));
389*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_CMD, OCI2C_CMD_START);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (polling) {
392*4882a593Smuzhiyun ocores_process_polling(i2c);
393*4882a593Smuzhiyun } else {
394*4882a593Smuzhiyun ret = wait_event_timeout(i2c->wait,
395*4882a593Smuzhiyun (i2c->state == STATE_ERROR) ||
396*4882a593Smuzhiyun (i2c->state == STATE_DONE), HZ);
397*4882a593Smuzhiyun if (ret == 0) {
398*4882a593Smuzhiyun ocores_process_timeout(i2c);
399*4882a593Smuzhiyun return -ETIMEDOUT;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun return (i2c->state == STATE_DONE) ? num : -EIO;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
ocores_xfer_polling(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)406*4882a593Smuzhiyun static int ocores_xfer_polling(struct i2c_adapter *adap,
407*4882a593Smuzhiyun struct i2c_msg *msgs, int num)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun return ocores_xfer_core(i2c_get_adapdata(adap), msgs, num, true);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
ocores_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)412*4882a593Smuzhiyun static int ocores_xfer(struct i2c_adapter *adap,
413*4882a593Smuzhiyun struct i2c_msg *msgs, int num)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun return ocores_xfer_core(i2c_get_adapdata(adap), msgs, num, false);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
ocores_init(struct device * dev,struct ocores_i2c * i2c)418*4882a593Smuzhiyun static int ocores_init(struct device *dev, struct ocores_i2c *i2c)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun int prescale;
421*4882a593Smuzhiyun int diff;
422*4882a593Smuzhiyun u8 ctrl = oc_getreg(i2c, OCI2C_CONTROL);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* make sure the device is disabled */
425*4882a593Smuzhiyun ctrl &= ~(OCI2C_CTRL_EN | OCI2C_CTRL_IEN);
426*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_CONTROL, ctrl);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun prescale = (i2c->ip_clock_khz / (5 * i2c->bus_clock_khz)) - 1;
429*4882a593Smuzhiyun prescale = clamp(prescale, 0, 0xffff);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun diff = i2c->ip_clock_khz / (5 * (prescale + 1)) - i2c->bus_clock_khz;
432*4882a593Smuzhiyun if (abs(diff) > i2c->bus_clock_khz / 10) {
433*4882a593Smuzhiyun dev_err(dev,
434*4882a593Smuzhiyun "Unsupported clock settings: core: %d KHz, bus: %d KHz\n",
435*4882a593Smuzhiyun i2c->ip_clock_khz, i2c->bus_clock_khz);
436*4882a593Smuzhiyun return -EINVAL;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_PRELOW, prescale & 0xff);
440*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_PREHIGH, prescale >> 8);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /* Init the device */
443*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_CMD, OCI2C_CMD_IACK);
444*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_CONTROL, ctrl | OCI2C_CTRL_EN);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun return 0;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun
ocores_func(struct i2c_adapter * adap)450*4882a593Smuzhiyun static u32 ocores_func(struct i2c_adapter *adap)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun static struct i2c_algorithm ocores_algorithm = {
456*4882a593Smuzhiyun .master_xfer = ocores_xfer,
457*4882a593Smuzhiyun .master_xfer_atomic = ocores_xfer_polling,
458*4882a593Smuzhiyun .functionality = ocores_func,
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun static const struct i2c_adapter ocores_adapter = {
462*4882a593Smuzhiyun .owner = THIS_MODULE,
463*4882a593Smuzhiyun .name = "i2c-ocores",
464*4882a593Smuzhiyun .class = I2C_CLASS_DEPRECATED,
465*4882a593Smuzhiyun .algo = &ocores_algorithm,
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun static const struct of_device_id ocores_i2c_match[] = {
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun .compatible = "opencores,i2c-ocores",
471*4882a593Smuzhiyun .data = (void *)TYPE_OCORES,
472*4882a593Smuzhiyun },
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun .compatible = "aeroflexgaisler,i2cmst",
475*4882a593Smuzhiyun .data = (void *)TYPE_GRLIB,
476*4882a593Smuzhiyun },
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun .compatible = "sifive,fu540-c000-i2c",
479*4882a593Smuzhiyun .data = (void *)TYPE_SIFIVE_REV0,
480*4882a593Smuzhiyun },
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun .compatible = "sifive,i2c0",
483*4882a593Smuzhiyun .data = (void *)TYPE_SIFIVE_REV0,
484*4882a593Smuzhiyun },
485*4882a593Smuzhiyun {},
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ocores_i2c_match);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun #ifdef CONFIG_OF
490*4882a593Smuzhiyun /*
491*4882a593Smuzhiyun * Read and write functions for the GRLIB port of the controller. Registers are
492*4882a593Smuzhiyun * 32-bit big endian and the PRELOW and PREHIGH registers are merged into one
493*4882a593Smuzhiyun * register. The subsequent registers have their offsets decreased accordingly.
494*4882a593Smuzhiyun */
oc_getreg_grlib(struct ocores_i2c * i2c,int reg)495*4882a593Smuzhiyun static u8 oc_getreg_grlib(struct ocores_i2c *i2c, int reg)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun u32 rd;
498*4882a593Smuzhiyun int rreg = reg;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun if (reg != OCI2C_PRELOW)
501*4882a593Smuzhiyun rreg--;
502*4882a593Smuzhiyun rd = ioread32be(i2c->base + (rreg << i2c->reg_shift));
503*4882a593Smuzhiyun if (reg == OCI2C_PREHIGH)
504*4882a593Smuzhiyun return (u8)(rd >> 8);
505*4882a593Smuzhiyun else
506*4882a593Smuzhiyun return (u8)rd;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
oc_setreg_grlib(struct ocores_i2c * i2c,int reg,u8 value)509*4882a593Smuzhiyun static void oc_setreg_grlib(struct ocores_i2c *i2c, int reg, u8 value)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun u32 curr, wr;
512*4882a593Smuzhiyun int rreg = reg;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun if (reg != OCI2C_PRELOW)
515*4882a593Smuzhiyun rreg--;
516*4882a593Smuzhiyun if (reg == OCI2C_PRELOW || reg == OCI2C_PREHIGH) {
517*4882a593Smuzhiyun curr = ioread32be(i2c->base + (rreg << i2c->reg_shift));
518*4882a593Smuzhiyun if (reg == OCI2C_PRELOW)
519*4882a593Smuzhiyun wr = (curr & 0xff00) | value;
520*4882a593Smuzhiyun else
521*4882a593Smuzhiyun wr = (((u32)value) << 8) | (curr & 0xff);
522*4882a593Smuzhiyun } else {
523*4882a593Smuzhiyun wr = value;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun iowrite32be(wr, i2c->base + (rreg << i2c->reg_shift));
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
ocores_i2c_of_probe(struct platform_device * pdev,struct ocores_i2c * i2c)528*4882a593Smuzhiyun static int ocores_i2c_of_probe(struct platform_device *pdev,
529*4882a593Smuzhiyun struct ocores_i2c *i2c)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
532*4882a593Smuzhiyun const struct of_device_id *match;
533*4882a593Smuzhiyun u32 val;
534*4882a593Smuzhiyun u32 clock_frequency;
535*4882a593Smuzhiyun bool clock_frequency_present;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun if (of_property_read_u32(np, "reg-shift", &i2c->reg_shift)) {
538*4882a593Smuzhiyun /* no 'reg-shift', check for deprecated 'regstep' */
539*4882a593Smuzhiyun if (!of_property_read_u32(np, "regstep", &val)) {
540*4882a593Smuzhiyun if (!is_power_of_2(val)) {
541*4882a593Smuzhiyun dev_err(&pdev->dev, "invalid regstep %d\n",
542*4882a593Smuzhiyun val);
543*4882a593Smuzhiyun return -EINVAL;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun i2c->reg_shift = ilog2(val);
546*4882a593Smuzhiyun dev_warn(&pdev->dev,
547*4882a593Smuzhiyun "regstep property deprecated, use reg-shift\n");
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun clock_frequency_present = !of_property_read_u32(np, "clock-frequency",
552*4882a593Smuzhiyun &clock_frequency);
553*4882a593Smuzhiyun i2c->bus_clock_khz = 100;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun i2c->clk = devm_clk_get(&pdev->dev, NULL);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun if (!IS_ERR(i2c->clk)) {
558*4882a593Smuzhiyun int ret = clk_prepare_enable(i2c->clk);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun if (ret) {
561*4882a593Smuzhiyun dev_err(&pdev->dev,
562*4882a593Smuzhiyun "clk_prepare_enable failed: %d\n", ret);
563*4882a593Smuzhiyun return ret;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun i2c->ip_clock_khz = clk_get_rate(i2c->clk) / 1000;
566*4882a593Smuzhiyun if (clock_frequency_present)
567*4882a593Smuzhiyun i2c->bus_clock_khz = clock_frequency / 1000;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun if (i2c->ip_clock_khz == 0) {
571*4882a593Smuzhiyun if (of_property_read_u32(np, "opencores,ip-clock-frequency",
572*4882a593Smuzhiyun &val)) {
573*4882a593Smuzhiyun if (!clock_frequency_present) {
574*4882a593Smuzhiyun dev_err(&pdev->dev,
575*4882a593Smuzhiyun "Missing required parameter 'opencores,ip-clock-frequency'\n");
576*4882a593Smuzhiyun clk_disable_unprepare(i2c->clk);
577*4882a593Smuzhiyun return -ENODEV;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun i2c->ip_clock_khz = clock_frequency / 1000;
580*4882a593Smuzhiyun dev_warn(&pdev->dev,
581*4882a593Smuzhiyun "Deprecated usage of the 'clock-frequency' property, please update to 'opencores,ip-clock-frequency'\n");
582*4882a593Smuzhiyun } else {
583*4882a593Smuzhiyun i2c->ip_clock_khz = val / 1000;
584*4882a593Smuzhiyun if (clock_frequency_present)
585*4882a593Smuzhiyun i2c->bus_clock_khz = clock_frequency / 1000;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun of_property_read_u32(pdev->dev.of_node, "reg-io-width",
590*4882a593Smuzhiyun &i2c->reg_io_width);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun match = of_match_node(ocores_i2c_match, pdev->dev.of_node);
593*4882a593Smuzhiyun if (match && (long)match->data == TYPE_GRLIB) {
594*4882a593Smuzhiyun dev_dbg(&pdev->dev, "GRLIB variant of i2c-ocores\n");
595*4882a593Smuzhiyun i2c->setreg = oc_setreg_grlib;
596*4882a593Smuzhiyun i2c->getreg = oc_getreg_grlib;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun return 0;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun #else
602*4882a593Smuzhiyun #define ocores_i2c_of_probe(pdev, i2c) -ENODEV
603*4882a593Smuzhiyun #endif
604*4882a593Smuzhiyun
ocores_i2c_probe(struct platform_device * pdev)605*4882a593Smuzhiyun static int ocores_i2c_probe(struct platform_device *pdev)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun struct ocores_i2c *i2c;
608*4882a593Smuzhiyun struct ocores_i2c_platform_data *pdata;
609*4882a593Smuzhiyun const struct of_device_id *match;
610*4882a593Smuzhiyun struct resource *res;
611*4882a593Smuzhiyun int irq;
612*4882a593Smuzhiyun int ret;
613*4882a593Smuzhiyun int i;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun i2c = devm_kzalloc(&pdev->dev, sizeof(*i2c), GFP_KERNEL);
616*4882a593Smuzhiyun if (!i2c)
617*4882a593Smuzhiyun return -ENOMEM;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun spin_lock_init(&i2c->process_lock);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
622*4882a593Smuzhiyun if (res) {
623*4882a593Smuzhiyun i2c->base = devm_ioremap_resource(&pdev->dev, res);
624*4882a593Smuzhiyun if (IS_ERR(i2c->base))
625*4882a593Smuzhiyun return PTR_ERR(i2c->base);
626*4882a593Smuzhiyun } else {
627*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_IO, 0);
628*4882a593Smuzhiyun if (!res)
629*4882a593Smuzhiyun return -EINVAL;
630*4882a593Smuzhiyun i2c->iobase = res->start;
631*4882a593Smuzhiyun if (!devm_request_region(&pdev->dev, res->start,
632*4882a593Smuzhiyun resource_size(res),
633*4882a593Smuzhiyun pdev->name)) {
634*4882a593Smuzhiyun dev_err(&pdev->dev, "Can't get I/O resource.\n");
635*4882a593Smuzhiyun return -EBUSY;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun i2c->setreg = oc_setreg_io_8;
638*4882a593Smuzhiyun i2c->getreg = oc_getreg_io_8;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun pdata = dev_get_platdata(&pdev->dev);
642*4882a593Smuzhiyun if (pdata) {
643*4882a593Smuzhiyun i2c->reg_shift = pdata->reg_shift;
644*4882a593Smuzhiyun i2c->reg_io_width = pdata->reg_io_width;
645*4882a593Smuzhiyun i2c->ip_clock_khz = pdata->clock_khz;
646*4882a593Smuzhiyun if (pdata->bus_khz)
647*4882a593Smuzhiyun i2c->bus_clock_khz = pdata->bus_khz;
648*4882a593Smuzhiyun else
649*4882a593Smuzhiyun i2c->bus_clock_khz = 100;
650*4882a593Smuzhiyun } else {
651*4882a593Smuzhiyun ret = ocores_i2c_of_probe(pdev, i2c);
652*4882a593Smuzhiyun if (ret)
653*4882a593Smuzhiyun return ret;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun if (i2c->reg_io_width == 0)
657*4882a593Smuzhiyun i2c->reg_io_width = 1; /* Set to default value */
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun if (!i2c->setreg || !i2c->getreg) {
660*4882a593Smuzhiyun bool be = pdata ? pdata->big_endian :
661*4882a593Smuzhiyun of_device_is_big_endian(pdev->dev.of_node);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun switch (i2c->reg_io_width) {
664*4882a593Smuzhiyun case 1:
665*4882a593Smuzhiyun i2c->setreg = oc_setreg_8;
666*4882a593Smuzhiyun i2c->getreg = oc_getreg_8;
667*4882a593Smuzhiyun break;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun case 2:
670*4882a593Smuzhiyun i2c->setreg = be ? oc_setreg_16be : oc_setreg_16;
671*4882a593Smuzhiyun i2c->getreg = be ? oc_getreg_16be : oc_getreg_16;
672*4882a593Smuzhiyun break;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun case 4:
675*4882a593Smuzhiyun i2c->setreg = be ? oc_setreg_32be : oc_setreg_32;
676*4882a593Smuzhiyun i2c->getreg = be ? oc_getreg_32be : oc_getreg_32;
677*4882a593Smuzhiyun break;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun default:
680*4882a593Smuzhiyun dev_err(&pdev->dev, "Unsupported I/O width (%d)\n",
681*4882a593Smuzhiyun i2c->reg_io_width);
682*4882a593Smuzhiyun ret = -EINVAL;
683*4882a593Smuzhiyun goto err_clk;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun init_waitqueue_head(&i2c->wait);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
690*4882a593Smuzhiyun if (irq == -ENXIO) {
691*4882a593Smuzhiyun ocores_algorithm.master_xfer = ocores_xfer_polling;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun /*
694*4882a593Smuzhiyun * Set in OCORES_FLAG_BROKEN_IRQ to enable workaround for
695*4882a593Smuzhiyun * FU540-C000 SoC in polling mode.
696*4882a593Smuzhiyun */
697*4882a593Smuzhiyun match = of_match_node(ocores_i2c_match, pdev->dev.of_node);
698*4882a593Smuzhiyun if (match && (long)match->data == TYPE_SIFIVE_REV0)
699*4882a593Smuzhiyun i2c->flags |= OCORES_FLAG_BROKEN_IRQ;
700*4882a593Smuzhiyun } else {
701*4882a593Smuzhiyun if (irq < 0)
702*4882a593Smuzhiyun return irq;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun if (ocores_algorithm.master_xfer != ocores_xfer_polling) {
706*4882a593Smuzhiyun ret = devm_request_any_context_irq(&pdev->dev, irq,
707*4882a593Smuzhiyun ocores_isr, 0,
708*4882a593Smuzhiyun pdev->name, i2c);
709*4882a593Smuzhiyun if (ret) {
710*4882a593Smuzhiyun dev_err(&pdev->dev, "Cannot claim IRQ\n");
711*4882a593Smuzhiyun goto err_clk;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun ret = ocores_init(&pdev->dev, i2c);
716*4882a593Smuzhiyun if (ret)
717*4882a593Smuzhiyun goto err_clk;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun /* hook up driver to tree */
720*4882a593Smuzhiyun platform_set_drvdata(pdev, i2c);
721*4882a593Smuzhiyun i2c->adap = ocores_adapter;
722*4882a593Smuzhiyun i2c_set_adapdata(&i2c->adap, i2c);
723*4882a593Smuzhiyun i2c->adap.dev.parent = &pdev->dev;
724*4882a593Smuzhiyun i2c->adap.dev.of_node = pdev->dev.of_node;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /* add i2c adapter to i2c tree */
727*4882a593Smuzhiyun ret = i2c_add_adapter(&i2c->adap);
728*4882a593Smuzhiyun if (ret)
729*4882a593Smuzhiyun goto err_clk;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /* add in known devices to the bus */
732*4882a593Smuzhiyun if (pdata) {
733*4882a593Smuzhiyun for (i = 0; i < pdata->num_devices; i++)
734*4882a593Smuzhiyun i2c_new_client_device(&i2c->adap, pdata->devices + i);
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun return 0;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun err_clk:
740*4882a593Smuzhiyun clk_disable_unprepare(i2c->clk);
741*4882a593Smuzhiyun return ret;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
ocores_i2c_remove(struct platform_device * pdev)744*4882a593Smuzhiyun static int ocores_i2c_remove(struct platform_device *pdev)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun struct ocores_i2c *i2c = platform_get_drvdata(pdev);
747*4882a593Smuzhiyun u8 ctrl = oc_getreg(i2c, OCI2C_CONTROL);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /* disable i2c logic */
750*4882a593Smuzhiyun ctrl &= ~(OCI2C_CTRL_EN | OCI2C_CTRL_IEN);
751*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_CONTROL, ctrl);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /* remove adapter & data */
754*4882a593Smuzhiyun i2c_del_adapter(&i2c->adap);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun if (!IS_ERR(i2c->clk))
757*4882a593Smuzhiyun clk_disable_unprepare(i2c->clk);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun return 0;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
ocores_i2c_suspend(struct device * dev)763*4882a593Smuzhiyun static int ocores_i2c_suspend(struct device *dev)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun struct ocores_i2c *i2c = dev_get_drvdata(dev);
766*4882a593Smuzhiyun u8 ctrl = oc_getreg(i2c, OCI2C_CONTROL);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun /* make sure the device is disabled */
769*4882a593Smuzhiyun ctrl &= ~(OCI2C_CTRL_EN | OCI2C_CTRL_IEN);
770*4882a593Smuzhiyun oc_setreg(i2c, OCI2C_CONTROL, ctrl);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun if (!IS_ERR(i2c->clk))
773*4882a593Smuzhiyun clk_disable_unprepare(i2c->clk);
774*4882a593Smuzhiyun return 0;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
ocores_i2c_resume(struct device * dev)777*4882a593Smuzhiyun static int ocores_i2c_resume(struct device *dev)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun struct ocores_i2c *i2c = dev_get_drvdata(dev);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun if (!IS_ERR(i2c->clk)) {
782*4882a593Smuzhiyun unsigned long rate;
783*4882a593Smuzhiyun int ret = clk_prepare_enable(i2c->clk);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun if (ret) {
786*4882a593Smuzhiyun dev_err(dev,
787*4882a593Smuzhiyun "clk_prepare_enable failed: %d\n", ret);
788*4882a593Smuzhiyun return ret;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun rate = clk_get_rate(i2c->clk) / 1000;
791*4882a593Smuzhiyun if (rate)
792*4882a593Smuzhiyun i2c->ip_clock_khz = rate;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun return ocores_init(dev, i2c);
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(ocores_i2c_pm, ocores_i2c_suspend, ocores_i2c_resume);
798*4882a593Smuzhiyun #define OCORES_I2C_PM (&ocores_i2c_pm)
799*4882a593Smuzhiyun #else
800*4882a593Smuzhiyun #define OCORES_I2C_PM NULL
801*4882a593Smuzhiyun #endif
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun static struct platform_driver ocores_i2c_driver = {
804*4882a593Smuzhiyun .probe = ocores_i2c_probe,
805*4882a593Smuzhiyun .remove = ocores_i2c_remove,
806*4882a593Smuzhiyun .driver = {
807*4882a593Smuzhiyun .name = "ocores-i2c",
808*4882a593Smuzhiyun .of_match_table = ocores_i2c_match,
809*4882a593Smuzhiyun .pm = OCORES_I2C_PM,
810*4882a593Smuzhiyun },
811*4882a593Smuzhiyun };
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun module_platform_driver(ocores_i2c_driver);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun MODULE_AUTHOR("Peter Korsgaard <peter@korsgaard.com>");
816*4882a593Smuzhiyun MODULE_DESCRIPTION("OpenCores I2C bus driver");
817*4882a593Smuzhiyun MODULE_LICENSE("GPL");
818*4882a593Smuzhiyun MODULE_ALIAS("platform:ocores-i2c");
819