1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Nuvoton NPCM7xx I2C Controller driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2020 Nuvoton Technologies tali.perry@nuvoton.com
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/bitfield.h>
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/debugfs.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/i2c.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/iopoll.h>
14*4882a593Smuzhiyun #include <linux/irq.h>
15*4882a593Smuzhiyun #include <linux/jiffies.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/regmap.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun enum i2c_mode {
24*4882a593Smuzhiyun I2C_MASTER,
25*4882a593Smuzhiyun I2C_SLAVE,
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun * External I2C Interface driver xfer indication values, which indicate status
30*4882a593Smuzhiyun * of the bus.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun enum i2c_state_ind {
33*4882a593Smuzhiyun I2C_NO_STATUS_IND = 0,
34*4882a593Smuzhiyun I2C_SLAVE_RCV_IND,
35*4882a593Smuzhiyun I2C_SLAVE_XMIT_IND,
36*4882a593Smuzhiyun I2C_SLAVE_XMIT_MISSING_DATA_IND,
37*4882a593Smuzhiyun I2C_SLAVE_RESTART_IND,
38*4882a593Smuzhiyun I2C_SLAVE_DONE_IND,
39*4882a593Smuzhiyun I2C_MASTER_DONE_IND,
40*4882a593Smuzhiyun I2C_NACK_IND,
41*4882a593Smuzhiyun I2C_BUS_ERR_IND,
42*4882a593Smuzhiyun I2C_WAKE_UP_IND,
43*4882a593Smuzhiyun I2C_BLOCK_BYTES_ERR_IND,
44*4882a593Smuzhiyun I2C_SLAVE_RCV_MISSING_DATA_IND,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /*
48*4882a593Smuzhiyun * Operation type values (used to define the operation currently running)
49*4882a593Smuzhiyun * module is interrupt driven, on each interrupt the current operation is
50*4882a593Smuzhiyun * checked to see if the module is currently reading or writing.
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun enum i2c_oper {
53*4882a593Smuzhiyun I2C_NO_OPER = 0,
54*4882a593Smuzhiyun I2C_WRITE_OPER,
55*4882a593Smuzhiyun I2C_READ_OPER,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* I2C Bank (module had 2 banks of registers) */
59*4882a593Smuzhiyun enum i2c_bank {
60*4882a593Smuzhiyun I2C_BANK_0 = 0,
61*4882a593Smuzhiyun I2C_BANK_1,
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* Internal I2C states values (for the I2C module state machine). */
65*4882a593Smuzhiyun enum i2c_state {
66*4882a593Smuzhiyun I2C_DISABLE = 0,
67*4882a593Smuzhiyun I2C_IDLE,
68*4882a593Smuzhiyun I2C_MASTER_START,
69*4882a593Smuzhiyun I2C_SLAVE_MATCH,
70*4882a593Smuzhiyun I2C_OPER_STARTED,
71*4882a593Smuzhiyun I2C_STOP_PENDING,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
75*4882a593Smuzhiyun /* Module supports setting multiple own slave addresses */
76*4882a593Smuzhiyun enum i2c_addr {
77*4882a593Smuzhiyun I2C_SLAVE_ADDR1 = 0,
78*4882a593Smuzhiyun I2C_SLAVE_ADDR2,
79*4882a593Smuzhiyun I2C_SLAVE_ADDR3,
80*4882a593Smuzhiyun I2C_SLAVE_ADDR4,
81*4882a593Smuzhiyun I2C_SLAVE_ADDR5,
82*4882a593Smuzhiyun I2C_SLAVE_ADDR6,
83*4882a593Smuzhiyun I2C_SLAVE_ADDR7,
84*4882a593Smuzhiyun I2C_SLAVE_ADDR8,
85*4882a593Smuzhiyun I2C_SLAVE_ADDR9,
86*4882a593Smuzhiyun I2C_SLAVE_ADDR10,
87*4882a593Smuzhiyun I2C_GC_ADDR,
88*4882a593Smuzhiyun I2C_ARP_ADDR,
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun #endif
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* init register and default value required to enable module */
93*4882a593Smuzhiyun #define NPCM_I2CSEGCTL 0xE4
94*4882a593Smuzhiyun #define NPCM_I2CSEGCTL_INIT_VAL 0x0333F000
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Common regs */
97*4882a593Smuzhiyun #define NPCM_I2CSDA 0x00
98*4882a593Smuzhiyun #define NPCM_I2CST 0x02
99*4882a593Smuzhiyun #define NPCM_I2CCST 0x04
100*4882a593Smuzhiyun #define NPCM_I2CCTL1 0x06
101*4882a593Smuzhiyun #define NPCM_I2CADDR1 0x08
102*4882a593Smuzhiyun #define NPCM_I2CCTL2 0x0A
103*4882a593Smuzhiyun #define NPCM_I2CADDR2 0x0C
104*4882a593Smuzhiyun #define NPCM_I2CCTL3 0x0E
105*4882a593Smuzhiyun #define NPCM_I2CCST2 0x18
106*4882a593Smuzhiyun #define NPCM_I2CCST3 0x19
107*4882a593Smuzhiyun #define I2C_VER 0x1F
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /*BANK0 regs*/
110*4882a593Smuzhiyun #define NPCM_I2CADDR3 0x10
111*4882a593Smuzhiyun #define NPCM_I2CADDR7 0x11
112*4882a593Smuzhiyun #define NPCM_I2CADDR4 0x12
113*4882a593Smuzhiyun #define NPCM_I2CADDR8 0x13
114*4882a593Smuzhiyun #define NPCM_I2CADDR5 0x14
115*4882a593Smuzhiyun #define NPCM_I2CADDR9 0x15
116*4882a593Smuzhiyun #define NPCM_I2CADDR6 0x16
117*4882a593Smuzhiyun #define NPCM_I2CADDR10 0x17
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
120*4882a593Smuzhiyun /*
121*4882a593Smuzhiyun * npcm_i2caddr array:
122*4882a593Smuzhiyun * The module supports having multiple own slave addresses.
123*4882a593Smuzhiyun * Since the addr regs are sprinkled all over the address space,
124*4882a593Smuzhiyun * use this array to get the address or each register.
125*4882a593Smuzhiyun */
126*4882a593Smuzhiyun #define I2C_NUM_OWN_ADDR 2
127*4882a593Smuzhiyun #define I2C_NUM_OWN_ADDR_SUPPORTED 2
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun static const int npcm_i2caddr[I2C_NUM_OWN_ADDR] = {
130*4882a593Smuzhiyun NPCM_I2CADDR1, NPCM_I2CADDR2,
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun #endif
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #define NPCM_I2CCTL4 0x1A
135*4882a593Smuzhiyun #define NPCM_I2CCTL5 0x1B
136*4882a593Smuzhiyun #define NPCM_I2CSCLLT 0x1C /* SCL Low Time */
137*4882a593Smuzhiyun #define NPCM_I2CFIF_CTL 0x1D /* FIFO Control */
138*4882a593Smuzhiyun #define NPCM_I2CSCLHT 0x1E /* SCL High Time */
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* BANK 1 regs */
141*4882a593Smuzhiyun #define NPCM_I2CFIF_CTS 0x10 /* Both FIFOs Control and Status */
142*4882a593Smuzhiyun #define NPCM_I2CTXF_CTL 0x12 /* Tx-FIFO Control */
143*4882a593Smuzhiyun #define NPCM_I2CT_OUT 0x14 /* Bus T.O. */
144*4882a593Smuzhiyun #define NPCM_I2CPEC 0x16 /* PEC Data */
145*4882a593Smuzhiyun #define NPCM_I2CTXF_STS 0x1A /* Tx-FIFO Status */
146*4882a593Smuzhiyun #define NPCM_I2CRXF_STS 0x1C /* Rx-FIFO Status */
147*4882a593Smuzhiyun #define NPCM_I2CRXF_CTL 0x1E /* Rx-FIFO Control */
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* NPCM_I2CST reg fields */
150*4882a593Smuzhiyun #define NPCM_I2CST_XMIT BIT(0)
151*4882a593Smuzhiyun #define NPCM_I2CST_MASTER BIT(1)
152*4882a593Smuzhiyun #define NPCM_I2CST_NMATCH BIT(2)
153*4882a593Smuzhiyun #define NPCM_I2CST_STASTR BIT(3)
154*4882a593Smuzhiyun #define NPCM_I2CST_NEGACK BIT(4)
155*4882a593Smuzhiyun #define NPCM_I2CST_BER BIT(5)
156*4882a593Smuzhiyun #define NPCM_I2CST_SDAST BIT(6)
157*4882a593Smuzhiyun #define NPCM_I2CST_SLVSTP BIT(7)
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* NPCM_I2CCST reg fields */
160*4882a593Smuzhiyun #define NPCM_I2CCST_BUSY BIT(0)
161*4882a593Smuzhiyun #define NPCM_I2CCST_BB BIT(1)
162*4882a593Smuzhiyun #define NPCM_I2CCST_MATCH BIT(2)
163*4882a593Smuzhiyun #define NPCM_I2CCST_GCMATCH BIT(3)
164*4882a593Smuzhiyun #define NPCM_I2CCST_TSDA BIT(4)
165*4882a593Smuzhiyun #define NPCM_I2CCST_TGSCL BIT(5)
166*4882a593Smuzhiyun #define NPCM_I2CCST_MATCHAF BIT(6)
167*4882a593Smuzhiyun #define NPCM_I2CCST_ARPMATCH BIT(7)
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* NPCM_I2CCTL1 reg fields */
170*4882a593Smuzhiyun #define NPCM_I2CCTL1_START BIT(0)
171*4882a593Smuzhiyun #define NPCM_I2CCTL1_STOP BIT(1)
172*4882a593Smuzhiyun #define NPCM_I2CCTL1_INTEN BIT(2)
173*4882a593Smuzhiyun #define NPCM_I2CCTL1_EOBINTE BIT(3)
174*4882a593Smuzhiyun #define NPCM_I2CCTL1_ACK BIT(4)
175*4882a593Smuzhiyun #define NPCM_I2CCTL1_GCMEN BIT(5)
176*4882a593Smuzhiyun #define NPCM_I2CCTL1_NMINTE BIT(6)
177*4882a593Smuzhiyun #define NPCM_I2CCTL1_STASTRE BIT(7)
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* RW1S fields (inside a RW reg): */
180*4882a593Smuzhiyun #define NPCM_I2CCTL1_RWS \
181*4882a593Smuzhiyun (NPCM_I2CCTL1_START | NPCM_I2CCTL1_STOP | NPCM_I2CCTL1_ACK)
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* npcm_i2caddr reg fields */
184*4882a593Smuzhiyun #define NPCM_I2CADDR_A GENMASK(6, 0)
185*4882a593Smuzhiyun #define NPCM_I2CADDR_SAEN BIT(7)
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* NPCM_I2CCTL2 reg fields */
188*4882a593Smuzhiyun #define I2CCTL2_ENABLE BIT(0)
189*4882a593Smuzhiyun #define I2CCTL2_SCLFRQ6_0 GENMASK(7, 1)
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* NPCM_I2CCTL3 reg fields */
192*4882a593Smuzhiyun #define I2CCTL3_SCLFRQ8_7 GENMASK(1, 0)
193*4882a593Smuzhiyun #define I2CCTL3_ARPMEN BIT(2)
194*4882a593Smuzhiyun #define I2CCTL3_IDL_START BIT(3)
195*4882a593Smuzhiyun #define I2CCTL3_400K_MODE BIT(4)
196*4882a593Smuzhiyun #define I2CCTL3_BNK_SEL BIT(5)
197*4882a593Smuzhiyun #define I2CCTL3_SDA_LVL BIT(6)
198*4882a593Smuzhiyun #define I2CCTL3_SCL_LVL BIT(7)
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* NPCM_I2CCST2 reg fields */
201*4882a593Smuzhiyun #define NPCM_I2CCST2_MATCHA1F BIT(0)
202*4882a593Smuzhiyun #define NPCM_I2CCST2_MATCHA2F BIT(1)
203*4882a593Smuzhiyun #define NPCM_I2CCST2_MATCHA3F BIT(2)
204*4882a593Smuzhiyun #define NPCM_I2CCST2_MATCHA4F BIT(3)
205*4882a593Smuzhiyun #define NPCM_I2CCST2_MATCHA5F BIT(4)
206*4882a593Smuzhiyun #define NPCM_I2CCST2_MATCHA6F BIT(5)
207*4882a593Smuzhiyun #define NPCM_I2CCST2_MATCHA7F BIT(5)
208*4882a593Smuzhiyun #define NPCM_I2CCST2_INTSTS BIT(7)
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* NPCM_I2CCST3 reg fields */
211*4882a593Smuzhiyun #define NPCM_I2CCST3_MATCHA8F BIT(0)
212*4882a593Smuzhiyun #define NPCM_I2CCST3_MATCHA9F BIT(1)
213*4882a593Smuzhiyun #define NPCM_I2CCST3_MATCHA10F BIT(2)
214*4882a593Smuzhiyun #define NPCM_I2CCST3_EO_BUSY BIT(7)
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* NPCM_I2CCTL4 reg fields */
217*4882a593Smuzhiyun #define I2CCTL4_HLDT GENMASK(5, 0)
218*4882a593Smuzhiyun #define I2CCTL4_LVL_WE BIT(7)
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* NPCM_I2CCTL5 reg fields */
221*4882a593Smuzhiyun #define I2CCTL5_DBNCT GENMASK(3, 0)
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* NPCM_I2CFIF_CTS reg fields */
224*4882a593Smuzhiyun #define NPCM_I2CFIF_CTS_RXF_TXE BIT(1)
225*4882a593Smuzhiyun #define NPCM_I2CFIF_CTS_RFTE_IE BIT(3)
226*4882a593Smuzhiyun #define NPCM_I2CFIF_CTS_CLR_FIFO BIT(6)
227*4882a593Smuzhiyun #define NPCM_I2CFIF_CTS_SLVRSTR BIT(7)
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* NPCM_I2CTXF_CTL reg fields */
230*4882a593Smuzhiyun #define NPCM_I2CTXF_CTL_TX_THR GENMASK(4, 0)
231*4882a593Smuzhiyun #define NPCM_I2CTXF_CTL_THR_TXIE BIT(6)
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* NPCM_I2CT_OUT reg fields */
234*4882a593Smuzhiyun #define NPCM_I2CT_OUT_TO_CKDIV GENMASK(5, 0)
235*4882a593Smuzhiyun #define NPCM_I2CT_OUT_T_OUTIE BIT(6)
236*4882a593Smuzhiyun #define NPCM_I2CT_OUT_T_OUTST BIT(7)
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* NPCM_I2CTXF_STS reg fields */
239*4882a593Smuzhiyun #define NPCM_I2CTXF_STS_TX_BYTES GENMASK(4, 0)
240*4882a593Smuzhiyun #define NPCM_I2CTXF_STS_TX_THST BIT(6)
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* NPCM_I2CRXF_STS reg fields */
243*4882a593Smuzhiyun #define NPCM_I2CRXF_STS_RX_BYTES GENMASK(4, 0)
244*4882a593Smuzhiyun #define NPCM_I2CRXF_STS_RX_THST BIT(6)
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* NPCM_I2CFIF_CTL reg fields */
247*4882a593Smuzhiyun #define NPCM_I2CFIF_CTL_FIFO_EN BIT(4)
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /* NPCM_I2CRXF_CTL reg fields */
250*4882a593Smuzhiyun #define NPCM_I2CRXF_CTL_RX_THR GENMASK(4, 0)
251*4882a593Smuzhiyun #define NPCM_I2CRXF_CTL_LAST_PEC BIT(5)
252*4882a593Smuzhiyun #define NPCM_I2CRXF_CTL_THR_RXIE BIT(6)
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun #define I2C_HW_FIFO_SIZE 16
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* I2C_VER reg fields */
257*4882a593Smuzhiyun #define I2C_VER_VERSION GENMASK(6, 0)
258*4882a593Smuzhiyun #define I2C_VER_FIFO_EN BIT(7)
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* stall/stuck timeout in us */
261*4882a593Smuzhiyun #define DEFAULT_STALL_COUNT 25
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* SCLFRQ field position */
264*4882a593Smuzhiyun #define SCLFRQ_0_TO_6 GENMASK(6, 0)
265*4882a593Smuzhiyun #define SCLFRQ_7_TO_8 GENMASK(8, 7)
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* supported clk settings. values in Hz. */
268*4882a593Smuzhiyun #define I2C_FREQ_MIN_HZ 10000
269*4882a593Smuzhiyun #define I2C_FREQ_MAX_HZ I2C_MAX_FAST_MODE_PLUS_FREQ
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* Status of one I2C module */
272*4882a593Smuzhiyun struct npcm_i2c {
273*4882a593Smuzhiyun struct i2c_adapter adap;
274*4882a593Smuzhiyun struct device *dev;
275*4882a593Smuzhiyun unsigned char __iomem *reg;
276*4882a593Smuzhiyun spinlock_t lock; /* IRQ synchronization */
277*4882a593Smuzhiyun struct completion cmd_complete;
278*4882a593Smuzhiyun int cmd_err;
279*4882a593Smuzhiyun struct i2c_msg *msgs;
280*4882a593Smuzhiyun int msgs_num;
281*4882a593Smuzhiyun int num;
282*4882a593Smuzhiyun u32 apb_clk;
283*4882a593Smuzhiyun struct i2c_bus_recovery_info rinfo;
284*4882a593Smuzhiyun enum i2c_state state;
285*4882a593Smuzhiyun enum i2c_oper operation;
286*4882a593Smuzhiyun enum i2c_mode master_or_slave;
287*4882a593Smuzhiyun enum i2c_state_ind stop_ind;
288*4882a593Smuzhiyun u8 dest_addr;
289*4882a593Smuzhiyun u8 *rd_buf;
290*4882a593Smuzhiyun u16 rd_size;
291*4882a593Smuzhiyun u16 rd_ind;
292*4882a593Smuzhiyun u8 *wr_buf;
293*4882a593Smuzhiyun u16 wr_size;
294*4882a593Smuzhiyun u16 wr_ind;
295*4882a593Smuzhiyun bool fifo_use;
296*4882a593Smuzhiyun u16 PEC_mask; /* PEC bit mask per slave address */
297*4882a593Smuzhiyun bool PEC_use;
298*4882a593Smuzhiyun bool read_block_use;
299*4882a593Smuzhiyun unsigned long int_time_stamp;
300*4882a593Smuzhiyun unsigned long bus_freq; /* in Hz */
301*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
302*4882a593Smuzhiyun u8 own_slave_addr;
303*4882a593Smuzhiyun struct i2c_client *slave;
304*4882a593Smuzhiyun int slv_rd_size;
305*4882a593Smuzhiyun int slv_rd_ind;
306*4882a593Smuzhiyun int slv_wr_size;
307*4882a593Smuzhiyun int slv_wr_ind;
308*4882a593Smuzhiyun u8 slv_rd_buf[I2C_HW_FIFO_SIZE];
309*4882a593Smuzhiyun u8 slv_wr_buf[I2C_HW_FIFO_SIZE];
310*4882a593Smuzhiyun #endif
311*4882a593Smuzhiyun struct dentry *debugfs; /* debugfs device directory */
312*4882a593Smuzhiyun u64 ber_cnt;
313*4882a593Smuzhiyun u64 rec_succ_cnt;
314*4882a593Smuzhiyun u64 rec_fail_cnt;
315*4882a593Smuzhiyun u64 nack_cnt;
316*4882a593Smuzhiyun u64 timeout_cnt;
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun
npcm_i2c_select_bank(struct npcm_i2c * bus,enum i2c_bank bank)319*4882a593Smuzhiyun static inline void npcm_i2c_select_bank(struct npcm_i2c *bus,
320*4882a593Smuzhiyun enum i2c_bank bank)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun u8 i2cctl3 = ioread8(bus->reg + NPCM_I2CCTL3);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (bank == I2C_BANK_0)
325*4882a593Smuzhiyun i2cctl3 = i2cctl3 & ~I2CCTL3_BNK_SEL;
326*4882a593Smuzhiyun else
327*4882a593Smuzhiyun i2cctl3 = i2cctl3 | I2CCTL3_BNK_SEL;
328*4882a593Smuzhiyun iowrite8(i2cctl3, bus->reg + NPCM_I2CCTL3);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
npcm_i2c_init_params(struct npcm_i2c * bus)331*4882a593Smuzhiyun static void npcm_i2c_init_params(struct npcm_i2c *bus)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun bus->stop_ind = I2C_NO_STATUS_IND;
334*4882a593Smuzhiyun bus->rd_size = 0;
335*4882a593Smuzhiyun bus->wr_size = 0;
336*4882a593Smuzhiyun bus->rd_ind = 0;
337*4882a593Smuzhiyun bus->wr_ind = 0;
338*4882a593Smuzhiyun bus->read_block_use = false;
339*4882a593Smuzhiyun bus->int_time_stamp = 0;
340*4882a593Smuzhiyun bus->PEC_use = false;
341*4882a593Smuzhiyun bus->PEC_mask = 0;
342*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
343*4882a593Smuzhiyun if (bus->slave)
344*4882a593Smuzhiyun bus->master_or_slave = I2C_SLAVE;
345*4882a593Smuzhiyun #endif
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
npcm_i2c_wr_byte(struct npcm_i2c * bus,u8 data)348*4882a593Smuzhiyun static inline void npcm_i2c_wr_byte(struct npcm_i2c *bus, u8 data)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun iowrite8(data, bus->reg + NPCM_I2CSDA);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
npcm_i2c_rd_byte(struct npcm_i2c * bus)353*4882a593Smuzhiyun static inline u8 npcm_i2c_rd_byte(struct npcm_i2c *bus)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun return ioread8(bus->reg + NPCM_I2CSDA);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
npcm_i2c_get_SCL(struct i2c_adapter * _adap)358*4882a593Smuzhiyun static int npcm_i2c_get_SCL(struct i2c_adapter *_adap)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun struct npcm_i2c *bus = container_of(_adap, struct npcm_i2c, adap);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun return !!(I2CCTL3_SCL_LVL & ioread8(bus->reg + NPCM_I2CCTL3));
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
npcm_i2c_get_SDA(struct i2c_adapter * _adap)365*4882a593Smuzhiyun static int npcm_i2c_get_SDA(struct i2c_adapter *_adap)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun struct npcm_i2c *bus = container_of(_adap, struct npcm_i2c, adap);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun return !!(I2CCTL3_SDA_LVL & ioread8(bus->reg + NPCM_I2CCTL3));
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
npcm_i2c_get_index(struct npcm_i2c * bus)372*4882a593Smuzhiyun static inline u16 npcm_i2c_get_index(struct npcm_i2c *bus)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun if (bus->operation == I2C_READ_OPER)
375*4882a593Smuzhiyun return bus->rd_ind;
376*4882a593Smuzhiyun if (bus->operation == I2C_WRITE_OPER)
377*4882a593Smuzhiyun return bus->wr_ind;
378*4882a593Smuzhiyun return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* quick protocol (just address) */
npcm_i2c_is_quick(struct npcm_i2c * bus)382*4882a593Smuzhiyun static inline bool npcm_i2c_is_quick(struct npcm_i2c *bus)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun return bus->wr_size == 0 && bus->rd_size == 0;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
npcm_i2c_disable(struct npcm_i2c * bus)387*4882a593Smuzhiyun static void npcm_i2c_disable(struct npcm_i2c *bus)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun u8 i2cctl2;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
392*4882a593Smuzhiyun int i;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* Slave addresses removal */
395*4882a593Smuzhiyun for (i = I2C_SLAVE_ADDR1; i < I2C_NUM_OWN_ADDR_SUPPORTED; i++)
396*4882a593Smuzhiyun iowrite8(0, bus->reg + npcm_i2caddr[i]);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun #endif
399*4882a593Smuzhiyun /* Disable module */
400*4882a593Smuzhiyun i2cctl2 = ioread8(bus->reg + NPCM_I2CCTL2);
401*4882a593Smuzhiyun i2cctl2 = i2cctl2 & ~I2CCTL2_ENABLE;
402*4882a593Smuzhiyun iowrite8(i2cctl2, bus->reg + NPCM_I2CCTL2);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun bus->state = I2C_DISABLE;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
npcm_i2c_enable(struct npcm_i2c * bus)407*4882a593Smuzhiyun static void npcm_i2c_enable(struct npcm_i2c *bus)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun u8 i2cctl2 = ioread8(bus->reg + NPCM_I2CCTL2);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun i2cctl2 = i2cctl2 | I2CCTL2_ENABLE;
412*4882a593Smuzhiyun iowrite8(i2cctl2, bus->reg + NPCM_I2CCTL2);
413*4882a593Smuzhiyun bus->state = I2C_IDLE;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* enable\disable end of busy (EOB) interrupts */
npcm_i2c_eob_int(struct npcm_i2c * bus,bool enable)417*4882a593Smuzhiyun static inline void npcm_i2c_eob_int(struct npcm_i2c *bus, bool enable)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun u8 val;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* Clear EO_BUSY pending bit: */
422*4882a593Smuzhiyun val = ioread8(bus->reg + NPCM_I2CCST3);
423*4882a593Smuzhiyun val = val | NPCM_I2CCST3_EO_BUSY;
424*4882a593Smuzhiyun iowrite8(val, bus->reg + NPCM_I2CCST3);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun val = ioread8(bus->reg + NPCM_I2CCTL1);
427*4882a593Smuzhiyun val &= ~NPCM_I2CCTL1_RWS;
428*4882a593Smuzhiyun if (enable)
429*4882a593Smuzhiyun val |= NPCM_I2CCTL1_EOBINTE;
430*4882a593Smuzhiyun else
431*4882a593Smuzhiyun val &= ~NPCM_I2CCTL1_EOBINTE;
432*4882a593Smuzhiyun iowrite8(val, bus->reg + NPCM_I2CCTL1);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
npcm_i2c_tx_fifo_empty(struct npcm_i2c * bus)435*4882a593Smuzhiyun static inline bool npcm_i2c_tx_fifo_empty(struct npcm_i2c *bus)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun u8 tx_fifo_sts;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun tx_fifo_sts = ioread8(bus->reg + NPCM_I2CTXF_STS);
440*4882a593Smuzhiyun /* check if TX FIFO is not empty */
441*4882a593Smuzhiyun if ((tx_fifo_sts & NPCM_I2CTXF_STS_TX_BYTES) == 0)
442*4882a593Smuzhiyun return false;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /* check if TX FIFO status bit is set: */
445*4882a593Smuzhiyun return !!FIELD_GET(NPCM_I2CTXF_STS_TX_THST, tx_fifo_sts);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
npcm_i2c_rx_fifo_full(struct npcm_i2c * bus)448*4882a593Smuzhiyun static inline bool npcm_i2c_rx_fifo_full(struct npcm_i2c *bus)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun u8 rx_fifo_sts;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun rx_fifo_sts = ioread8(bus->reg + NPCM_I2CRXF_STS);
453*4882a593Smuzhiyun /* check if RX FIFO is not empty: */
454*4882a593Smuzhiyun if ((rx_fifo_sts & NPCM_I2CRXF_STS_RX_BYTES) == 0)
455*4882a593Smuzhiyun return false;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /* check if rx fifo full status is set: */
458*4882a593Smuzhiyun return !!FIELD_GET(NPCM_I2CRXF_STS_RX_THST, rx_fifo_sts);
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
npcm_i2c_clear_fifo_int(struct npcm_i2c * bus)461*4882a593Smuzhiyun static inline void npcm_i2c_clear_fifo_int(struct npcm_i2c *bus)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun u8 val;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun val = ioread8(bus->reg + NPCM_I2CFIF_CTS);
466*4882a593Smuzhiyun val = (val & NPCM_I2CFIF_CTS_SLVRSTR) | NPCM_I2CFIF_CTS_RXF_TXE;
467*4882a593Smuzhiyun iowrite8(val, bus->reg + NPCM_I2CFIF_CTS);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
npcm_i2c_clear_tx_fifo(struct npcm_i2c * bus)470*4882a593Smuzhiyun static inline void npcm_i2c_clear_tx_fifo(struct npcm_i2c *bus)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun u8 val;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun val = ioread8(bus->reg + NPCM_I2CTXF_STS);
475*4882a593Smuzhiyun val = val | NPCM_I2CTXF_STS_TX_THST;
476*4882a593Smuzhiyun iowrite8(val, bus->reg + NPCM_I2CTXF_STS);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
npcm_i2c_clear_rx_fifo(struct npcm_i2c * bus)479*4882a593Smuzhiyun static inline void npcm_i2c_clear_rx_fifo(struct npcm_i2c *bus)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun u8 val;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun val = ioread8(bus->reg + NPCM_I2CRXF_STS);
484*4882a593Smuzhiyun val = val | NPCM_I2CRXF_STS_RX_THST;
485*4882a593Smuzhiyun iowrite8(val, bus->reg + NPCM_I2CRXF_STS);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
npcm_i2c_int_enable(struct npcm_i2c * bus,bool enable)488*4882a593Smuzhiyun static void npcm_i2c_int_enable(struct npcm_i2c *bus, bool enable)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun u8 val;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun val = ioread8(bus->reg + NPCM_I2CCTL1);
493*4882a593Smuzhiyun val &= ~NPCM_I2CCTL1_RWS;
494*4882a593Smuzhiyun if (enable)
495*4882a593Smuzhiyun val |= NPCM_I2CCTL1_INTEN;
496*4882a593Smuzhiyun else
497*4882a593Smuzhiyun val &= ~NPCM_I2CCTL1_INTEN;
498*4882a593Smuzhiyun iowrite8(val, bus->reg + NPCM_I2CCTL1);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
npcm_i2c_master_start(struct npcm_i2c * bus)501*4882a593Smuzhiyun static inline void npcm_i2c_master_start(struct npcm_i2c *bus)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun u8 val;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun val = ioread8(bus->reg + NPCM_I2CCTL1);
506*4882a593Smuzhiyun val &= ~(NPCM_I2CCTL1_STOP | NPCM_I2CCTL1_ACK);
507*4882a593Smuzhiyun val |= NPCM_I2CCTL1_START;
508*4882a593Smuzhiyun iowrite8(val, bus->reg + NPCM_I2CCTL1);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
npcm_i2c_master_stop(struct npcm_i2c * bus)511*4882a593Smuzhiyun static inline void npcm_i2c_master_stop(struct npcm_i2c *bus)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun u8 val;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /*
516*4882a593Smuzhiyun * override HW issue: I2C may fail to supply stop condition in Master
517*4882a593Smuzhiyun * Write operation.
518*4882a593Smuzhiyun * Need to delay at least 5 us from the last int, before issueing a stop
519*4882a593Smuzhiyun */
520*4882a593Smuzhiyun udelay(10); /* function called from interrupt, can't sleep */
521*4882a593Smuzhiyun val = ioread8(bus->reg + NPCM_I2CCTL1);
522*4882a593Smuzhiyun val &= ~(NPCM_I2CCTL1_START | NPCM_I2CCTL1_ACK);
523*4882a593Smuzhiyun val |= NPCM_I2CCTL1_STOP;
524*4882a593Smuzhiyun iowrite8(val, bus->reg + NPCM_I2CCTL1);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun if (!bus->fifo_use)
527*4882a593Smuzhiyun return;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun npcm_i2c_select_bank(bus, I2C_BANK_1);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun if (bus->operation == I2C_READ_OPER)
532*4882a593Smuzhiyun npcm_i2c_clear_rx_fifo(bus);
533*4882a593Smuzhiyun else
534*4882a593Smuzhiyun npcm_i2c_clear_tx_fifo(bus);
535*4882a593Smuzhiyun npcm_i2c_clear_fifo_int(bus);
536*4882a593Smuzhiyun iowrite8(0, bus->reg + NPCM_I2CTXF_CTL);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
npcm_i2c_stall_after_start(struct npcm_i2c * bus,bool stall)539*4882a593Smuzhiyun static inline void npcm_i2c_stall_after_start(struct npcm_i2c *bus, bool stall)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun u8 val;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun val = ioread8(bus->reg + NPCM_I2CCTL1);
544*4882a593Smuzhiyun val &= ~NPCM_I2CCTL1_RWS;
545*4882a593Smuzhiyun if (stall)
546*4882a593Smuzhiyun val |= NPCM_I2CCTL1_STASTRE;
547*4882a593Smuzhiyun else
548*4882a593Smuzhiyun val &= ~NPCM_I2CCTL1_STASTRE;
549*4882a593Smuzhiyun iowrite8(val, bus->reg + NPCM_I2CCTL1);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
npcm_i2c_nack(struct npcm_i2c * bus)552*4882a593Smuzhiyun static inline void npcm_i2c_nack(struct npcm_i2c *bus)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun u8 val;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun val = ioread8(bus->reg + NPCM_I2CCTL1);
557*4882a593Smuzhiyun val &= ~(NPCM_I2CCTL1_STOP | NPCM_I2CCTL1_START);
558*4882a593Smuzhiyun val |= NPCM_I2CCTL1_ACK;
559*4882a593Smuzhiyun iowrite8(val, bus->reg + NPCM_I2CCTL1);
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
npcm_i2c_clear_master_status(struct npcm_i2c * bus)562*4882a593Smuzhiyun static inline void npcm_i2c_clear_master_status(struct npcm_i2c *bus)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun u8 val;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /* Clear NEGACK, STASTR and BER bits */
567*4882a593Smuzhiyun val = NPCM_I2CST_BER | NPCM_I2CST_NEGACK | NPCM_I2CST_STASTR;
568*4882a593Smuzhiyun iowrite8(val, bus->reg + NPCM_I2CST);
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
npcm_i2c_slave_int_enable(struct npcm_i2c * bus,bool enable)572*4882a593Smuzhiyun static void npcm_i2c_slave_int_enable(struct npcm_i2c *bus, bool enable)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun u8 i2cctl1;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* enable interrupt on slave match: */
577*4882a593Smuzhiyun i2cctl1 = ioread8(bus->reg + NPCM_I2CCTL1);
578*4882a593Smuzhiyun i2cctl1 &= ~NPCM_I2CCTL1_RWS;
579*4882a593Smuzhiyun if (enable)
580*4882a593Smuzhiyun i2cctl1 |= NPCM_I2CCTL1_NMINTE;
581*4882a593Smuzhiyun else
582*4882a593Smuzhiyun i2cctl1 &= ~NPCM_I2CCTL1_NMINTE;
583*4882a593Smuzhiyun iowrite8(i2cctl1, bus->reg + NPCM_I2CCTL1);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
npcm_i2c_slave_enable(struct npcm_i2c * bus,enum i2c_addr addr_type,u8 addr,bool enable)586*4882a593Smuzhiyun static int npcm_i2c_slave_enable(struct npcm_i2c *bus, enum i2c_addr addr_type,
587*4882a593Smuzhiyun u8 addr, bool enable)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun u8 i2cctl1;
590*4882a593Smuzhiyun u8 i2cctl3;
591*4882a593Smuzhiyun u8 sa_reg;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun sa_reg = (addr & 0x7F) | FIELD_PREP(NPCM_I2CADDR_SAEN, enable);
594*4882a593Smuzhiyun if (addr_type == I2C_GC_ADDR) {
595*4882a593Smuzhiyun i2cctl1 = ioread8(bus->reg + NPCM_I2CCTL1);
596*4882a593Smuzhiyun if (enable)
597*4882a593Smuzhiyun i2cctl1 |= NPCM_I2CCTL1_GCMEN;
598*4882a593Smuzhiyun else
599*4882a593Smuzhiyun i2cctl1 &= ~NPCM_I2CCTL1_GCMEN;
600*4882a593Smuzhiyun iowrite8(i2cctl1, bus->reg + NPCM_I2CCTL1);
601*4882a593Smuzhiyun return 0;
602*4882a593Smuzhiyun } else if (addr_type == I2C_ARP_ADDR) {
603*4882a593Smuzhiyun i2cctl3 = ioread8(bus->reg + NPCM_I2CCTL3);
604*4882a593Smuzhiyun if (enable)
605*4882a593Smuzhiyun i2cctl3 |= I2CCTL3_ARPMEN;
606*4882a593Smuzhiyun else
607*4882a593Smuzhiyun i2cctl3 &= ~I2CCTL3_ARPMEN;
608*4882a593Smuzhiyun iowrite8(i2cctl3, bus->reg + NPCM_I2CCTL3);
609*4882a593Smuzhiyun return 0;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun if (addr_type > I2C_SLAVE_ADDR2 && addr_type <= I2C_SLAVE_ADDR10)
612*4882a593Smuzhiyun dev_err(bus->dev, "try to enable more than 2 SA not supported\n");
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun if (addr_type >= I2C_ARP_ADDR)
615*4882a593Smuzhiyun return -EFAULT;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun /* Set and enable the address */
618*4882a593Smuzhiyun iowrite8(sa_reg, bus->reg + npcm_i2caddr[addr_type]);
619*4882a593Smuzhiyun npcm_i2c_slave_int_enable(bus, enable);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun #endif
624*4882a593Smuzhiyun
npcm_i2c_reset(struct npcm_i2c * bus)625*4882a593Smuzhiyun static void npcm_i2c_reset(struct npcm_i2c *bus)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun /*
628*4882a593Smuzhiyun * Save I2CCTL1 relevant bits. It is being cleared when the module
629*4882a593Smuzhiyun * is disabled.
630*4882a593Smuzhiyun */
631*4882a593Smuzhiyun u8 i2cctl1;
632*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
633*4882a593Smuzhiyun u8 addr;
634*4882a593Smuzhiyun #endif
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun i2cctl1 = ioread8(bus->reg + NPCM_I2CCTL1);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun npcm_i2c_disable(bus);
639*4882a593Smuzhiyun npcm_i2c_enable(bus);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /* Restore NPCM_I2CCTL1 Status */
642*4882a593Smuzhiyun i2cctl1 &= ~NPCM_I2CCTL1_RWS;
643*4882a593Smuzhiyun iowrite8(i2cctl1, bus->reg + NPCM_I2CCTL1);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /* Clear BB (BUS BUSY) bit */
646*4882a593Smuzhiyun iowrite8(NPCM_I2CCST_BB, bus->reg + NPCM_I2CCST);
647*4882a593Smuzhiyun iowrite8(0xFF, bus->reg + NPCM_I2CST);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* Clear and disable EOB */
650*4882a593Smuzhiyun npcm_i2c_eob_int(bus, false);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /* Clear all fifo bits: */
653*4882a593Smuzhiyun iowrite8(NPCM_I2CFIF_CTS_CLR_FIFO, bus->reg + NPCM_I2CFIF_CTS);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
656*4882a593Smuzhiyun if (bus->slave) {
657*4882a593Smuzhiyun addr = bus->slave->addr;
658*4882a593Smuzhiyun npcm_i2c_slave_enable(bus, I2C_SLAVE_ADDR1, addr, true);
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun #endif
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /* clear status bits for spurious interrupts */
663*4882a593Smuzhiyun npcm_i2c_clear_master_status(bus);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun bus->state = I2C_IDLE;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
npcm_i2c_is_master(struct npcm_i2c * bus)668*4882a593Smuzhiyun static inline bool npcm_i2c_is_master(struct npcm_i2c *bus)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun return !!FIELD_GET(NPCM_I2CST_MASTER, ioread8(bus->reg + NPCM_I2CST));
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
npcm_i2c_callback(struct npcm_i2c * bus,enum i2c_state_ind op_status,u16 info)673*4882a593Smuzhiyun static void npcm_i2c_callback(struct npcm_i2c *bus,
674*4882a593Smuzhiyun enum i2c_state_ind op_status, u16 info)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun struct i2c_msg *msgs;
677*4882a593Smuzhiyun int msgs_num;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun msgs = bus->msgs;
680*4882a593Smuzhiyun msgs_num = bus->msgs_num;
681*4882a593Smuzhiyun /*
682*4882a593Smuzhiyun * check that transaction was not timed-out, and msgs still
683*4882a593Smuzhiyun * holds a valid value.
684*4882a593Smuzhiyun */
685*4882a593Smuzhiyun if (!msgs)
686*4882a593Smuzhiyun return;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun if (completion_done(&bus->cmd_complete))
689*4882a593Smuzhiyun return;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun switch (op_status) {
692*4882a593Smuzhiyun case I2C_MASTER_DONE_IND:
693*4882a593Smuzhiyun bus->cmd_err = bus->msgs_num;
694*4882a593Smuzhiyun fallthrough;
695*4882a593Smuzhiyun case I2C_BLOCK_BYTES_ERR_IND:
696*4882a593Smuzhiyun /* Master tx finished and all transmit bytes were sent */
697*4882a593Smuzhiyun if (bus->msgs) {
698*4882a593Smuzhiyun if (msgs[0].flags & I2C_M_RD)
699*4882a593Smuzhiyun msgs[0].len = info;
700*4882a593Smuzhiyun else if (msgs_num == 2 &&
701*4882a593Smuzhiyun msgs[1].flags & I2C_M_RD)
702*4882a593Smuzhiyun msgs[1].len = info;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun if (completion_done(&bus->cmd_complete) == false)
705*4882a593Smuzhiyun complete(&bus->cmd_complete);
706*4882a593Smuzhiyun break;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun case I2C_NACK_IND:
709*4882a593Smuzhiyun /* MASTER transmit got a NACK before tx all bytes */
710*4882a593Smuzhiyun bus->cmd_err = -ENXIO;
711*4882a593Smuzhiyun if (bus->master_or_slave == I2C_MASTER)
712*4882a593Smuzhiyun complete(&bus->cmd_complete);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun break;
715*4882a593Smuzhiyun case I2C_BUS_ERR_IND:
716*4882a593Smuzhiyun /* Bus error */
717*4882a593Smuzhiyun bus->cmd_err = -EAGAIN;
718*4882a593Smuzhiyun if (bus->master_or_slave == I2C_MASTER)
719*4882a593Smuzhiyun complete(&bus->cmd_complete);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun break;
722*4882a593Smuzhiyun case I2C_WAKE_UP_IND:
723*4882a593Smuzhiyun /* I2C wake up */
724*4882a593Smuzhiyun break;
725*4882a593Smuzhiyun default:
726*4882a593Smuzhiyun break;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun bus->operation = I2C_NO_OPER;
730*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
731*4882a593Smuzhiyun if (bus->slave)
732*4882a593Smuzhiyun bus->master_or_slave = I2C_SLAVE;
733*4882a593Smuzhiyun #endif
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
npcm_i2c_fifo_usage(struct npcm_i2c * bus)736*4882a593Smuzhiyun static u8 npcm_i2c_fifo_usage(struct npcm_i2c *bus)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun if (bus->operation == I2C_WRITE_OPER)
739*4882a593Smuzhiyun return FIELD_GET(NPCM_I2CTXF_STS_TX_BYTES,
740*4882a593Smuzhiyun ioread8(bus->reg + NPCM_I2CTXF_STS));
741*4882a593Smuzhiyun if (bus->operation == I2C_READ_OPER)
742*4882a593Smuzhiyun return FIELD_GET(NPCM_I2CRXF_STS_RX_BYTES,
743*4882a593Smuzhiyun ioread8(bus->reg + NPCM_I2CRXF_STS));
744*4882a593Smuzhiyun return 0;
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
npcm_i2c_write_to_fifo_master(struct npcm_i2c * bus,u16 max_bytes)747*4882a593Smuzhiyun static void npcm_i2c_write_to_fifo_master(struct npcm_i2c *bus, u16 max_bytes)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun u8 size_free_fifo;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /*
752*4882a593Smuzhiyun * Fill the FIFO, while the FIFO is not full and there are more bytes
753*4882a593Smuzhiyun * to write
754*4882a593Smuzhiyun */
755*4882a593Smuzhiyun size_free_fifo = I2C_HW_FIFO_SIZE - npcm_i2c_fifo_usage(bus);
756*4882a593Smuzhiyun while (max_bytes-- && size_free_fifo) {
757*4882a593Smuzhiyun if (bus->wr_ind < bus->wr_size)
758*4882a593Smuzhiyun npcm_i2c_wr_byte(bus, bus->wr_buf[bus->wr_ind++]);
759*4882a593Smuzhiyun else
760*4882a593Smuzhiyun npcm_i2c_wr_byte(bus, 0xFF);
761*4882a593Smuzhiyun size_free_fifo = I2C_HW_FIFO_SIZE - npcm_i2c_fifo_usage(bus);
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /*
766*4882a593Smuzhiyun * npcm_i2c_set_fifo:
767*4882a593Smuzhiyun * configure the FIFO before using it. If nread is -1 RX FIFO will not be
768*4882a593Smuzhiyun * configured. same for nwrite
769*4882a593Smuzhiyun */
npcm_i2c_set_fifo(struct npcm_i2c * bus,int nread,int nwrite)770*4882a593Smuzhiyun static void npcm_i2c_set_fifo(struct npcm_i2c *bus, int nread, int nwrite)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun u8 rxf_ctl = 0;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun if (!bus->fifo_use)
775*4882a593Smuzhiyun return;
776*4882a593Smuzhiyun npcm_i2c_select_bank(bus, I2C_BANK_1);
777*4882a593Smuzhiyun npcm_i2c_clear_tx_fifo(bus);
778*4882a593Smuzhiyun npcm_i2c_clear_rx_fifo(bus);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* configure RX FIFO */
781*4882a593Smuzhiyun if (nread > 0) {
782*4882a593Smuzhiyun rxf_ctl = min_t(int, nread, I2C_HW_FIFO_SIZE);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /* set LAST bit. if LAST is set next FIFO packet is nacked */
785*4882a593Smuzhiyun if (nread <= I2C_HW_FIFO_SIZE)
786*4882a593Smuzhiyun rxf_ctl |= NPCM_I2CRXF_CTL_LAST_PEC;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /*
789*4882a593Smuzhiyun * if we are about to read the first byte in blk rd mode,
790*4882a593Smuzhiyun * don't NACK it. If slave returns zero size HW can't NACK
791*4882a593Smuzhiyun * it immidiattly, it will read extra byte and then NACK.
792*4882a593Smuzhiyun */
793*4882a593Smuzhiyun if (bus->rd_ind == 0 && bus->read_block_use) {
794*4882a593Smuzhiyun /* set fifo to read one byte, no last: */
795*4882a593Smuzhiyun rxf_ctl = 1;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun /* set fifo size: */
799*4882a593Smuzhiyun iowrite8(rxf_ctl, bus->reg + NPCM_I2CRXF_CTL);
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* configure TX FIFO */
803*4882a593Smuzhiyun if (nwrite > 0) {
804*4882a593Smuzhiyun if (nwrite > I2C_HW_FIFO_SIZE)
805*4882a593Smuzhiyun /* data to send is more then FIFO size. */
806*4882a593Smuzhiyun iowrite8(I2C_HW_FIFO_SIZE, bus->reg + NPCM_I2CTXF_CTL);
807*4882a593Smuzhiyun else
808*4882a593Smuzhiyun iowrite8(nwrite, bus->reg + NPCM_I2CTXF_CTL);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun npcm_i2c_clear_tx_fifo(bus);
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
npcm_i2c_read_fifo(struct npcm_i2c * bus,u8 bytes_in_fifo)814*4882a593Smuzhiyun static void npcm_i2c_read_fifo(struct npcm_i2c *bus, u8 bytes_in_fifo)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun u8 data;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun while (bytes_in_fifo--) {
819*4882a593Smuzhiyun data = npcm_i2c_rd_byte(bus);
820*4882a593Smuzhiyun if (bus->rd_ind < bus->rd_size)
821*4882a593Smuzhiyun bus->rd_buf[bus->rd_ind++] = data;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
npcm_i2c_master_abort(struct npcm_i2c * bus)825*4882a593Smuzhiyun static void npcm_i2c_master_abort(struct npcm_i2c *bus)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun /* Only current master is allowed to issue a stop condition */
828*4882a593Smuzhiyun if (!npcm_i2c_is_master(bus))
829*4882a593Smuzhiyun return;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun npcm_i2c_eob_int(bus, true);
832*4882a593Smuzhiyun npcm_i2c_master_stop(bus);
833*4882a593Smuzhiyun npcm_i2c_clear_master_status(bus);
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
npcm_i2c_get_slave_addr(struct npcm_i2c * bus,enum i2c_addr addr_type)837*4882a593Smuzhiyun static u8 npcm_i2c_get_slave_addr(struct npcm_i2c *bus, enum i2c_addr addr_type)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun u8 slave_add;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun if (addr_type > I2C_SLAVE_ADDR2 && addr_type <= I2C_SLAVE_ADDR10)
842*4882a593Smuzhiyun dev_err(bus->dev, "get slave: try to use more than 2 SA not supported\n");
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun slave_add = ioread8(bus->reg + npcm_i2caddr[(int)addr_type]);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun return slave_add;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
npcm_i2c_remove_slave_addr(struct npcm_i2c * bus,u8 slave_add)849*4882a593Smuzhiyun static int npcm_i2c_remove_slave_addr(struct npcm_i2c *bus, u8 slave_add)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun int i;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun /* Set the enable bit */
854*4882a593Smuzhiyun slave_add |= 0x80;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun for (i = I2C_SLAVE_ADDR1; i < I2C_NUM_OWN_ADDR_SUPPORTED; i++) {
857*4882a593Smuzhiyun if (ioread8(bus->reg + npcm_i2caddr[i]) == slave_add)
858*4882a593Smuzhiyun iowrite8(0, bus->reg + npcm_i2caddr[i]);
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun return 0;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
npcm_i2c_write_fifo_slave(struct npcm_i2c * bus,u16 max_bytes)864*4882a593Smuzhiyun static void npcm_i2c_write_fifo_slave(struct npcm_i2c *bus, u16 max_bytes)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun /*
867*4882a593Smuzhiyun * Fill the FIFO, while the FIFO is not full and there are more bytes
868*4882a593Smuzhiyun * to write
869*4882a593Smuzhiyun */
870*4882a593Smuzhiyun npcm_i2c_clear_fifo_int(bus);
871*4882a593Smuzhiyun npcm_i2c_clear_tx_fifo(bus);
872*4882a593Smuzhiyun iowrite8(0, bus->reg + NPCM_I2CTXF_CTL);
873*4882a593Smuzhiyun while (max_bytes-- && I2C_HW_FIFO_SIZE != npcm_i2c_fifo_usage(bus)) {
874*4882a593Smuzhiyun if (bus->slv_wr_size <= 0)
875*4882a593Smuzhiyun break;
876*4882a593Smuzhiyun bus->slv_wr_ind = bus->slv_wr_ind % I2C_HW_FIFO_SIZE;
877*4882a593Smuzhiyun npcm_i2c_wr_byte(bus, bus->slv_wr_buf[bus->slv_wr_ind]);
878*4882a593Smuzhiyun bus->slv_wr_ind++;
879*4882a593Smuzhiyun bus->slv_wr_ind = bus->slv_wr_ind % I2C_HW_FIFO_SIZE;
880*4882a593Smuzhiyun bus->slv_wr_size--;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
npcm_i2c_read_fifo_slave(struct npcm_i2c * bus,u8 bytes_in_fifo)884*4882a593Smuzhiyun static void npcm_i2c_read_fifo_slave(struct npcm_i2c *bus, u8 bytes_in_fifo)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun u8 data;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun if (!bus->slave)
889*4882a593Smuzhiyun return;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun while (bytes_in_fifo--) {
892*4882a593Smuzhiyun data = npcm_i2c_rd_byte(bus);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun bus->slv_rd_ind = bus->slv_rd_ind % I2C_HW_FIFO_SIZE;
895*4882a593Smuzhiyun bus->slv_rd_buf[bus->slv_rd_ind] = data;
896*4882a593Smuzhiyun bus->slv_rd_ind++;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun /* 1st byte is length in block protocol: */
899*4882a593Smuzhiyun if (bus->slv_rd_ind == 1 && bus->read_block_use)
900*4882a593Smuzhiyun bus->slv_rd_size = data + bus->PEC_use + 1;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
npcm_i2c_slave_get_wr_buf(struct npcm_i2c * bus)904*4882a593Smuzhiyun static int npcm_i2c_slave_get_wr_buf(struct npcm_i2c *bus)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun int i;
907*4882a593Smuzhiyun u8 value;
908*4882a593Smuzhiyun int ind;
909*4882a593Smuzhiyun int ret = bus->slv_wr_ind;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun /* fill a cyclic buffer */
912*4882a593Smuzhiyun for (i = 0; i < I2C_HW_FIFO_SIZE; i++) {
913*4882a593Smuzhiyun if (bus->slv_wr_size >= I2C_HW_FIFO_SIZE)
914*4882a593Smuzhiyun break;
915*4882a593Smuzhiyun if (bus->state == I2C_SLAVE_MATCH) {
916*4882a593Smuzhiyun i2c_slave_event(bus->slave, I2C_SLAVE_READ_REQUESTED, &value);
917*4882a593Smuzhiyun bus->state = I2C_OPER_STARTED;
918*4882a593Smuzhiyun } else {
919*4882a593Smuzhiyun i2c_slave_event(bus->slave, I2C_SLAVE_READ_PROCESSED, &value);
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun ind = (bus->slv_wr_ind + bus->slv_wr_size) % I2C_HW_FIFO_SIZE;
922*4882a593Smuzhiyun bus->slv_wr_buf[ind] = value;
923*4882a593Smuzhiyun bus->slv_wr_size++;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun return I2C_HW_FIFO_SIZE - ret;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
npcm_i2c_slave_send_rd_buf(struct npcm_i2c * bus)928*4882a593Smuzhiyun static void npcm_i2c_slave_send_rd_buf(struct npcm_i2c *bus)
929*4882a593Smuzhiyun {
930*4882a593Smuzhiyun int i;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun for (i = 0; i < bus->slv_rd_ind; i++)
933*4882a593Smuzhiyun i2c_slave_event(bus->slave, I2C_SLAVE_WRITE_RECEIVED,
934*4882a593Smuzhiyun &bus->slv_rd_buf[i]);
935*4882a593Smuzhiyun /*
936*4882a593Smuzhiyun * once we send bytes up, need to reset the counter of the wr buf
937*4882a593Smuzhiyun * got data from master (new offset in device), ignore wr fifo:
938*4882a593Smuzhiyun */
939*4882a593Smuzhiyun if (bus->slv_rd_ind) {
940*4882a593Smuzhiyun bus->slv_wr_size = 0;
941*4882a593Smuzhiyun bus->slv_wr_ind = 0;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun bus->slv_rd_ind = 0;
945*4882a593Smuzhiyun bus->slv_rd_size = bus->adap.quirks->max_read_len;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun npcm_i2c_clear_fifo_int(bus);
948*4882a593Smuzhiyun npcm_i2c_clear_rx_fifo(bus);
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun
npcm_i2c_slave_receive(struct npcm_i2c * bus,u16 nread,u8 * read_data)951*4882a593Smuzhiyun static void npcm_i2c_slave_receive(struct npcm_i2c *bus, u16 nread,
952*4882a593Smuzhiyun u8 *read_data)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun bus->state = I2C_OPER_STARTED;
955*4882a593Smuzhiyun bus->operation = I2C_READ_OPER;
956*4882a593Smuzhiyun bus->slv_rd_size = nread;
957*4882a593Smuzhiyun bus->slv_rd_ind = 0;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun iowrite8(0, bus->reg + NPCM_I2CTXF_CTL);
960*4882a593Smuzhiyun iowrite8(I2C_HW_FIFO_SIZE, bus->reg + NPCM_I2CRXF_CTL);
961*4882a593Smuzhiyun npcm_i2c_clear_tx_fifo(bus);
962*4882a593Smuzhiyun npcm_i2c_clear_rx_fifo(bus);
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
npcm_i2c_slave_xmit(struct npcm_i2c * bus,u16 nwrite,u8 * write_data)965*4882a593Smuzhiyun static void npcm_i2c_slave_xmit(struct npcm_i2c *bus, u16 nwrite,
966*4882a593Smuzhiyun u8 *write_data)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun if (nwrite == 0)
969*4882a593Smuzhiyun return;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun bus->operation = I2C_WRITE_OPER;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun /* get the next buffer */
974*4882a593Smuzhiyun npcm_i2c_slave_get_wr_buf(bus);
975*4882a593Smuzhiyun npcm_i2c_write_fifo_slave(bus, nwrite);
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun /*
979*4882a593Smuzhiyun * npcm_i2c_slave_wr_buf_sync:
980*4882a593Smuzhiyun * currently slave IF only supports single byte operations.
981*4882a593Smuzhiyun * in order to utilyze the npcm HW FIFO, the driver will ask for 16 bytes
982*4882a593Smuzhiyun * at a time, pack them in buffer, and then transmit them all together
983*4882a593Smuzhiyun * to the FIFO and onward to the bus.
984*4882a593Smuzhiyun * NACK on read will be once reached to bus->adap->quirks->max_read_len.
985*4882a593Smuzhiyun * sending a NACK wherever the backend requests for it is not supported.
986*4882a593Smuzhiyun * the next two functions allow reading to local buffer before writing it all
987*4882a593Smuzhiyun * to the HW FIFO.
988*4882a593Smuzhiyun */
npcm_i2c_slave_wr_buf_sync(struct npcm_i2c * bus)989*4882a593Smuzhiyun static void npcm_i2c_slave_wr_buf_sync(struct npcm_i2c *bus)
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun int left_in_fifo;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun left_in_fifo = FIELD_GET(NPCM_I2CTXF_STS_TX_BYTES,
994*4882a593Smuzhiyun ioread8(bus->reg + NPCM_I2CTXF_STS));
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun /* fifo already full: */
997*4882a593Smuzhiyun if (left_in_fifo >= I2C_HW_FIFO_SIZE ||
998*4882a593Smuzhiyun bus->slv_wr_size >= I2C_HW_FIFO_SIZE)
999*4882a593Smuzhiyun return;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun /* update the wr fifo index back to the untransmitted bytes: */
1002*4882a593Smuzhiyun bus->slv_wr_ind = bus->slv_wr_ind - left_in_fifo;
1003*4882a593Smuzhiyun bus->slv_wr_size = bus->slv_wr_size + left_in_fifo;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun if (bus->slv_wr_ind < 0)
1006*4882a593Smuzhiyun bus->slv_wr_ind += I2C_HW_FIFO_SIZE;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
npcm_i2c_slave_rd_wr(struct npcm_i2c * bus)1009*4882a593Smuzhiyun static void npcm_i2c_slave_rd_wr(struct npcm_i2c *bus)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun if (NPCM_I2CST_XMIT & ioread8(bus->reg + NPCM_I2CST)) {
1012*4882a593Smuzhiyun /*
1013*4882a593Smuzhiyun * Slave got an address match with direction bit 1 so it should
1014*4882a593Smuzhiyun * transmit data. Write till the master will NACK
1015*4882a593Smuzhiyun */
1016*4882a593Smuzhiyun bus->operation = I2C_WRITE_OPER;
1017*4882a593Smuzhiyun npcm_i2c_slave_xmit(bus, bus->adap.quirks->max_write_len,
1018*4882a593Smuzhiyun bus->slv_wr_buf);
1019*4882a593Smuzhiyun } else {
1020*4882a593Smuzhiyun /*
1021*4882a593Smuzhiyun * Slave got an address match with direction bit 0 so it should
1022*4882a593Smuzhiyun * receive data.
1023*4882a593Smuzhiyun * this module does not support saying no to bytes.
1024*4882a593Smuzhiyun * it will always ACK.
1025*4882a593Smuzhiyun */
1026*4882a593Smuzhiyun bus->operation = I2C_READ_OPER;
1027*4882a593Smuzhiyun npcm_i2c_read_fifo_slave(bus, npcm_i2c_fifo_usage(bus));
1028*4882a593Smuzhiyun bus->stop_ind = I2C_SLAVE_RCV_IND;
1029*4882a593Smuzhiyun npcm_i2c_slave_send_rd_buf(bus);
1030*4882a593Smuzhiyun npcm_i2c_slave_receive(bus, bus->adap.quirks->max_read_len,
1031*4882a593Smuzhiyun bus->slv_rd_buf);
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
npcm_i2c_int_slave_handler(struct npcm_i2c * bus)1035*4882a593Smuzhiyun static irqreturn_t npcm_i2c_int_slave_handler(struct npcm_i2c *bus)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun u8 val;
1038*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
1039*4882a593Smuzhiyun u8 i2cst = ioread8(bus->reg + NPCM_I2CST);
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun /* Slave: A NACK has occurred */
1042*4882a593Smuzhiyun if (NPCM_I2CST_NEGACK & i2cst) {
1043*4882a593Smuzhiyun bus->stop_ind = I2C_NACK_IND;
1044*4882a593Smuzhiyun npcm_i2c_slave_wr_buf_sync(bus);
1045*4882a593Smuzhiyun if (bus->fifo_use)
1046*4882a593Smuzhiyun /* clear the FIFO */
1047*4882a593Smuzhiyun iowrite8(NPCM_I2CFIF_CTS_CLR_FIFO,
1048*4882a593Smuzhiyun bus->reg + NPCM_I2CFIF_CTS);
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun /* In slave write, NACK is OK, otherwise it is a problem */
1051*4882a593Smuzhiyun bus->stop_ind = I2C_NO_STATUS_IND;
1052*4882a593Smuzhiyun bus->operation = I2C_NO_OPER;
1053*4882a593Smuzhiyun bus->own_slave_addr = 0xFF;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /*
1056*4882a593Smuzhiyun * Slave has to wait for STOP to decide this is the end
1057*4882a593Smuzhiyun * of the transaction. tx is not yet considered as done
1058*4882a593Smuzhiyun */
1059*4882a593Smuzhiyun iowrite8(NPCM_I2CST_NEGACK, bus->reg + NPCM_I2CST);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun ret = IRQ_HANDLED;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun /* Slave mode: a Bus Error (BER) has been identified */
1065*4882a593Smuzhiyun if (NPCM_I2CST_BER & i2cst) {
1066*4882a593Smuzhiyun /*
1067*4882a593Smuzhiyun * Check whether bus arbitration or Start or Stop during data
1068*4882a593Smuzhiyun * xfer bus arbitration problem should not result in recovery
1069*4882a593Smuzhiyun */
1070*4882a593Smuzhiyun bus->stop_ind = I2C_BUS_ERR_IND;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun /* wait for bus busy before clear fifo */
1073*4882a593Smuzhiyun iowrite8(NPCM_I2CFIF_CTS_CLR_FIFO, bus->reg + NPCM_I2CFIF_CTS);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun bus->state = I2C_IDLE;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun /*
1078*4882a593Smuzhiyun * in BER case we might get 2 interrupts: one for slave one for
1079*4882a593Smuzhiyun * master ( for a channel which is master\slave switching)
1080*4882a593Smuzhiyun */
1081*4882a593Smuzhiyun if (completion_done(&bus->cmd_complete) == false) {
1082*4882a593Smuzhiyun bus->cmd_err = -EIO;
1083*4882a593Smuzhiyun complete(&bus->cmd_complete);
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun bus->own_slave_addr = 0xFF;
1086*4882a593Smuzhiyun iowrite8(NPCM_I2CST_BER, bus->reg + NPCM_I2CST);
1087*4882a593Smuzhiyun ret = IRQ_HANDLED;
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun /* A Slave Stop Condition has been identified */
1091*4882a593Smuzhiyun if (NPCM_I2CST_SLVSTP & i2cst) {
1092*4882a593Smuzhiyun u8 bytes_in_fifo = npcm_i2c_fifo_usage(bus);
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun bus->stop_ind = I2C_SLAVE_DONE_IND;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun if (bus->operation == I2C_READ_OPER)
1097*4882a593Smuzhiyun npcm_i2c_read_fifo_slave(bus, bytes_in_fifo);
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun /* if the buffer is empty nothing will be sent */
1100*4882a593Smuzhiyun npcm_i2c_slave_send_rd_buf(bus);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun /* Slave done transmitting or receiving */
1103*4882a593Smuzhiyun bus->stop_ind = I2C_NO_STATUS_IND;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun /*
1106*4882a593Smuzhiyun * Note, just because we got here, it doesn't mean we through
1107*4882a593Smuzhiyun * away the wr buffer.
1108*4882a593Smuzhiyun * we keep it until the next received offset.
1109*4882a593Smuzhiyun */
1110*4882a593Smuzhiyun bus->operation = I2C_NO_OPER;
1111*4882a593Smuzhiyun bus->own_slave_addr = 0xFF;
1112*4882a593Smuzhiyun i2c_slave_event(bus->slave, I2C_SLAVE_STOP, 0);
1113*4882a593Smuzhiyun iowrite8(NPCM_I2CST_SLVSTP, bus->reg + NPCM_I2CST);
1114*4882a593Smuzhiyun if (bus->fifo_use) {
1115*4882a593Smuzhiyun npcm_i2c_clear_fifo_int(bus);
1116*4882a593Smuzhiyun npcm_i2c_clear_rx_fifo(bus);
1117*4882a593Smuzhiyun npcm_i2c_clear_tx_fifo(bus);
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun iowrite8(NPCM_I2CFIF_CTS_CLR_FIFO,
1120*4882a593Smuzhiyun bus->reg + NPCM_I2CFIF_CTS);
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun bus->state = I2C_IDLE;
1123*4882a593Smuzhiyun ret = IRQ_HANDLED;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun /* restart condition occurred and Rx-FIFO was not empty */
1127*4882a593Smuzhiyun if (bus->fifo_use && FIELD_GET(NPCM_I2CFIF_CTS_SLVRSTR,
1128*4882a593Smuzhiyun ioread8(bus->reg + NPCM_I2CFIF_CTS))) {
1129*4882a593Smuzhiyun bus->stop_ind = I2C_SLAVE_RESTART_IND;
1130*4882a593Smuzhiyun bus->master_or_slave = I2C_SLAVE;
1131*4882a593Smuzhiyun if (bus->operation == I2C_READ_OPER)
1132*4882a593Smuzhiyun npcm_i2c_read_fifo_slave(bus, npcm_i2c_fifo_usage(bus));
1133*4882a593Smuzhiyun bus->operation = I2C_WRITE_OPER;
1134*4882a593Smuzhiyun iowrite8(0, bus->reg + NPCM_I2CRXF_CTL);
1135*4882a593Smuzhiyun val = NPCM_I2CFIF_CTS_CLR_FIFO | NPCM_I2CFIF_CTS_SLVRSTR |
1136*4882a593Smuzhiyun NPCM_I2CFIF_CTS_RXF_TXE;
1137*4882a593Smuzhiyun iowrite8(val, bus->reg + NPCM_I2CFIF_CTS);
1138*4882a593Smuzhiyun npcm_i2c_slave_rd_wr(bus);
1139*4882a593Smuzhiyun ret = IRQ_HANDLED;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun /* A Slave Address Match has been identified */
1143*4882a593Smuzhiyun if (NPCM_I2CST_NMATCH & i2cst) {
1144*4882a593Smuzhiyun u8 info = 0;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun /* Address match automatically implies slave mode */
1147*4882a593Smuzhiyun bus->master_or_slave = I2C_SLAVE;
1148*4882a593Smuzhiyun npcm_i2c_clear_fifo_int(bus);
1149*4882a593Smuzhiyun npcm_i2c_clear_rx_fifo(bus);
1150*4882a593Smuzhiyun npcm_i2c_clear_tx_fifo(bus);
1151*4882a593Smuzhiyun iowrite8(0, bus->reg + NPCM_I2CTXF_CTL);
1152*4882a593Smuzhiyun iowrite8(I2C_HW_FIFO_SIZE, bus->reg + NPCM_I2CRXF_CTL);
1153*4882a593Smuzhiyun if (NPCM_I2CST_XMIT & i2cst) {
1154*4882a593Smuzhiyun bus->operation = I2C_WRITE_OPER;
1155*4882a593Smuzhiyun } else {
1156*4882a593Smuzhiyun i2c_slave_event(bus->slave, I2C_SLAVE_WRITE_REQUESTED,
1157*4882a593Smuzhiyun &info);
1158*4882a593Smuzhiyun bus->operation = I2C_READ_OPER;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun if (bus->own_slave_addr == 0xFF) {
1161*4882a593Smuzhiyun /* Check which type of address match */
1162*4882a593Smuzhiyun val = ioread8(bus->reg + NPCM_I2CCST);
1163*4882a593Smuzhiyun if (NPCM_I2CCST_MATCH & val) {
1164*4882a593Smuzhiyun u16 addr;
1165*4882a593Smuzhiyun enum i2c_addr eaddr;
1166*4882a593Smuzhiyun u8 i2ccst2;
1167*4882a593Smuzhiyun u8 i2ccst3;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun i2ccst3 = ioread8(bus->reg + NPCM_I2CCST3);
1170*4882a593Smuzhiyun i2ccst2 = ioread8(bus->reg + NPCM_I2CCST2);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun /*
1173*4882a593Smuzhiyun * the i2c module can response to 10 own SA.
1174*4882a593Smuzhiyun * check which one was addressed by the master.
1175*4882a593Smuzhiyun * repond to the first one.
1176*4882a593Smuzhiyun */
1177*4882a593Smuzhiyun addr = ((i2ccst3 & 0x07) << 7) |
1178*4882a593Smuzhiyun (i2ccst2 & 0x7F);
1179*4882a593Smuzhiyun info = ffs(addr);
1180*4882a593Smuzhiyun eaddr = (enum i2c_addr)info;
1181*4882a593Smuzhiyun addr = npcm_i2c_get_slave_addr(bus, eaddr);
1182*4882a593Smuzhiyun addr &= 0x7F;
1183*4882a593Smuzhiyun bus->own_slave_addr = addr;
1184*4882a593Smuzhiyun if (bus->PEC_mask & BIT(info))
1185*4882a593Smuzhiyun bus->PEC_use = true;
1186*4882a593Smuzhiyun else
1187*4882a593Smuzhiyun bus->PEC_use = false;
1188*4882a593Smuzhiyun } else {
1189*4882a593Smuzhiyun if (NPCM_I2CCST_GCMATCH & val)
1190*4882a593Smuzhiyun bus->own_slave_addr = 0;
1191*4882a593Smuzhiyun if (NPCM_I2CCST_ARPMATCH & val)
1192*4882a593Smuzhiyun bus->own_slave_addr = 0x61;
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun } else {
1195*4882a593Smuzhiyun /*
1196*4882a593Smuzhiyun * Slave match can happen in two options:
1197*4882a593Smuzhiyun * 1. Start, SA, read (slave read without further ado)
1198*4882a593Smuzhiyun * 2. Start, SA, read, data, restart, SA, read, ...
1199*4882a593Smuzhiyun * (slave read in fragmented mode)
1200*4882a593Smuzhiyun * 3. Start, SA, write, data, restart, SA, read, ..
1201*4882a593Smuzhiyun * (regular write-read mode)
1202*4882a593Smuzhiyun */
1203*4882a593Smuzhiyun if ((bus->state == I2C_OPER_STARTED &&
1204*4882a593Smuzhiyun bus->operation == I2C_READ_OPER &&
1205*4882a593Smuzhiyun bus->stop_ind == I2C_SLAVE_XMIT_IND) ||
1206*4882a593Smuzhiyun bus->stop_ind == I2C_SLAVE_RCV_IND) {
1207*4882a593Smuzhiyun /* slave tx after slave rx w/o STOP */
1208*4882a593Smuzhiyun bus->stop_ind = I2C_SLAVE_RESTART_IND;
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun if (NPCM_I2CST_XMIT & i2cst)
1213*4882a593Smuzhiyun bus->stop_ind = I2C_SLAVE_XMIT_IND;
1214*4882a593Smuzhiyun else
1215*4882a593Smuzhiyun bus->stop_ind = I2C_SLAVE_RCV_IND;
1216*4882a593Smuzhiyun bus->state = I2C_SLAVE_MATCH;
1217*4882a593Smuzhiyun npcm_i2c_slave_rd_wr(bus);
1218*4882a593Smuzhiyun iowrite8(NPCM_I2CST_NMATCH, bus->reg + NPCM_I2CST);
1219*4882a593Smuzhiyun ret = IRQ_HANDLED;
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun /* Slave SDA status is set - tx or rx */
1223*4882a593Smuzhiyun if ((NPCM_I2CST_SDAST & i2cst) ||
1224*4882a593Smuzhiyun (bus->fifo_use &&
1225*4882a593Smuzhiyun (npcm_i2c_tx_fifo_empty(bus) || npcm_i2c_rx_fifo_full(bus)))) {
1226*4882a593Smuzhiyun npcm_i2c_slave_rd_wr(bus);
1227*4882a593Smuzhiyun iowrite8(NPCM_I2CST_SDAST, bus->reg + NPCM_I2CST);
1228*4882a593Smuzhiyun ret = IRQ_HANDLED;
1229*4882a593Smuzhiyun } /* SDAST */
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun /*
1232*4882a593Smuzhiyun * if irq is not one of the above, make sure EOB is disabled and all
1233*4882a593Smuzhiyun * status bits are cleared.
1234*4882a593Smuzhiyun */
1235*4882a593Smuzhiyun if (ret == IRQ_NONE) {
1236*4882a593Smuzhiyun npcm_i2c_eob_int(bus, false);
1237*4882a593Smuzhiyun npcm_i2c_clear_master_status(bus);
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun return IRQ_HANDLED;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun
npcm_i2c_reg_slave(struct i2c_client * client)1243*4882a593Smuzhiyun static int npcm_i2c_reg_slave(struct i2c_client *client)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun unsigned long lock_flags;
1246*4882a593Smuzhiyun struct npcm_i2c *bus = i2c_get_adapdata(client->adapter);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun bus->slave = client;
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun if (!bus->slave)
1251*4882a593Smuzhiyun return -EINVAL;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun if (client->flags & I2C_CLIENT_TEN)
1254*4882a593Smuzhiyun return -EAFNOSUPPORT;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun spin_lock_irqsave(&bus->lock, lock_flags);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun npcm_i2c_init_params(bus);
1259*4882a593Smuzhiyun bus->slv_rd_size = 0;
1260*4882a593Smuzhiyun bus->slv_wr_size = 0;
1261*4882a593Smuzhiyun bus->slv_rd_ind = 0;
1262*4882a593Smuzhiyun bus->slv_wr_ind = 0;
1263*4882a593Smuzhiyun if (client->flags & I2C_CLIENT_PEC)
1264*4882a593Smuzhiyun bus->PEC_use = true;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun dev_info(bus->dev, "i2c%d register slave SA=0x%x, PEC=%d\n", bus->num,
1267*4882a593Smuzhiyun client->addr, bus->PEC_use);
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun npcm_i2c_slave_enable(bus, I2C_SLAVE_ADDR1, client->addr, true);
1270*4882a593Smuzhiyun npcm_i2c_clear_fifo_int(bus);
1271*4882a593Smuzhiyun npcm_i2c_clear_rx_fifo(bus);
1272*4882a593Smuzhiyun npcm_i2c_clear_tx_fifo(bus);
1273*4882a593Smuzhiyun npcm_i2c_slave_int_enable(bus, true);
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun spin_unlock_irqrestore(&bus->lock, lock_flags);
1276*4882a593Smuzhiyun return 0;
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun
npcm_i2c_unreg_slave(struct i2c_client * client)1279*4882a593Smuzhiyun static int npcm_i2c_unreg_slave(struct i2c_client *client)
1280*4882a593Smuzhiyun {
1281*4882a593Smuzhiyun struct npcm_i2c *bus = client->adapter->algo_data;
1282*4882a593Smuzhiyun unsigned long lock_flags;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun spin_lock_irqsave(&bus->lock, lock_flags);
1285*4882a593Smuzhiyun if (!bus->slave) {
1286*4882a593Smuzhiyun spin_unlock_irqrestore(&bus->lock, lock_flags);
1287*4882a593Smuzhiyun return -EINVAL;
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun npcm_i2c_slave_int_enable(bus, false);
1290*4882a593Smuzhiyun npcm_i2c_remove_slave_addr(bus, client->addr);
1291*4882a593Smuzhiyun bus->slave = NULL;
1292*4882a593Smuzhiyun spin_unlock_irqrestore(&bus->lock, lock_flags);
1293*4882a593Smuzhiyun return 0;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun #endif /* CONFIG_I2C_SLAVE */
1296*4882a593Smuzhiyun
npcm_i2c_master_fifo_read(struct npcm_i2c * bus)1297*4882a593Smuzhiyun static void npcm_i2c_master_fifo_read(struct npcm_i2c *bus)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun int rcount;
1300*4882a593Smuzhiyun int fifo_bytes;
1301*4882a593Smuzhiyun enum i2c_state_ind ind = I2C_MASTER_DONE_IND;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun fifo_bytes = npcm_i2c_fifo_usage(bus);
1304*4882a593Smuzhiyun rcount = bus->rd_size - bus->rd_ind;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun /*
1307*4882a593Smuzhiyun * In order not to change the RX_TRH during transaction (we found that
1308*4882a593Smuzhiyun * this might be problematic if it takes too much time to read the FIFO)
1309*4882a593Smuzhiyun * we read the data in the following way. If the number of bytes to
1310*4882a593Smuzhiyun * read == FIFO Size + C (where C < FIFO Size)then first read C bytes
1311*4882a593Smuzhiyun * and in the next int we read rest of the data.
1312*4882a593Smuzhiyun */
1313*4882a593Smuzhiyun if (rcount < (2 * I2C_HW_FIFO_SIZE) && rcount > I2C_HW_FIFO_SIZE)
1314*4882a593Smuzhiyun fifo_bytes = rcount - I2C_HW_FIFO_SIZE;
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun if (rcount <= fifo_bytes) {
1317*4882a593Smuzhiyun /* last bytes are about to be read - end of tx */
1318*4882a593Smuzhiyun bus->state = I2C_STOP_PENDING;
1319*4882a593Smuzhiyun bus->stop_ind = ind;
1320*4882a593Smuzhiyun npcm_i2c_eob_int(bus, true);
1321*4882a593Smuzhiyun /* Stop should be set before reading last byte. */
1322*4882a593Smuzhiyun npcm_i2c_master_stop(bus);
1323*4882a593Smuzhiyun npcm_i2c_read_fifo(bus, fifo_bytes);
1324*4882a593Smuzhiyun } else {
1325*4882a593Smuzhiyun npcm_i2c_read_fifo(bus, fifo_bytes);
1326*4882a593Smuzhiyun rcount = bus->rd_size - bus->rd_ind;
1327*4882a593Smuzhiyun npcm_i2c_set_fifo(bus, rcount, -1);
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
npcm_i2c_irq_master_handler_write(struct npcm_i2c * bus)1331*4882a593Smuzhiyun static void npcm_i2c_irq_master_handler_write(struct npcm_i2c *bus)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun u16 wcount;
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun if (bus->fifo_use)
1336*4882a593Smuzhiyun npcm_i2c_clear_tx_fifo(bus); /* clear the TX fifo status bit */
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun /* Master write operation - last byte handling */
1339*4882a593Smuzhiyun if (bus->wr_ind == bus->wr_size) {
1340*4882a593Smuzhiyun if (bus->fifo_use && npcm_i2c_fifo_usage(bus) > 0)
1341*4882a593Smuzhiyun /*
1342*4882a593Smuzhiyun * No more bytes to send (to add to the FIFO),
1343*4882a593Smuzhiyun * however the FIFO is not empty yet. It is
1344*4882a593Smuzhiyun * still in the middle of tx. Currently there's nothing
1345*4882a593Smuzhiyun * to do except for waiting to the end of the tx
1346*4882a593Smuzhiyun * We will get an int when the FIFO will get empty.
1347*4882a593Smuzhiyun */
1348*4882a593Smuzhiyun return;
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun if (bus->rd_size == 0) {
1351*4882a593Smuzhiyun /* all bytes have been written, in wr only operation */
1352*4882a593Smuzhiyun npcm_i2c_eob_int(bus, true);
1353*4882a593Smuzhiyun bus->state = I2C_STOP_PENDING;
1354*4882a593Smuzhiyun bus->stop_ind = I2C_MASTER_DONE_IND;
1355*4882a593Smuzhiyun npcm_i2c_master_stop(bus);
1356*4882a593Smuzhiyun /* Clear SDA Status bit (by writing dummy byte) */
1357*4882a593Smuzhiyun npcm_i2c_wr_byte(bus, 0xFF);
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun } else {
1360*4882a593Smuzhiyun /* last write-byte written on previous int - restart */
1361*4882a593Smuzhiyun npcm_i2c_set_fifo(bus, bus->rd_size, -1);
1362*4882a593Smuzhiyun /* Generate repeated start upon next write to SDA */
1363*4882a593Smuzhiyun npcm_i2c_master_start(bus);
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun /*
1366*4882a593Smuzhiyun * Receiving one byte only - stall after successful
1367*4882a593Smuzhiyun * completion of send address byte. If we NACK here, and
1368*4882a593Smuzhiyun * slave doesn't ACK the address, we might
1369*4882a593Smuzhiyun * unintentionally NACK the next multi-byte read.
1370*4882a593Smuzhiyun */
1371*4882a593Smuzhiyun if (bus->rd_size == 1)
1372*4882a593Smuzhiyun npcm_i2c_stall_after_start(bus, true);
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun /* Next int will occur on read */
1375*4882a593Smuzhiyun bus->operation = I2C_READ_OPER;
1376*4882a593Smuzhiyun /* send the slave address in read direction */
1377*4882a593Smuzhiyun npcm_i2c_wr_byte(bus, bus->dest_addr | 0x1);
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun } else {
1380*4882a593Smuzhiyun /* write next byte not last byte and not slave address */
1381*4882a593Smuzhiyun if (!bus->fifo_use || bus->wr_size == 1) {
1382*4882a593Smuzhiyun npcm_i2c_wr_byte(bus, bus->wr_buf[bus->wr_ind++]);
1383*4882a593Smuzhiyun } else {
1384*4882a593Smuzhiyun wcount = bus->wr_size - bus->wr_ind;
1385*4882a593Smuzhiyun npcm_i2c_set_fifo(bus, -1, wcount);
1386*4882a593Smuzhiyun if (wcount)
1387*4882a593Smuzhiyun npcm_i2c_write_to_fifo_master(bus, wcount);
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun
npcm_i2c_irq_master_handler_read(struct npcm_i2c * bus)1392*4882a593Smuzhiyun static void npcm_i2c_irq_master_handler_read(struct npcm_i2c *bus)
1393*4882a593Smuzhiyun {
1394*4882a593Smuzhiyun u16 block_extra_bytes_size;
1395*4882a593Smuzhiyun u8 data;
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun /* added bytes to the packet: */
1398*4882a593Smuzhiyun block_extra_bytes_size = bus->read_block_use + bus->PEC_use;
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun /*
1401*4882a593Smuzhiyun * Perform master read, distinguishing between last byte and the rest of
1402*4882a593Smuzhiyun * the bytes. The last byte should be read when the clock is stopped
1403*4882a593Smuzhiyun */
1404*4882a593Smuzhiyun if (bus->rd_ind == 0) { /* first byte handling: */
1405*4882a593Smuzhiyun if (bus->read_block_use) {
1406*4882a593Smuzhiyun /* first byte in block protocol is the size: */
1407*4882a593Smuzhiyun data = npcm_i2c_rd_byte(bus);
1408*4882a593Smuzhiyun data = clamp_val(data, 1, I2C_SMBUS_BLOCK_MAX);
1409*4882a593Smuzhiyun bus->rd_size = data + block_extra_bytes_size;
1410*4882a593Smuzhiyun bus->rd_buf[bus->rd_ind++] = data;
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun /* clear RX FIFO interrupt status: */
1413*4882a593Smuzhiyun if (bus->fifo_use) {
1414*4882a593Smuzhiyun data = ioread8(bus->reg + NPCM_I2CFIF_CTS);
1415*4882a593Smuzhiyun data = data | NPCM_I2CFIF_CTS_RXF_TXE;
1416*4882a593Smuzhiyun iowrite8(data, bus->reg + NPCM_I2CFIF_CTS);
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun npcm_i2c_set_fifo(bus, bus->rd_size - 1, -1);
1420*4882a593Smuzhiyun npcm_i2c_stall_after_start(bus, false);
1421*4882a593Smuzhiyun } else {
1422*4882a593Smuzhiyun npcm_i2c_clear_tx_fifo(bus);
1423*4882a593Smuzhiyun npcm_i2c_master_fifo_read(bus);
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun } else {
1426*4882a593Smuzhiyun if (bus->rd_size == block_extra_bytes_size &&
1427*4882a593Smuzhiyun bus->read_block_use) {
1428*4882a593Smuzhiyun bus->state = I2C_STOP_PENDING;
1429*4882a593Smuzhiyun bus->stop_ind = I2C_BLOCK_BYTES_ERR_IND;
1430*4882a593Smuzhiyun bus->cmd_err = -EIO;
1431*4882a593Smuzhiyun npcm_i2c_eob_int(bus, true);
1432*4882a593Smuzhiyun npcm_i2c_master_stop(bus);
1433*4882a593Smuzhiyun npcm_i2c_read_fifo(bus, npcm_i2c_fifo_usage(bus));
1434*4882a593Smuzhiyun } else {
1435*4882a593Smuzhiyun npcm_i2c_master_fifo_read(bus);
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun
npcm_i2c_irq_handle_nmatch(struct npcm_i2c * bus)1440*4882a593Smuzhiyun static void npcm_i2c_irq_handle_nmatch(struct npcm_i2c *bus)
1441*4882a593Smuzhiyun {
1442*4882a593Smuzhiyun iowrite8(NPCM_I2CST_NMATCH, bus->reg + NPCM_I2CST);
1443*4882a593Smuzhiyun npcm_i2c_nack(bus);
1444*4882a593Smuzhiyun bus->stop_ind = I2C_BUS_ERR_IND;
1445*4882a593Smuzhiyun npcm_i2c_callback(bus, bus->stop_ind, npcm_i2c_get_index(bus));
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun /* A NACK has occurred */
npcm_i2c_irq_handle_nack(struct npcm_i2c * bus)1449*4882a593Smuzhiyun static void npcm_i2c_irq_handle_nack(struct npcm_i2c *bus)
1450*4882a593Smuzhiyun {
1451*4882a593Smuzhiyun u8 val;
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun if (bus->nack_cnt < ULLONG_MAX)
1454*4882a593Smuzhiyun bus->nack_cnt++;
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun if (bus->fifo_use) {
1457*4882a593Smuzhiyun /*
1458*4882a593Smuzhiyun * if there are still untransmitted bytes in TX FIFO
1459*4882a593Smuzhiyun * reduce them from wr_ind
1460*4882a593Smuzhiyun */
1461*4882a593Smuzhiyun if (bus->operation == I2C_WRITE_OPER)
1462*4882a593Smuzhiyun bus->wr_ind -= npcm_i2c_fifo_usage(bus);
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun /* clear the FIFO */
1465*4882a593Smuzhiyun iowrite8(NPCM_I2CFIF_CTS_CLR_FIFO, bus->reg + NPCM_I2CFIF_CTS);
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun /* In master write operation, got unexpected NACK */
1469*4882a593Smuzhiyun bus->stop_ind = I2C_NACK_IND;
1470*4882a593Smuzhiyun /* Only current master is allowed to issue Stop Condition */
1471*4882a593Smuzhiyun if (npcm_i2c_is_master(bus)) {
1472*4882a593Smuzhiyun /* stopping in the middle */
1473*4882a593Smuzhiyun npcm_i2c_eob_int(bus, false);
1474*4882a593Smuzhiyun npcm_i2c_master_stop(bus);
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun /* Clear SDA Status bit (by reading dummy byte) */
1477*4882a593Smuzhiyun npcm_i2c_rd_byte(bus);
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun /*
1480*4882a593Smuzhiyun * The bus is released from stall only after the SW clears
1481*4882a593Smuzhiyun * NEGACK bit. Then a Stop condition is sent.
1482*4882a593Smuzhiyun */
1483*4882a593Smuzhiyun npcm_i2c_clear_master_status(bus);
1484*4882a593Smuzhiyun readx_poll_timeout_atomic(ioread8, bus->reg + NPCM_I2CCST, val,
1485*4882a593Smuzhiyun !(val & NPCM_I2CCST_BUSY), 10, 200);
1486*4882a593Smuzhiyun /* verify no status bits are still set after bus is released */
1487*4882a593Smuzhiyun npcm_i2c_clear_master_status(bus);
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun bus->state = I2C_IDLE;
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun /*
1492*4882a593Smuzhiyun * In Master mode, NACK should be cleared only after STOP.
1493*4882a593Smuzhiyun * In such case, the bus is released from stall only after the
1494*4882a593Smuzhiyun * software clears NACK bit. Then a Stop condition is sent.
1495*4882a593Smuzhiyun */
1496*4882a593Smuzhiyun npcm_i2c_callback(bus, bus->stop_ind, bus->wr_ind);
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun /* Master mode: a Bus Error has been identified */
npcm_i2c_irq_handle_ber(struct npcm_i2c * bus)1500*4882a593Smuzhiyun static void npcm_i2c_irq_handle_ber(struct npcm_i2c *bus)
1501*4882a593Smuzhiyun {
1502*4882a593Smuzhiyun if (bus->ber_cnt < ULLONG_MAX)
1503*4882a593Smuzhiyun bus->ber_cnt++;
1504*4882a593Smuzhiyun bus->stop_ind = I2C_BUS_ERR_IND;
1505*4882a593Smuzhiyun if (npcm_i2c_is_master(bus)) {
1506*4882a593Smuzhiyun npcm_i2c_master_abort(bus);
1507*4882a593Smuzhiyun } else {
1508*4882a593Smuzhiyun npcm_i2c_clear_master_status(bus);
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun /* Clear BB (BUS BUSY) bit */
1511*4882a593Smuzhiyun iowrite8(NPCM_I2CCST_BB, bus->reg + NPCM_I2CCST);
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun bus->cmd_err = -EAGAIN;
1514*4882a593Smuzhiyun npcm_i2c_callback(bus, bus->stop_ind, npcm_i2c_get_index(bus));
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun bus->state = I2C_IDLE;
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun /* EOB: a master End Of Busy (meaning STOP completed) */
npcm_i2c_irq_handle_eob(struct npcm_i2c * bus)1520*4882a593Smuzhiyun static void npcm_i2c_irq_handle_eob(struct npcm_i2c *bus)
1521*4882a593Smuzhiyun {
1522*4882a593Smuzhiyun npcm_i2c_eob_int(bus, false);
1523*4882a593Smuzhiyun bus->state = I2C_IDLE;
1524*4882a593Smuzhiyun npcm_i2c_callback(bus, bus->stop_ind, bus->rd_ind);
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun /* Address sent and requested stall occurred (Master mode) */
npcm_i2c_irq_handle_stall_after_start(struct npcm_i2c * bus)1528*4882a593Smuzhiyun static void npcm_i2c_irq_handle_stall_after_start(struct npcm_i2c *bus)
1529*4882a593Smuzhiyun {
1530*4882a593Smuzhiyun if (npcm_i2c_is_quick(bus)) {
1531*4882a593Smuzhiyun bus->state = I2C_STOP_PENDING;
1532*4882a593Smuzhiyun bus->stop_ind = I2C_MASTER_DONE_IND;
1533*4882a593Smuzhiyun npcm_i2c_eob_int(bus, true);
1534*4882a593Smuzhiyun npcm_i2c_master_stop(bus);
1535*4882a593Smuzhiyun } else if ((bus->rd_size == 1) && !bus->read_block_use) {
1536*4882a593Smuzhiyun /*
1537*4882a593Smuzhiyun * Receiving one byte only - set NACK after ensuring
1538*4882a593Smuzhiyun * slave ACKed the address byte.
1539*4882a593Smuzhiyun */
1540*4882a593Smuzhiyun npcm_i2c_nack(bus);
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun /* Reset stall-after-address-byte */
1544*4882a593Smuzhiyun npcm_i2c_stall_after_start(bus, false);
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun /* Clear stall only after setting STOP */
1547*4882a593Smuzhiyun iowrite8(NPCM_I2CST_STASTR, bus->reg + NPCM_I2CST);
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun /* SDA status is set - TX or RX, master */
npcm_i2c_irq_handle_sda(struct npcm_i2c * bus,u8 i2cst)1551*4882a593Smuzhiyun static void npcm_i2c_irq_handle_sda(struct npcm_i2c *bus, u8 i2cst)
1552*4882a593Smuzhiyun {
1553*4882a593Smuzhiyun u8 fif_cts;
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun if (!npcm_i2c_is_master(bus))
1556*4882a593Smuzhiyun return;
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun if (bus->state == I2C_IDLE) {
1559*4882a593Smuzhiyun bus->stop_ind = I2C_WAKE_UP_IND;
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun if (npcm_i2c_is_quick(bus) || bus->read_block_use)
1562*4882a593Smuzhiyun /*
1563*4882a593Smuzhiyun * Need to stall after successful
1564*4882a593Smuzhiyun * completion of sending address byte
1565*4882a593Smuzhiyun */
1566*4882a593Smuzhiyun npcm_i2c_stall_after_start(bus, true);
1567*4882a593Smuzhiyun else
1568*4882a593Smuzhiyun npcm_i2c_stall_after_start(bus, false);
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun /*
1571*4882a593Smuzhiyun * Receiving one byte only - stall after successful completion
1572*4882a593Smuzhiyun * of sending address byte If we NACK here, and slave doesn't
1573*4882a593Smuzhiyun * ACK the address, we might unintentionally NACK the next
1574*4882a593Smuzhiyun * multi-byte read
1575*4882a593Smuzhiyun */
1576*4882a593Smuzhiyun if (bus->wr_size == 0 && bus->rd_size == 1)
1577*4882a593Smuzhiyun npcm_i2c_stall_after_start(bus, true);
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun /* Initiate I2C master tx */
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun /* select bank 1 for FIFO regs */
1582*4882a593Smuzhiyun npcm_i2c_select_bank(bus, I2C_BANK_1);
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun fif_cts = ioread8(bus->reg + NPCM_I2CFIF_CTS);
1585*4882a593Smuzhiyun fif_cts = fif_cts & ~NPCM_I2CFIF_CTS_SLVRSTR;
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun /* clear FIFO and relevant status bits. */
1588*4882a593Smuzhiyun fif_cts = fif_cts | NPCM_I2CFIF_CTS_CLR_FIFO;
1589*4882a593Smuzhiyun iowrite8(fif_cts, bus->reg + NPCM_I2CFIF_CTS);
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun /* re-enable */
1592*4882a593Smuzhiyun fif_cts = fif_cts | NPCM_I2CFIF_CTS_RXF_TXE;
1593*4882a593Smuzhiyun iowrite8(fif_cts, bus->reg + NPCM_I2CFIF_CTS);
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun /*
1596*4882a593Smuzhiyun * Configure the FIFO threshold:
1597*4882a593Smuzhiyun * according to the needed # of bytes to read.
1598*4882a593Smuzhiyun * Note: due to HW limitation can't config the rx fifo before it
1599*4882a593Smuzhiyun * got and ACK on the restart. LAST bit will not be reset unless
1600*4882a593Smuzhiyun * RX completed. It will stay set on the next tx.
1601*4882a593Smuzhiyun */
1602*4882a593Smuzhiyun if (bus->wr_size)
1603*4882a593Smuzhiyun npcm_i2c_set_fifo(bus, -1, bus->wr_size);
1604*4882a593Smuzhiyun else
1605*4882a593Smuzhiyun npcm_i2c_set_fifo(bus, bus->rd_size, -1);
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun bus->state = I2C_OPER_STARTED;
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun if (npcm_i2c_is_quick(bus) || bus->wr_size)
1610*4882a593Smuzhiyun npcm_i2c_wr_byte(bus, bus->dest_addr);
1611*4882a593Smuzhiyun else
1612*4882a593Smuzhiyun npcm_i2c_wr_byte(bus, bus->dest_addr | BIT(0));
1613*4882a593Smuzhiyun /* SDA interrupt, after start\restart */
1614*4882a593Smuzhiyun } else {
1615*4882a593Smuzhiyun if (NPCM_I2CST_XMIT & i2cst) {
1616*4882a593Smuzhiyun bus->operation = I2C_WRITE_OPER;
1617*4882a593Smuzhiyun npcm_i2c_irq_master_handler_write(bus);
1618*4882a593Smuzhiyun } else {
1619*4882a593Smuzhiyun bus->operation = I2C_READ_OPER;
1620*4882a593Smuzhiyun npcm_i2c_irq_master_handler_read(bus);
1621*4882a593Smuzhiyun }
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun }
1624*4882a593Smuzhiyun
npcm_i2c_int_master_handler(struct npcm_i2c * bus)1625*4882a593Smuzhiyun static int npcm_i2c_int_master_handler(struct npcm_i2c *bus)
1626*4882a593Smuzhiyun {
1627*4882a593Smuzhiyun u8 i2cst;
1628*4882a593Smuzhiyun int ret = -EIO;
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun i2cst = ioread8(bus->reg + NPCM_I2CST);
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun if (FIELD_GET(NPCM_I2CST_NMATCH, i2cst)) {
1633*4882a593Smuzhiyun npcm_i2c_irq_handle_nmatch(bus);
1634*4882a593Smuzhiyun return 0;
1635*4882a593Smuzhiyun }
1636*4882a593Smuzhiyun /* A NACK has occurred */
1637*4882a593Smuzhiyun if (FIELD_GET(NPCM_I2CST_NEGACK, i2cst)) {
1638*4882a593Smuzhiyun npcm_i2c_irq_handle_nack(bus);
1639*4882a593Smuzhiyun return 0;
1640*4882a593Smuzhiyun }
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun /* Master mode: a Bus Error has been identified */
1643*4882a593Smuzhiyun if (FIELD_GET(NPCM_I2CST_BER, i2cst)) {
1644*4882a593Smuzhiyun npcm_i2c_irq_handle_ber(bus);
1645*4882a593Smuzhiyun return 0;
1646*4882a593Smuzhiyun }
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun /* EOB: a master End Of Busy (meaning STOP completed) */
1649*4882a593Smuzhiyun if ((FIELD_GET(NPCM_I2CCTL1_EOBINTE,
1650*4882a593Smuzhiyun ioread8(bus->reg + NPCM_I2CCTL1)) == 1) &&
1651*4882a593Smuzhiyun (FIELD_GET(NPCM_I2CCST3_EO_BUSY,
1652*4882a593Smuzhiyun ioread8(bus->reg + NPCM_I2CCST3)))) {
1653*4882a593Smuzhiyun npcm_i2c_irq_handle_eob(bus);
1654*4882a593Smuzhiyun return 0;
1655*4882a593Smuzhiyun }
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun /* Address sent and requested stall occurred (Master mode) */
1658*4882a593Smuzhiyun if (FIELD_GET(NPCM_I2CST_STASTR, i2cst)) {
1659*4882a593Smuzhiyun npcm_i2c_irq_handle_stall_after_start(bus);
1660*4882a593Smuzhiyun ret = 0;
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun /* SDA status is set - TX or RX, master */
1664*4882a593Smuzhiyun if (FIELD_GET(NPCM_I2CST_SDAST, i2cst) ||
1665*4882a593Smuzhiyun (bus->fifo_use &&
1666*4882a593Smuzhiyun (npcm_i2c_tx_fifo_empty(bus) || npcm_i2c_rx_fifo_full(bus)))) {
1667*4882a593Smuzhiyun npcm_i2c_irq_handle_sda(bus, i2cst);
1668*4882a593Smuzhiyun ret = 0;
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun return ret;
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun /* recovery using TGCLK functionality of the module */
npcm_i2c_recovery_tgclk(struct i2c_adapter * _adap)1675*4882a593Smuzhiyun static int npcm_i2c_recovery_tgclk(struct i2c_adapter *_adap)
1676*4882a593Smuzhiyun {
1677*4882a593Smuzhiyun u8 val;
1678*4882a593Smuzhiyun u8 fif_cts;
1679*4882a593Smuzhiyun bool done = false;
1680*4882a593Smuzhiyun int status = -ENOTRECOVERABLE;
1681*4882a593Smuzhiyun struct npcm_i2c *bus = container_of(_adap, struct npcm_i2c, adap);
1682*4882a593Smuzhiyun /* Allow 3 bytes (27 toggles) to be read from the slave: */
1683*4882a593Smuzhiyun int iter = 27;
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun if ((npcm_i2c_get_SDA(_adap) == 1) && (npcm_i2c_get_SCL(_adap) == 1)) {
1686*4882a593Smuzhiyun dev_dbg(bus->dev, "bus%d-0x%x recovery skipped, bus not stuck",
1687*4882a593Smuzhiyun bus->num, bus->dest_addr);
1688*4882a593Smuzhiyun npcm_i2c_reset(bus);
1689*4882a593Smuzhiyun return 0;
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun npcm_i2c_int_enable(bus, false);
1693*4882a593Smuzhiyun npcm_i2c_disable(bus);
1694*4882a593Smuzhiyun npcm_i2c_enable(bus);
1695*4882a593Smuzhiyun iowrite8(NPCM_I2CCST_BB, bus->reg + NPCM_I2CCST);
1696*4882a593Smuzhiyun npcm_i2c_clear_tx_fifo(bus);
1697*4882a593Smuzhiyun npcm_i2c_clear_rx_fifo(bus);
1698*4882a593Smuzhiyun iowrite8(0, bus->reg + NPCM_I2CRXF_CTL);
1699*4882a593Smuzhiyun iowrite8(0, bus->reg + NPCM_I2CTXF_CTL);
1700*4882a593Smuzhiyun npcm_i2c_stall_after_start(bus, false);
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun /* select bank 1 for FIFO regs */
1703*4882a593Smuzhiyun npcm_i2c_select_bank(bus, I2C_BANK_1);
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun /* clear FIFO and relevant status bits. */
1706*4882a593Smuzhiyun fif_cts = ioread8(bus->reg + NPCM_I2CFIF_CTS);
1707*4882a593Smuzhiyun fif_cts &= ~NPCM_I2CFIF_CTS_SLVRSTR;
1708*4882a593Smuzhiyun fif_cts |= NPCM_I2CFIF_CTS_CLR_FIFO;
1709*4882a593Smuzhiyun iowrite8(fif_cts, bus->reg + NPCM_I2CFIF_CTS);
1710*4882a593Smuzhiyun npcm_i2c_set_fifo(bus, -1, 0);
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun /* Repeat the following sequence until SDA is released */
1713*4882a593Smuzhiyun do {
1714*4882a593Smuzhiyun /* Issue a single SCL toggle */
1715*4882a593Smuzhiyun iowrite8(NPCM_I2CCST_TGSCL, bus->reg + NPCM_I2CCST);
1716*4882a593Smuzhiyun usleep_range(20, 30);
1717*4882a593Smuzhiyun /* If SDA line is inactive (high), stop */
1718*4882a593Smuzhiyun if (npcm_i2c_get_SDA(_adap)) {
1719*4882a593Smuzhiyun done = true;
1720*4882a593Smuzhiyun status = 0;
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun } while (!done && iter--);
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun /* If SDA line is released: send start-addr-stop, to re-sync. */
1725*4882a593Smuzhiyun if (npcm_i2c_get_SDA(_adap)) {
1726*4882a593Smuzhiyun /* Send an address byte in write direction: */
1727*4882a593Smuzhiyun npcm_i2c_wr_byte(bus, bus->dest_addr);
1728*4882a593Smuzhiyun npcm_i2c_master_start(bus);
1729*4882a593Smuzhiyun /* Wait until START condition is sent */
1730*4882a593Smuzhiyun status = readx_poll_timeout(npcm_i2c_get_SCL, _adap, val, !val,
1731*4882a593Smuzhiyun 20, 200);
1732*4882a593Smuzhiyun /* If START condition was sent */
1733*4882a593Smuzhiyun if (npcm_i2c_is_master(bus) > 0) {
1734*4882a593Smuzhiyun usleep_range(20, 30);
1735*4882a593Smuzhiyun npcm_i2c_master_stop(bus);
1736*4882a593Smuzhiyun usleep_range(200, 500);
1737*4882a593Smuzhiyun }
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun npcm_i2c_reset(bus);
1740*4882a593Smuzhiyun npcm_i2c_int_enable(bus, true);
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun if ((npcm_i2c_get_SDA(_adap) == 1) && (npcm_i2c_get_SCL(_adap) == 1))
1743*4882a593Smuzhiyun status = 0;
1744*4882a593Smuzhiyun else
1745*4882a593Smuzhiyun status = -ENOTRECOVERABLE;
1746*4882a593Smuzhiyun if (status) {
1747*4882a593Smuzhiyun if (bus->rec_fail_cnt < ULLONG_MAX)
1748*4882a593Smuzhiyun bus->rec_fail_cnt++;
1749*4882a593Smuzhiyun } else {
1750*4882a593Smuzhiyun if (bus->rec_succ_cnt < ULLONG_MAX)
1751*4882a593Smuzhiyun bus->rec_succ_cnt++;
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun return status;
1754*4882a593Smuzhiyun }
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun /* recovery using bit banging functionality of the module */
npcm_i2c_recovery_init(struct i2c_adapter * _adap)1757*4882a593Smuzhiyun static void npcm_i2c_recovery_init(struct i2c_adapter *_adap)
1758*4882a593Smuzhiyun {
1759*4882a593Smuzhiyun struct npcm_i2c *bus = container_of(_adap, struct npcm_i2c, adap);
1760*4882a593Smuzhiyun struct i2c_bus_recovery_info *rinfo = &bus->rinfo;
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun rinfo->recover_bus = npcm_i2c_recovery_tgclk;
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun /*
1765*4882a593Smuzhiyun * npcm i2c HW allows direct reading of SCL and SDA.
1766*4882a593Smuzhiyun * However, it does not support setting SCL and SDA directly.
1767*4882a593Smuzhiyun * The recovery function can togle SCL when SDA is low (but not set)
1768*4882a593Smuzhiyun * Getter functions used internally, and can be used externaly.
1769*4882a593Smuzhiyun */
1770*4882a593Smuzhiyun rinfo->get_scl = npcm_i2c_get_SCL;
1771*4882a593Smuzhiyun rinfo->get_sda = npcm_i2c_get_SDA;
1772*4882a593Smuzhiyun _adap->bus_recovery_info = rinfo;
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun /* SCLFRQ min/max field values */
1776*4882a593Smuzhiyun #define SCLFRQ_MIN 10
1777*4882a593Smuzhiyun #define SCLFRQ_MAX 511
1778*4882a593Smuzhiyun #define clk_coef(freq, mul) DIV_ROUND_UP((freq) * (mul), 1000000)
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun /*
1781*4882a593Smuzhiyun * npcm_i2c_init_clk: init HW timing parameters.
1782*4882a593Smuzhiyun * NPCM7XX i2c module timing parameters are depenent on module core clk (APB)
1783*4882a593Smuzhiyun * and bus frequency.
1784*4882a593Smuzhiyun * 100kHz bus requires tSCL = 4 * SCLFRQ * tCLK. LT and HT are simetric.
1785*4882a593Smuzhiyun * 400kHz bus requires assymetric HT and LT. A different equation is recomended
1786*4882a593Smuzhiyun * by the HW designer, given core clock range (equations in comments below).
1787*4882a593Smuzhiyun *
1788*4882a593Smuzhiyun */
npcm_i2c_init_clk(struct npcm_i2c * bus,u32 bus_freq_hz)1789*4882a593Smuzhiyun static int npcm_i2c_init_clk(struct npcm_i2c *bus, u32 bus_freq_hz)
1790*4882a593Smuzhiyun {
1791*4882a593Smuzhiyun u32 k1 = 0;
1792*4882a593Smuzhiyun u32 k2 = 0;
1793*4882a593Smuzhiyun u8 dbnct = 0;
1794*4882a593Smuzhiyun u32 sclfrq = 0;
1795*4882a593Smuzhiyun u8 hldt = 7;
1796*4882a593Smuzhiyun u8 fast_mode = 0;
1797*4882a593Smuzhiyun u32 src_clk_khz;
1798*4882a593Smuzhiyun u32 bus_freq_khz;
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun src_clk_khz = bus->apb_clk / 1000;
1801*4882a593Smuzhiyun bus_freq_khz = bus_freq_hz / 1000;
1802*4882a593Smuzhiyun bus->bus_freq = bus_freq_hz;
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun /* 100KHz and below: */
1805*4882a593Smuzhiyun if (bus_freq_hz <= I2C_MAX_STANDARD_MODE_FREQ) {
1806*4882a593Smuzhiyun sclfrq = src_clk_khz / (bus_freq_khz * 4);
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun if (sclfrq < SCLFRQ_MIN || sclfrq > SCLFRQ_MAX)
1809*4882a593Smuzhiyun return -EDOM;
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun if (src_clk_khz >= 40000)
1812*4882a593Smuzhiyun hldt = 17;
1813*4882a593Smuzhiyun else if (src_clk_khz >= 12500)
1814*4882a593Smuzhiyun hldt = 15;
1815*4882a593Smuzhiyun else
1816*4882a593Smuzhiyun hldt = 7;
1817*4882a593Smuzhiyun }
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun /* 400KHz: */
1820*4882a593Smuzhiyun else if (bus_freq_hz <= I2C_MAX_FAST_MODE_FREQ) {
1821*4882a593Smuzhiyun sclfrq = 0;
1822*4882a593Smuzhiyun fast_mode = I2CCTL3_400K_MODE;
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun if (src_clk_khz < 7500)
1825*4882a593Smuzhiyun /* 400KHZ cannot be supported for core clock < 7.5MHz */
1826*4882a593Smuzhiyun return -EDOM;
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun else if (src_clk_khz >= 50000) {
1829*4882a593Smuzhiyun k1 = 80;
1830*4882a593Smuzhiyun k2 = 48;
1831*4882a593Smuzhiyun hldt = 12;
1832*4882a593Smuzhiyun dbnct = 7;
1833*4882a593Smuzhiyun }
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun /* Master or Slave with frequency > 25MHz */
1836*4882a593Smuzhiyun else if (src_clk_khz > 25000) {
1837*4882a593Smuzhiyun hldt = clk_coef(src_clk_khz, 300) + 7;
1838*4882a593Smuzhiyun k1 = clk_coef(src_clk_khz, 1600);
1839*4882a593Smuzhiyun k2 = clk_coef(src_clk_khz, 900);
1840*4882a593Smuzhiyun }
1841*4882a593Smuzhiyun }
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun /* 1MHz: */
1844*4882a593Smuzhiyun else if (bus_freq_hz <= I2C_MAX_FAST_MODE_PLUS_FREQ) {
1845*4882a593Smuzhiyun sclfrq = 0;
1846*4882a593Smuzhiyun fast_mode = I2CCTL3_400K_MODE;
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun /* 1MHZ cannot be supported for core clock < 24 MHz */
1849*4882a593Smuzhiyun if (src_clk_khz < 24000)
1850*4882a593Smuzhiyun return -EDOM;
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun k1 = clk_coef(src_clk_khz, 620);
1853*4882a593Smuzhiyun k2 = clk_coef(src_clk_khz, 380);
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun /* Core clk > 40 MHz */
1856*4882a593Smuzhiyun if (src_clk_khz > 40000) {
1857*4882a593Smuzhiyun /*
1858*4882a593Smuzhiyun * Set HLDT:
1859*4882a593Smuzhiyun * SDA hold time: (HLDT-7) * T(CLK) >= 120
1860*4882a593Smuzhiyun * HLDT = 120/T(CLK) + 7 = 120 * FREQ(CLK) + 7
1861*4882a593Smuzhiyun */
1862*4882a593Smuzhiyun hldt = clk_coef(src_clk_khz, 120) + 7;
1863*4882a593Smuzhiyun } else {
1864*4882a593Smuzhiyun hldt = 7;
1865*4882a593Smuzhiyun dbnct = 2;
1866*4882a593Smuzhiyun }
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun /* Frequency larger than 1 MHz is not supported */
1870*4882a593Smuzhiyun else
1871*4882a593Smuzhiyun return -EINVAL;
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun if (bus_freq_hz >= I2C_MAX_FAST_MODE_FREQ) {
1874*4882a593Smuzhiyun k1 = round_up(k1, 2);
1875*4882a593Smuzhiyun k2 = round_up(k2 + 1, 2);
1876*4882a593Smuzhiyun if (k1 < SCLFRQ_MIN || k1 > SCLFRQ_MAX ||
1877*4882a593Smuzhiyun k2 < SCLFRQ_MIN || k2 > SCLFRQ_MAX)
1878*4882a593Smuzhiyun return -EDOM;
1879*4882a593Smuzhiyun }
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun /* write sclfrq value. bits [6:0] are in I2CCTL2 reg */
1882*4882a593Smuzhiyun iowrite8(FIELD_PREP(I2CCTL2_SCLFRQ6_0, sclfrq & 0x7F),
1883*4882a593Smuzhiyun bus->reg + NPCM_I2CCTL2);
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun /* bits [8:7] are in I2CCTL3 reg */
1886*4882a593Smuzhiyun iowrite8(fast_mode | FIELD_PREP(I2CCTL3_SCLFRQ8_7, (sclfrq >> 7) & 0x3),
1887*4882a593Smuzhiyun bus->reg + NPCM_I2CCTL3);
1888*4882a593Smuzhiyun
1889*4882a593Smuzhiyun /* Select Bank 0 to access NPCM_I2CCTL4/NPCM_I2CCTL5 */
1890*4882a593Smuzhiyun npcm_i2c_select_bank(bus, I2C_BANK_0);
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun if (bus_freq_hz >= I2C_MAX_FAST_MODE_FREQ) {
1893*4882a593Smuzhiyun /*
1894*4882a593Smuzhiyun * Set SCL Low/High Time:
1895*4882a593Smuzhiyun * k1 = 2 * SCLLT7-0 -> Low Time = k1 / 2
1896*4882a593Smuzhiyun * k2 = 2 * SCLLT7-0 -> High Time = k2 / 2
1897*4882a593Smuzhiyun */
1898*4882a593Smuzhiyun iowrite8(k1 / 2, bus->reg + NPCM_I2CSCLLT);
1899*4882a593Smuzhiyun iowrite8(k2 / 2, bus->reg + NPCM_I2CSCLHT);
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun iowrite8(dbnct, bus->reg + NPCM_I2CCTL5);
1902*4882a593Smuzhiyun }
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun iowrite8(hldt, bus->reg + NPCM_I2CCTL4);
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun /* Return to Bank 1, and stay there by default: */
1907*4882a593Smuzhiyun npcm_i2c_select_bank(bus, I2C_BANK_1);
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun return 0;
1910*4882a593Smuzhiyun }
1911*4882a593Smuzhiyun
npcm_i2c_init_module(struct npcm_i2c * bus,enum i2c_mode mode,u32 bus_freq_hz)1912*4882a593Smuzhiyun static int npcm_i2c_init_module(struct npcm_i2c *bus, enum i2c_mode mode,
1913*4882a593Smuzhiyun u32 bus_freq_hz)
1914*4882a593Smuzhiyun {
1915*4882a593Smuzhiyun u8 val;
1916*4882a593Smuzhiyun int ret;
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun /* Check whether module already enabled or frequency is out of bounds */
1919*4882a593Smuzhiyun if ((bus->state != I2C_DISABLE && bus->state != I2C_IDLE) ||
1920*4882a593Smuzhiyun bus_freq_hz < I2C_FREQ_MIN_HZ || bus_freq_hz > I2C_FREQ_MAX_HZ)
1921*4882a593Smuzhiyun return -EINVAL;
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun npcm_i2c_int_enable(bus, false);
1924*4882a593Smuzhiyun npcm_i2c_disable(bus);
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun /* Configure FIFO mode : */
1927*4882a593Smuzhiyun if (FIELD_GET(I2C_VER_FIFO_EN, ioread8(bus->reg + I2C_VER))) {
1928*4882a593Smuzhiyun bus->fifo_use = true;
1929*4882a593Smuzhiyun npcm_i2c_select_bank(bus, I2C_BANK_0);
1930*4882a593Smuzhiyun val = ioread8(bus->reg + NPCM_I2CFIF_CTL);
1931*4882a593Smuzhiyun val |= NPCM_I2CFIF_CTL_FIFO_EN;
1932*4882a593Smuzhiyun iowrite8(val, bus->reg + NPCM_I2CFIF_CTL);
1933*4882a593Smuzhiyun npcm_i2c_select_bank(bus, I2C_BANK_1);
1934*4882a593Smuzhiyun } else {
1935*4882a593Smuzhiyun bus->fifo_use = false;
1936*4882a593Smuzhiyun }
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun /* Configure I2C module clock frequency */
1939*4882a593Smuzhiyun ret = npcm_i2c_init_clk(bus, bus_freq_hz);
1940*4882a593Smuzhiyun if (ret) {
1941*4882a593Smuzhiyun dev_err(bus->dev, "npcm_i2c_init_clk failed\n");
1942*4882a593Smuzhiyun return ret;
1943*4882a593Smuzhiyun }
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun /* Enable module (before configuring CTL1) */
1946*4882a593Smuzhiyun npcm_i2c_enable(bus);
1947*4882a593Smuzhiyun bus->state = I2C_IDLE;
1948*4882a593Smuzhiyun val = ioread8(bus->reg + NPCM_I2CCTL1);
1949*4882a593Smuzhiyun val = (val | NPCM_I2CCTL1_NMINTE) & ~NPCM_I2CCTL1_RWS;
1950*4882a593Smuzhiyun iowrite8(val, bus->reg + NPCM_I2CCTL1);
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun npcm_i2c_reset(bus);
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun /* check HW is OK: SDA and SCL should be high at this point. */
1955*4882a593Smuzhiyun if ((npcm_i2c_get_SDA(&bus->adap) == 0) || (npcm_i2c_get_SCL(&bus->adap) == 0)) {
1956*4882a593Smuzhiyun dev_err(bus->dev, "I2C%d init fail: lines are low\n", bus->num);
1957*4882a593Smuzhiyun dev_err(bus->dev, "SDA=%d SCL=%d\n", npcm_i2c_get_SDA(&bus->adap),
1958*4882a593Smuzhiyun npcm_i2c_get_SCL(&bus->adap));
1959*4882a593Smuzhiyun return -ENXIO;
1960*4882a593Smuzhiyun }
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun npcm_i2c_int_enable(bus, true);
1963*4882a593Smuzhiyun return 0;
1964*4882a593Smuzhiyun }
1965*4882a593Smuzhiyun
__npcm_i2c_init(struct npcm_i2c * bus,struct platform_device * pdev)1966*4882a593Smuzhiyun static int __npcm_i2c_init(struct npcm_i2c *bus, struct platform_device *pdev)
1967*4882a593Smuzhiyun {
1968*4882a593Smuzhiyun u32 clk_freq_hz;
1969*4882a593Smuzhiyun int ret;
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun /* Initialize the internal data structures */
1972*4882a593Smuzhiyun bus->state = I2C_DISABLE;
1973*4882a593Smuzhiyun bus->master_or_slave = I2C_SLAVE;
1974*4882a593Smuzhiyun bus->int_time_stamp = 0;
1975*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
1976*4882a593Smuzhiyun bus->slave = NULL;
1977*4882a593Smuzhiyun #endif
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun ret = device_property_read_u32(&pdev->dev, "clock-frequency",
1980*4882a593Smuzhiyun &clk_freq_hz);
1981*4882a593Smuzhiyun if (ret) {
1982*4882a593Smuzhiyun dev_info(&pdev->dev, "Could not read clock-frequency property");
1983*4882a593Smuzhiyun clk_freq_hz = I2C_MAX_STANDARD_MODE_FREQ;
1984*4882a593Smuzhiyun }
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun ret = npcm_i2c_init_module(bus, I2C_MASTER, clk_freq_hz);
1987*4882a593Smuzhiyun if (ret) {
1988*4882a593Smuzhiyun dev_err(&pdev->dev, "npcm_i2c_init_module failed\n");
1989*4882a593Smuzhiyun return ret;
1990*4882a593Smuzhiyun }
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun return 0;
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun
npcm_i2c_bus_irq(int irq,void * dev_id)1995*4882a593Smuzhiyun static irqreturn_t npcm_i2c_bus_irq(int irq, void *dev_id)
1996*4882a593Smuzhiyun {
1997*4882a593Smuzhiyun struct npcm_i2c *bus = dev_id;
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun if (npcm_i2c_is_master(bus))
2000*4882a593Smuzhiyun bus->master_or_slave = I2C_MASTER;
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun if (bus->master_or_slave == I2C_MASTER) {
2003*4882a593Smuzhiyun bus->int_time_stamp = jiffies;
2004*4882a593Smuzhiyun if (!npcm_i2c_int_master_handler(bus))
2005*4882a593Smuzhiyun return IRQ_HANDLED;
2006*4882a593Smuzhiyun }
2007*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
2008*4882a593Smuzhiyun if (bus->slave) {
2009*4882a593Smuzhiyun bus->master_or_slave = I2C_SLAVE;
2010*4882a593Smuzhiyun if (npcm_i2c_int_slave_handler(bus))
2011*4882a593Smuzhiyun return IRQ_HANDLED;
2012*4882a593Smuzhiyun }
2013*4882a593Smuzhiyun #endif
2014*4882a593Smuzhiyun /* clear status bits for spurious interrupts */
2015*4882a593Smuzhiyun npcm_i2c_clear_master_status(bus);
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun return IRQ_HANDLED;
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun
npcm_i2c_master_start_xmit(struct npcm_i2c * bus,u8 slave_addr,u16 nwrite,u16 nread,u8 * write_data,u8 * read_data,bool use_PEC,bool use_read_block)2020*4882a593Smuzhiyun static bool npcm_i2c_master_start_xmit(struct npcm_i2c *bus,
2021*4882a593Smuzhiyun u8 slave_addr, u16 nwrite, u16 nread,
2022*4882a593Smuzhiyun u8 *write_data, u8 *read_data,
2023*4882a593Smuzhiyun bool use_PEC, bool use_read_block)
2024*4882a593Smuzhiyun {
2025*4882a593Smuzhiyun if (bus->state != I2C_IDLE) {
2026*4882a593Smuzhiyun bus->cmd_err = -EBUSY;
2027*4882a593Smuzhiyun return false;
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun bus->dest_addr = slave_addr << 1;
2030*4882a593Smuzhiyun bus->wr_buf = write_data;
2031*4882a593Smuzhiyun bus->wr_size = nwrite;
2032*4882a593Smuzhiyun bus->wr_ind = 0;
2033*4882a593Smuzhiyun bus->rd_buf = read_data;
2034*4882a593Smuzhiyun bus->rd_size = nread;
2035*4882a593Smuzhiyun bus->rd_ind = 0;
2036*4882a593Smuzhiyun bus->PEC_use = 0;
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun /* for tx PEC is appended to buffer from i2c IF. PEC flag is ignored */
2039*4882a593Smuzhiyun if (nread)
2040*4882a593Smuzhiyun bus->PEC_use = use_PEC;
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun bus->read_block_use = use_read_block;
2043*4882a593Smuzhiyun if (nread && !nwrite)
2044*4882a593Smuzhiyun bus->operation = I2C_READ_OPER;
2045*4882a593Smuzhiyun else
2046*4882a593Smuzhiyun bus->operation = I2C_WRITE_OPER;
2047*4882a593Smuzhiyun if (bus->fifo_use) {
2048*4882a593Smuzhiyun u8 i2cfif_cts;
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun npcm_i2c_select_bank(bus, I2C_BANK_1);
2051*4882a593Smuzhiyun /* clear FIFO and relevant status bits. */
2052*4882a593Smuzhiyun i2cfif_cts = ioread8(bus->reg + NPCM_I2CFIF_CTS);
2053*4882a593Smuzhiyun i2cfif_cts &= ~NPCM_I2CFIF_CTS_SLVRSTR;
2054*4882a593Smuzhiyun i2cfif_cts |= NPCM_I2CFIF_CTS_CLR_FIFO;
2055*4882a593Smuzhiyun iowrite8(i2cfif_cts, bus->reg + NPCM_I2CFIF_CTS);
2056*4882a593Smuzhiyun }
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun bus->state = I2C_IDLE;
2059*4882a593Smuzhiyun npcm_i2c_stall_after_start(bus, true);
2060*4882a593Smuzhiyun npcm_i2c_master_start(bus);
2061*4882a593Smuzhiyun return true;
2062*4882a593Smuzhiyun }
2063*4882a593Smuzhiyun
npcm_i2c_master_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)2064*4882a593Smuzhiyun static int npcm_i2c_master_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
2065*4882a593Smuzhiyun int num)
2066*4882a593Smuzhiyun {
2067*4882a593Smuzhiyun struct npcm_i2c *bus = container_of(adap, struct npcm_i2c, adap);
2068*4882a593Smuzhiyun struct i2c_msg *msg0, *msg1;
2069*4882a593Smuzhiyun unsigned long time_left, flags;
2070*4882a593Smuzhiyun u16 nwrite, nread;
2071*4882a593Smuzhiyun u8 *write_data, *read_data;
2072*4882a593Smuzhiyun u8 slave_addr;
2073*4882a593Smuzhiyun unsigned long timeout;
2074*4882a593Smuzhiyun bool read_block = false;
2075*4882a593Smuzhiyun bool read_PEC = false;
2076*4882a593Smuzhiyun u8 bus_busy;
2077*4882a593Smuzhiyun unsigned long timeout_usec;
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun if (bus->state == I2C_DISABLE) {
2080*4882a593Smuzhiyun dev_err(bus->dev, "I2C%d module is disabled", bus->num);
2081*4882a593Smuzhiyun return -EINVAL;
2082*4882a593Smuzhiyun }
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun msg0 = &msgs[0];
2085*4882a593Smuzhiyun slave_addr = msg0->addr;
2086*4882a593Smuzhiyun if (msg0->flags & I2C_M_RD) { /* read */
2087*4882a593Smuzhiyun nwrite = 0;
2088*4882a593Smuzhiyun write_data = NULL;
2089*4882a593Smuzhiyun read_data = msg0->buf;
2090*4882a593Smuzhiyun if (msg0->flags & I2C_M_RECV_LEN) {
2091*4882a593Smuzhiyun nread = 1;
2092*4882a593Smuzhiyun read_block = true;
2093*4882a593Smuzhiyun if (msg0->flags & I2C_CLIENT_PEC)
2094*4882a593Smuzhiyun read_PEC = true;
2095*4882a593Smuzhiyun } else {
2096*4882a593Smuzhiyun nread = msg0->len;
2097*4882a593Smuzhiyun }
2098*4882a593Smuzhiyun } else { /* write */
2099*4882a593Smuzhiyun nwrite = msg0->len;
2100*4882a593Smuzhiyun write_data = msg0->buf;
2101*4882a593Smuzhiyun nread = 0;
2102*4882a593Smuzhiyun read_data = NULL;
2103*4882a593Smuzhiyun if (num == 2) {
2104*4882a593Smuzhiyun msg1 = &msgs[1];
2105*4882a593Smuzhiyun read_data = msg1->buf;
2106*4882a593Smuzhiyun if (msg1->flags & I2C_M_RECV_LEN) {
2107*4882a593Smuzhiyun nread = 1;
2108*4882a593Smuzhiyun read_block = true;
2109*4882a593Smuzhiyun if (msg1->flags & I2C_CLIENT_PEC)
2110*4882a593Smuzhiyun read_PEC = true;
2111*4882a593Smuzhiyun } else {
2112*4882a593Smuzhiyun nread = msg1->len;
2113*4882a593Smuzhiyun read_block = false;
2114*4882a593Smuzhiyun }
2115*4882a593Smuzhiyun }
2116*4882a593Smuzhiyun }
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun /*
2119*4882a593Smuzhiyun * Adaptive TimeOut: estimated time in usec + 100% margin:
2120*4882a593Smuzhiyun * 2: double the timeout for clock stretching case
2121*4882a593Smuzhiyun * 9: bits per transaction (including the ack/nack)
2122*4882a593Smuzhiyun */
2123*4882a593Smuzhiyun timeout_usec = (2 * 9 * USEC_PER_SEC / bus->bus_freq) * (2 + nread + nwrite);
2124*4882a593Smuzhiyun timeout = max_t(unsigned long, bus->adap.timeout, usecs_to_jiffies(timeout_usec));
2125*4882a593Smuzhiyun if (nwrite >= 32 * 1024 || nread >= 32 * 1024) {
2126*4882a593Smuzhiyun dev_err(bus->dev, "i2c%d buffer too big\n", bus->num);
2127*4882a593Smuzhiyun return -EINVAL;
2128*4882a593Smuzhiyun }
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun time_left = jiffies + timeout + 1;
2131*4882a593Smuzhiyun do {
2132*4882a593Smuzhiyun /*
2133*4882a593Smuzhiyun * we must clear slave address immediately when the bus is not
2134*4882a593Smuzhiyun * busy, so we spinlock it, but we don't keep the lock for the
2135*4882a593Smuzhiyun * entire while since it is too long.
2136*4882a593Smuzhiyun */
2137*4882a593Smuzhiyun spin_lock_irqsave(&bus->lock, flags);
2138*4882a593Smuzhiyun bus_busy = ioread8(bus->reg + NPCM_I2CCST) & NPCM_I2CCST_BB;
2139*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
2140*4882a593Smuzhiyun if (!bus_busy && bus->slave)
2141*4882a593Smuzhiyun iowrite8((bus->slave->addr & 0x7F),
2142*4882a593Smuzhiyun bus->reg + NPCM_I2CADDR1);
2143*4882a593Smuzhiyun #endif
2144*4882a593Smuzhiyun spin_unlock_irqrestore(&bus->lock, flags);
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun } while (time_is_after_jiffies(time_left) && bus_busy);
2147*4882a593Smuzhiyun
2148*4882a593Smuzhiyun if (bus_busy) {
2149*4882a593Smuzhiyun iowrite8(NPCM_I2CCST_BB, bus->reg + NPCM_I2CCST);
2150*4882a593Smuzhiyun npcm_i2c_reset(bus);
2151*4882a593Smuzhiyun i2c_recover_bus(adap);
2152*4882a593Smuzhiyun return -EAGAIN;
2153*4882a593Smuzhiyun }
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun npcm_i2c_init_params(bus);
2156*4882a593Smuzhiyun bus->dest_addr = slave_addr;
2157*4882a593Smuzhiyun bus->msgs = msgs;
2158*4882a593Smuzhiyun bus->msgs_num = num;
2159*4882a593Smuzhiyun bus->cmd_err = 0;
2160*4882a593Smuzhiyun bus->read_block_use = read_block;
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun reinit_completion(&bus->cmd_complete);
2163*4882a593Smuzhiyun
2164*4882a593Smuzhiyun npcm_i2c_int_enable(bus, true);
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun if (npcm_i2c_master_start_xmit(bus, slave_addr, nwrite, nread,
2167*4882a593Smuzhiyun write_data, read_data, read_PEC,
2168*4882a593Smuzhiyun read_block)) {
2169*4882a593Smuzhiyun time_left = wait_for_completion_timeout(&bus->cmd_complete,
2170*4882a593Smuzhiyun timeout);
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun if (time_left == 0) {
2173*4882a593Smuzhiyun if (bus->timeout_cnt < ULLONG_MAX)
2174*4882a593Smuzhiyun bus->timeout_cnt++;
2175*4882a593Smuzhiyun if (bus->master_or_slave == I2C_MASTER) {
2176*4882a593Smuzhiyun i2c_recover_bus(adap);
2177*4882a593Smuzhiyun bus->cmd_err = -EIO;
2178*4882a593Smuzhiyun bus->state = I2C_IDLE;
2179*4882a593Smuzhiyun }
2180*4882a593Smuzhiyun }
2181*4882a593Smuzhiyun }
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun /* if there was BER, check if need to recover the bus: */
2184*4882a593Smuzhiyun if (bus->cmd_err == -EAGAIN)
2185*4882a593Smuzhiyun bus->cmd_err = i2c_recover_bus(adap);
2186*4882a593Smuzhiyun
2187*4882a593Smuzhiyun /*
2188*4882a593Smuzhiyun * After any type of error, check if LAST bit is still set,
2189*4882a593Smuzhiyun * due to a HW issue.
2190*4882a593Smuzhiyun * It cannot be cleared without resetting the module.
2191*4882a593Smuzhiyun */
2192*4882a593Smuzhiyun else if (bus->cmd_err &&
2193*4882a593Smuzhiyun (NPCM_I2CRXF_CTL_LAST_PEC & ioread8(bus->reg + NPCM_I2CRXF_CTL)))
2194*4882a593Smuzhiyun npcm_i2c_reset(bus);
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun /* after any xfer, successful or not, stall and EOB must be disabled */
2197*4882a593Smuzhiyun npcm_i2c_stall_after_start(bus, false);
2198*4882a593Smuzhiyun npcm_i2c_eob_int(bus, false);
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
2201*4882a593Smuzhiyun /* reenable slave if it was enabled */
2202*4882a593Smuzhiyun if (bus->slave)
2203*4882a593Smuzhiyun iowrite8((bus->slave->addr & 0x7F) | NPCM_I2CADDR_SAEN,
2204*4882a593Smuzhiyun bus->reg + NPCM_I2CADDR1);
2205*4882a593Smuzhiyun #else
2206*4882a593Smuzhiyun npcm_i2c_int_enable(bus, false);
2207*4882a593Smuzhiyun #endif
2208*4882a593Smuzhiyun return bus->cmd_err;
2209*4882a593Smuzhiyun }
2210*4882a593Smuzhiyun
npcm_i2c_functionality(struct i2c_adapter * adap)2211*4882a593Smuzhiyun static u32 npcm_i2c_functionality(struct i2c_adapter *adap)
2212*4882a593Smuzhiyun {
2213*4882a593Smuzhiyun return I2C_FUNC_I2C |
2214*4882a593Smuzhiyun I2C_FUNC_SMBUS_EMUL |
2215*4882a593Smuzhiyun I2C_FUNC_SMBUS_BLOCK_DATA |
2216*4882a593Smuzhiyun I2C_FUNC_SMBUS_PEC |
2217*4882a593Smuzhiyun I2C_FUNC_SLAVE;
2218*4882a593Smuzhiyun }
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun static const struct i2c_adapter_quirks npcm_i2c_quirks = {
2221*4882a593Smuzhiyun .max_read_len = 32768,
2222*4882a593Smuzhiyun .max_write_len = 32768,
2223*4882a593Smuzhiyun .flags = I2C_AQ_COMB_WRITE_THEN_READ,
2224*4882a593Smuzhiyun };
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun static const struct i2c_algorithm npcm_i2c_algo = {
2227*4882a593Smuzhiyun .master_xfer = npcm_i2c_master_xfer,
2228*4882a593Smuzhiyun .functionality = npcm_i2c_functionality,
2229*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
2230*4882a593Smuzhiyun .reg_slave = npcm_i2c_reg_slave,
2231*4882a593Smuzhiyun .unreg_slave = npcm_i2c_unreg_slave,
2232*4882a593Smuzhiyun #endif
2233*4882a593Smuzhiyun };
2234*4882a593Smuzhiyun
2235*4882a593Smuzhiyun /* i2c debugfs directory: used to keep health monitor of i2c devices */
2236*4882a593Smuzhiyun static struct dentry *npcm_i2c_debugfs_dir;
2237*4882a593Smuzhiyun
npcm_i2c_init_debugfs(struct platform_device * pdev,struct npcm_i2c * bus)2238*4882a593Smuzhiyun static void npcm_i2c_init_debugfs(struct platform_device *pdev,
2239*4882a593Smuzhiyun struct npcm_i2c *bus)
2240*4882a593Smuzhiyun {
2241*4882a593Smuzhiyun struct dentry *d;
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun if (!npcm_i2c_debugfs_dir)
2244*4882a593Smuzhiyun return;
2245*4882a593Smuzhiyun d = debugfs_create_dir(dev_name(&pdev->dev), npcm_i2c_debugfs_dir);
2246*4882a593Smuzhiyun if (IS_ERR_OR_NULL(d))
2247*4882a593Smuzhiyun return;
2248*4882a593Smuzhiyun debugfs_create_u64("ber_cnt", 0444, d, &bus->ber_cnt);
2249*4882a593Smuzhiyun debugfs_create_u64("nack_cnt", 0444, d, &bus->nack_cnt);
2250*4882a593Smuzhiyun debugfs_create_u64("rec_succ_cnt", 0444, d, &bus->rec_succ_cnt);
2251*4882a593Smuzhiyun debugfs_create_u64("rec_fail_cnt", 0444, d, &bus->rec_fail_cnt);
2252*4882a593Smuzhiyun debugfs_create_u64("timeout_cnt", 0444, d, &bus->timeout_cnt);
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun bus->debugfs = d;
2255*4882a593Smuzhiyun }
2256*4882a593Smuzhiyun
npcm_i2c_probe_bus(struct platform_device * pdev)2257*4882a593Smuzhiyun static int npcm_i2c_probe_bus(struct platform_device *pdev)
2258*4882a593Smuzhiyun {
2259*4882a593Smuzhiyun struct npcm_i2c *bus;
2260*4882a593Smuzhiyun struct i2c_adapter *adap;
2261*4882a593Smuzhiyun struct clk *i2c_clk;
2262*4882a593Smuzhiyun static struct regmap *gcr_regmap;
2263*4882a593Smuzhiyun static struct regmap *clk_regmap;
2264*4882a593Smuzhiyun int irq;
2265*4882a593Smuzhiyun int ret;
2266*4882a593Smuzhiyun
2267*4882a593Smuzhiyun bus = devm_kzalloc(&pdev->dev, sizeof(*bus), GFP_KERNEL);
2268*4882a593Smuzhiyun if (!bus)
2269*4882a593Smuzhiyun return -ENOMEM;
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun bus->dev = &pdev->dev;
2272*4882a593Smuzhiyun
2273*4882a593Smuzhiyun bus->num = of_alias_get_id(pdev->dev.of_node, "i2c");
2274*4882a593Smuzhiyun /* core clk must be acquired to calculate module timing settings */
2275*4882a593Smuzhiyun i2c_clk = devm_clk_get(&pdev->dev, NULL);
2276*4882a593Smuzhiyun if (IS_ERR(i2c_clk))
2277*4882a593Smuzhiyun return PTR_ERR(i2c_clk);
2278*4882a593Smuzhiyun bus->apb_clk = clk_get_rate(i2c_clk);
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun gcr_regmap = syscon_regmap_lookup_by_compatible("nuvoton,npcm750-gcr");
2281*4882a593Smuzhiyun if (IS_ERR(gcr_regmap))
2282*4882a593Smuzhiyun return PTR_ERR(gcr_regmap);
2283*4882a593Smuzhiyun regmap_write(gcr_regmap, NPCM_I2CSEGCTL, NPCM_I2CSEGCTL_INIT_VAL);
2284*4882a593Smuzhiyun
2285*4882a593Smuzhiyun clk_regmap = syscon_regmap_lookup_by_compatible("nuvoton,npcm750-clk");
2286*4882a593Smuzhiyun if (IS_ERR(clk_regmap))
2287*4882a593Smuzhiyun return PTR_ERR(clk_regmap);
2288*4882a593Smuzhiyun
2289*4882a593Smuzhiyun bus->reg = devm_platform_ioremap_resource(pdev, 0);
2290*4882a593Smuzhiyun if (IS_ERR(bus->reg))
2291*4882a593Smuzhiyun return PTR_ERR(bus->reg);
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun spin_lock_init(&bus->lock);
2294*4882a593Smuzhiyun init_completion(&bus->cmd_complete);
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun adap = &bus->adap;
2297*4882a593Smuzhiyun adap->owner = THIS_MODULE;
2298*4882a593Smuzhiyun adap->retries = 3;
2299*4882a593Smuzhiyun adap->timeout = msecs_to_jiffies(35);
2300*4882a593Smuzhiyun adap->algo = &npcm_i2c_algo;
2301*4882a593Smuzhiyun adap->quirks = &npcm_i2c_quirks;
2302*4882a593Smuzhiyun adap->algo_data = bus;
2303*4882a593Smuzhiyun adap->dev.parent = &pdev->dev;
2304*4882a593Smuzhiyun adap->dev.of_node = pdev->dev.of_node;
2305*4882a593Smuzhiyun adap->nr = pdev->id;
2306*4882a593Smuzhiyun
2307*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
2308*4882a593Smuzhiyun if (irq < 0)
2309*4882a593Smuzhiyun return irq;
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun ret = devm_request_irq(bus->dev, irq, npcm_i2c_bus_irq, 0,
2312*4882a593Smuzhiyun dev_name(bus->dev), bus);
2313*4882a593Smuzhiyun if (ret)
2314*4882a593Smuzhiyun return ret;
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun ret = __npcm_i2c_init(bus, pdev);
2317*4882a593Smuzhiyun if (ret)
2318*4882a593Smuzhiyun return ret;
2319*4882a593Smuzhiyun
2320*4882a593Smuzhiyun npcm_i2c_recovery_init(adap);
2321*4882a593Smuzhiyun
2322*4882a593Smuzhiyun i2c_set_adapdata(adap, bus);
2323*4882a593Smuzhiyun
2324*4882a593Smuzhiyun snprintf(bus->adap.name, sizeof(bus->adap.name), "npcm_i2c_%d",
2325*4882a593Smuzhiyun bus->num);
2326*4882a593Smuzhiyun ret = i2c_add_numbered_adapter(&bus->adap);
2327*4882a593Smuzhiyun if (ret)
2328*4882a593Smuzhiyun return ret;
2329*4882a593Smuzhiyun
2330*4882a593Smuzhiyun platform_set_drvdata(pdev, bus);
2331*4882a593Smuzhiyun npcm_i2c_init_debugfs(pdev, bus);
2332*4882a593Smuzhiyun return 0;
2333*4882a593Smuzhiyun }
2334*4882a593Smuzhiyun
npcm_i2c_remove_bus(struct platform_device * pdev)2335*4882a593Smuzhiyun static int npcm_i2c_remove_bus(struct platform_device *pdev)
2336*4882a593Smuzhiyun {
2337*4882a593Smuzhiyun unsigned long lock_flags;
2338*4882a593Smuzhiyun struct npcm_i2c *bus = platform_get_drvdata(pdev);
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun debugfs_remove_recursive(bus->debugfs);
2341*4882a593Smuzhiyun spin_lock_irqsave(&bus->lock, lock_flags);
2342*4882a593Smuzhiyun npcm_i2c_disable(bus);
2343*4882a593Smuzhiyun spin_unlock_irqrestore(&bus->lock, lock_flags);
2344*4882a593Smuzhiyun i2c_del_adapter(&bus->adap);
2345*4882a593Smuzhiyun return 0;
2346*4882a593Smuzhiyun }
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun static const struct of_device_id npcm_i2c_bus_of_table[] = {
2349*4882a593Smuzhiyun { .compatible = "nuvoton,npcm750-i2c", },
2350*4882a593Smuzhiyun {}
2351*4882a593Smuzhiyun };
2352*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, npcm_i2c_bus_of_table);
2353*4882a593Smuzhiyun
2354*4882a593Smuzhiyun static struct platform_driver npcm_i2c_bus_driver = {
2355*4882a593Smuzhiyun .probe = npcm_i2c_probe_bus,
2356*4882a593Smuzhiyun .remove = npcm_i2c_remove_bus,
2357*4882a593Smuzhiyun .driver = {
2358*4882a593Smuzhiyun .name = "nuvoton-i2c",
2359*4882a593Smuzhiyun .of_match_table = npcm_i2c_bus_of_table,
2360*4882a593Smuzhiyun }
2361*4882a593Smuzhiyun };
2362*4882a593Smuzhiyun
npcm_i2c_init(void)2363*4882a593Smuzhiyun static int __init npcm_i2c_init(void)
2364*4882a593Smuzhiyun {
2365*4882a593Smuzhiyun int ret;
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun npcm_i2c_debugfs_dir = debugfs_create_dir("npcm_i2c", NULL);
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun ret = platform_driver_register(&npcm_i2c_bus_driver);
2370*4882a593Smuzhiyun if (ret) {
2371*4882a593Smuzhiyun debugfs_remove_recursive(npcm_i2c_debugfs_dir);
2372*4882a593Smuzhiyun return ret;
2373*4882a593Smuzhiyun }
2374*4882a593Smuzhiyun
2375*4882a593Smuzhiyun return 0;
2376*4882a593Smuzhiyun }
2377*4882a593Smuzhiyun module_init(npcm_i2c_init);
2378*4882a593Smuzhiyun
npcm_i2c_exit(void)2379*4882a593Smuzhiyun static void __exit npcm_i2c_exit(void)
2380*4882a593Smuzhiyun {
2381*4882a593Smuzhiyun platform_driver_unregister(&npcm_i2c_bus_driver);
2382*4882a593Smuzhiyun debugfs_remove_recursive(npcm_i2c_debugfs_dir);
2383*4882a593Smuzhiyun }
2384*4882a593Smuzhiyun module_exit(npcm_i2c_exit);
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun MODULE_AUTHOR("Avi Fishman <avi.fishman@gmail.com>");
2387*4882a593Smuzhiyun MODULE_AUTHOR("Tali Perry <tali.perry@nuvoton.com>");
2388*4882a593Smuzhiyun MODULE_AUTHOR("Tyrone Ting <kfting@nuvoton.com>");
2389*4882a593Smuzhiyun MODULE_DESCRIPTION("Nuvoton I2C Bus Driver");
2390*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2391