1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Driver for the i2c controller on the Marvell line of host bridges
3*4882a593Smuzhiyun * (e.g, gt642[46]0, mv643[46]0, mv644[46]0, and Orion SoC family).
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Mark A. Greer <mgreer@mvista.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * 2005 (c) MontaVista, Software, Inc. This file is licensed under
8*4882a593Smuzhiyun * the terms of the GNU General Public License version 2. This program
9*4882a593Smuzhiyun * is licensed "as is" without any warranty of any kind, whether express
10*4882a593Smuzhiyun * or implied.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/spinlock.h>
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/mv643xx_i2c.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/reset.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun #include <linux/of.h>
23*4882a593Smuzhiyun #include <linux/of_device.h>
24*4882a593Smuzhiyun #include <linux/of_irq.h>
25*4882a593Smuzhiyun #include <linux/clk.h>
26*4882a593Smuzhiyun #include <linux/err.h>
27*4882a593Smuzhiyun #include <linux/delay.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define MV64XXX_I2C_ADDR_ADDR(val) ((val & 0x7f) << 1)
30*4882a593Smuzhiyun #define MV64XXX_I2C_BAUD_DIV_N(val) (val & 0x7)
31*4882a593Smuzhiyun #define MV64XXX_I2C_BAUD_DIV_M(val) ((val & 0xf) << 3)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define MV64XXX_I2C_REG_CONTROL_ACK BIT(2)
34*4882a593Smuzhiyun #define MV64XXX_I2C_REG_CONTROL_IFLG BIT(3)
35*4882a593Smuzhiyun #define MV64XXX_I2C_REG_CONTROL_STOP BIT(4)
36*4882a593Smuzhiyun #define MV64XXX_I2C_REG_CONTROL_START BIT(5)
37*4882a593Smuzhiyun #define MV64XXX_I2C_REG_CONTROL_TWSIEN BIT(6)
38*4882a593Smuzhiyun #define MV64XXX_I2C_REG_CONTROL_INTEN BIT(7)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* Ctlr status values */
41*4882a593Smuzhiyun #define MV64XXX_I2C_STATUS_BUS_ERR 0x00
42*4882a593Smuzhiyun #define MV64XXX_I2C_STATUS_MAST_START 0x08
43*4882a593Smuzhiyun #define MV64XXX_I2C_STATUS_MAST_REPEAT_START 0x10
44*4882a593Smuzhiyun #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK 0x18
45*4882a593Smuzhiyun #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK 0x20
46*4882a593Smuzhiyun #define MV64XXX_I2C_STATUS_MAST_WR_ACK 0x28
47*4882a593Smuzhiyun #define MV64XXX_I2C_STATUS_MAST_WR_NO_ACK 0x30
48*4882a593Smuzhiyun #define MV64XXX_I2C_STATUS_MAST_LOST_ARB 0x38
49*4882a593Smuzhiyun #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK 0x40
50*4882a593Smuzhiyun #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK 0x48
51*4882a593Smuzhiyun #define MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK 0x50
52*4882a593Smuzhiyun #define MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK 0x58
53*4882a593Smuzhiyun #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK 0xd0
54*4882a593Smuzhiyun #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_NO_ACK 0xd8
55*4882a593Smuzhiyun #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK 0xe0
56*4882a593Smuzhiyun #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_NO_ACK 0xe8
57*4882a593Smuzhiyun #define MV64XXX_I2C_STATUS_NO_STATUS 0xf8
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* Register defines (I2C bridge) */
60*4882a593Smuzhiyun #define MV64XXX_I2C_REG_TX_DATA_LO 0xc0
61*4882a593Smuzhiyun #define MV64XXX_I2C_REG_TX_DATA_HI 0xc4
62*4882a593Smuzhiyun #define MV64XXX_I2C_REG_RX_DATA_LO 0xc8
63*4882a593Smuzhiyun #define MV64XXX_I2C_REG_RX_DATA_HI 0xcc
64*4882a593Smuzhiyun #define MV64XXX_I2C_REG_BRIDGE_CONTROL 0xd0
65*4882a593Smuzhiyun #define MV64XXX_I2C_REG_BRIDGE_STATUS 0xd4
66*4882a593Smuzhiyun #define MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE 0xd8
67*4882a593Smuzhiyun #define MV64XXX_I2C_REG_BRIDGE_INTR_MASK 0xdC
68*4882a593Smuzhiyun #define MV64XXX_I2C_REG_BRIDGE_TIMING 0xe0
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* Bridge Control values */
71*4882a593Smuzhiyun #define MV64XXX_I2C_BRIDGE_CONTROL_WR BIT(0)
72*4882a593Smuzhiyun #define MV64XXX_I2C_BRIDGE_CONTROL_RD BIT(1)
73*4882a593Smuzhiyun #define MV64XXX_I2C_BRIDGE_CONTROL_ADDR_SHIFT 2
74*4882a593Smuzhiyun #define MV64XXX_I2C_BRIDGE_CONTROL_ADDR_EXT BIT(12)
75*4882a593Smuzhiyun #define MV64XXX_I2C_BRIDGE_CONTROL_TX_SIZE_SHIFT 13
76*4882a593Smuzhiyun #define MV64XXX_I2C_BRIDGE_CONTROL_RX_SIZE_SHIFT 16
77*4882a593Smuzhiyun #define MV64XXX_I2C_BRIDGE_CONTROL_ENABLE BIT(19)
78*4882a593Smuzhiyun #define MV64XXX_I2C_BRIDGE_CONTROL_REPEATED_START BIT(20)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Bridge Status values */
81*4882a593Smuzhiyun #define MV64XXX_I2C_BRIDGE_STATUS_ERROR BIT(0)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Driver states */
84*4882a593Smuzhiyun enum {
85*4882a593Smuzhiyun MV64XXX_I2C_STATE_INVALID,
86*4882a593Smuzhiyun MV64XXX_I2C_STATE_IDLE,
87*4882a593Smuzhiyun MV64XXX_I2C_STATE_WAITING_FOR_START_COND,
88*4882a593Smuzhiyun MV64XXX_I2C_STATE_WAITING_FOR_RESTART,
89*4882a593Smuzhiyun MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK,
90*4882a593Smuzhiyun MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK,
91*4882a593Smuzhiyun MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK,
92*4882a593Smuzhiyun MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA,
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Driver actions */
96*4882a593Smuzhiyun enum {
97*4882a593Smuzhiyun MV64XXX_I2C_ACTION_INVALID,
98*4882a593Smuzhiyun MV64XXX_I2C_ACTION_CONTINUE,
99*4882a593Smuzhiyun MV64XXX_I2C_ACTION_SEND_RESTART,
100*4882a593Smuzhiyun MV64XXX_I2C_ACTION_SEND_ADDR_1,
101*4882a593Smuzhiyun MV64XXX_I2C_ACTION_SEND_ADDR_2,
102*4882a593Smuzhiyun MV64XXX_I2C_ACTION_SEND_DATA,
103*4882a593Smuzhiyun MV64XXX_I2C_ACTION_RCV_DATA,
104*4882a593Smuzhiyun MV64XXX_I2C_ACTION_RCV_DATA_STOP,
105*4882a593Smuzhiyun MV64XXX_I2C_ACTION_SEND_STOP,
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun struct mv64xxx_i2c_regs {
109*4882a593Smuzhiyun u8 addr;
110*4882a593Smuzhiyun u8 ext_addr;
111*4882a593Smuzhiyun u8 data;
112*4882a593Smuzhiyun u8 control;
113*4882a593Smuzhiyun u8 status;
114*4882a593Smuzhiyun u8 clock;
115*4882a593Smuzhiyun u8 soft_reset;
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun struct mv64xxx_i2c_data {
119*4882a593Smuzhiyun struct i2c_msg *msgs;
120*4882a593Smuzhiyun int num_msgs;
121*4882a593Smuzhiyun int irq;
122*4882a593Smuzhiyun u32 state;
123*4882a593Smuzhiyun u32 action;
124*4882a593Smuzhiyun u32 aborting;
125*4882a593Smuzhiyun u32 cntl_bits;
126*4882a593Smuzhiyun void __iomem *reg_base;
127*4882a593Smuzhiyun struct mv64xxx_i2c_regs reg_offsets;
128*4882a593Smuzhiyun u32 addr1;
129*4882a593Smuzhiyun u32 addr2;
130*4882a593Smuzhiyun u32 bytes_left;
131*4882a593Smuzhiyun u32 byte_posn;
132*4882a593Smuzhiyun u32 send_stop;
133*4882a593Smuzhiyun u32 block;
134*4882a593Smuzhiyun int rc;
135*4882a593Smuzhiyun u32 freq_m;
136*4882a593Smuzhiyun u32 freq_n;
137*4882a593Smuzhiyun struct clk *clk;
138*4882a593Smuzhiyun struct clk *reg_clk;
139*4882a593Smuzhiyun wait_queue_head_t waitq;
140*4882a593Smuzhiyun spinlock_t lock;
141*4882a593Smuzhiyun struct i2c_msg *msg;
142*4882a593Smuzhiyun struct i2c_adapter adapter;
143*4882a593Smuzhiyun bool offload_enabled;
144*4882a593Smuzhiyun /* 5us delay in order to avoid repeated start timing violation */
145*4882a593Smuzhiyun bool errata_delay;
146*4882a593Smuzhiyun struct reset_control *rstc;
147*4882a593Smuzhiyun bool irq_clear_inverted;
148*4882a593Smuzhiyun /* Clk div is 2 to the power n, not 2 to the power n + 1 */
149*4882a593Smuzhiyun bool clk_n_base_0;
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static struct mv64xxx_i2c_regs mv64xxx_i2c_regs_mv64xxx = {
153*4882a593Smuzhiyun .addr = 0x00,
154*4882a593Smuzhiyun .ext_addr = 0x10,
155*4882a593Smuzhiyun .data = 0x04,
156*4882a593Smuzhiyun .control = 0x08,
157*4882a593Smuzhiyun .status = 0x0c,
158*4882a593Smuzhiyun .clock = 0x0c,
159*4882a593Smuzhiyun .soft_reset = 0x1c,
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun static struct mv64xxx_i2c_regs mv64xxx_i2c_regs_sun4i = {
163*4882a593Smuzhiyun .addr = 0x00,
164*4882a593Smuzhiyun .ext_addr = 0x04,
165*4882a593Smuzhiyun .data = 0x08,
166*4882a593Smuzhiyun .control = 0x0c,
167*4882a593Smuzhiyun .status = 0x10,
168*4882a593Smuzhiyun .clock = 0x14,
169*4882a593Smuzhiyun .soft_reset = 0x18,
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun static void
mv64xxx_i2c_prepare_for_io(struct mv64xxx_i2c_data * drv_data,struct i2c_msg * msg)173*4882a593Smuzhiyun mv64xxx_i2c_prepare_for_io(struct mv64xxx_i2c_data *drv_data,
174*4882a593Smuzhiyun struct i2c_msg *msg)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun u32 dir = 0;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun drv_data->cntl_bits = MV64XXX_I2C_REG_CONTROL_ACK |
179*4882a593Smuzhiyun MV64XXX_I2C_REG_CONTROL_INTEN | MV64XXX_I2C_REG_CONTROL_TWSIEN;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (msg->flags & I2C_M_RD)
182*4882a593Smuzhiyun dir = 1;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if (msg->flags & I2C_M_TEN) {
185*4882a593Smuzhiyun drv_data->addr1 = 0xf0 | (((u32)msg->addr & 0x300) >> 7) | dir;
186*4882a593Smuzhiyun drv_data->addr2 = (u32)msg->addr & 0xff;
187*4882a593Smuzhiyun } else {
188*4882a593Smuzhiyun drv_data->addr1 = MV64XXX_I2C_ADDR_ADDR((u32)msg->addr) | dir;
189*4882a593Smuzhiyun drv_data->addr2 = 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /*
194*4882a593Smuzhiyun *****************************************************************************
195*4882a593Smuzhiyun *
196*4882a593Smuzhiyun * Finite State Machine & Interrupt Routines
197*4882a593Smuzhiyun *
198*4882a593Smuzhiyun *****************************************************************************
199*4882a593Smuzhiyun */
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* Reset hardware and initialize FSM */
202*4882a593Smuzhiyun static void
mv64xxx_i2c_hw_init(struct mv64xxx_i2c_data * drv_data)203*4882a593Smuzhiyun mv64xxx_i2c_hw_init(struct mv64xxx_i2c_data *drv_data)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun if (drv_data->offload_enabled) {
206*4882a593Smuzhiyun writel(0, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_CONTROL);
207*4882a593Smuzhiyun writel(0, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_TIMING);
208*4882a593Smuzhiyun writel(0, drv_data->reg_base +
209*4882a593Smuzhiyun MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE);
210*4882a593Smuzhiyun writel(0, drv_data->reg_base +
211*4882a593Smuzhiyun MV64XXX_I2C_REG_BRIDGE_INTR_MASK);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun writel(0, drv_data->reg_base + drv_data->reg_offsets.soft_reset);
215*4882a593Smuzhiyun writel(MV64XXX_I2C_BAUD_DIV_M(drv_data->freq_m) | MV64XXX_I2C_BAUD_DIV_N(drv_data->freq_n),
216*4882a593Smuzhiyun drv_data->reg_base + drv_data->reg_offsets.clock);
217*4882a593Smuzhiyun writel(0, drv_data->reg_base + drv_data->reg_offsets.addr);
218*4882a593Smuzhiyun writel(0, drv_data->reg_base + drv_data->reg_offsets.ext_addr);
219*4882a593Smuzhiyun writel(MV64XXX_I2C_REG_CONTROL_TWSIEN | MV64XXX_I2C_REG_CONTROL_STOP,
220*4882a593Smuzhiyun drv_data->reg_base + drv_data->reg_offsets.control);
221*4882a593Smuzhiyun drv_data->state = MV64XXX_I2C_STATE_IDLE;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun static void
mv64xxx_i2c_fsm(struct mv64xxx_i2c_data * drv_data,u32 status)225*4882a593Smuzhiyun mv64xxx_i2c_fsm(struct mv64xxx_i2c_data *drv_data, u32 status)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun * If state is idle, then this is likely the remnants of an old
229*4882a593Smuzhiyun * operation that driver has given up on or the user has killed.
230*4882a593Smuzhiyun * If so, issue the stop condition and go to idle.
231*4882a593Smuzhiyun */
232*4882a593Smuzhiyun if (drv_data->state == MV64XXX_I2C_STATE_IDLE) {
233*4882a593Smuzhiyun drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
234*4882a593Smuzhiyun return;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* The status from the ctlr [mostly] tells us what to do next */
238*4882a593Smuzhiyun switch (status) {
239*4882a593Smuzhiyun /* Start condition interrupt */
240*4882a593Smuzhiyun case MV64XXX_I2C_STATUS_MAST_START: /* 0x08 */
241*4882a593Smuzhiyun case MV64XXX_I2C_STATUS_MAST_REPEAT_START: /* 0x10 */
242*4882a593Smuzhiyun drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_1;
243*4882a593Smuzhiyun drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK;
244*4882a593Smuzhiyun break;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* Performing a write */
247*4882a593Smuzhiyun case MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK: /* 0x18 */
248*4882a593Smuzhiyun if (drv_data->msg->flags & I2C_M_TEN) {
249*4882a593Smuzhiyun drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
250*4882a593Smuzhiyun drv_data->state =
251*4882a593Smuzhiyun MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
252*4882a593Smuzhiyun break;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun fallthrough;
255*4882a593Smuzhiyun case MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK: /* 0xd0 */
256*4882a593Smuzhiyun case MV64XXX_I2C_STATUS_MAST_WR_ACK: /* 0x28 */
257*4882a593Smuzhiyun if ((drv_data->bytes_left == 0)
258*4882a593Smuzhiyun || (drv_data->aborting
259*4882a593Smuzhiyun && (drv_data->byte_posn != 0))) {
260*4882a593Smuzhiyun if (drv_data->send_stop || drv_data->aborting) {
261*4882a593Smuzhiyun drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
262*4882a593Smuzhiyun drv_data->state = MV64XXX_I2C_STATE_IDLE;
263*4882a593Smuzhiyun } else {
264*4882a593Smuzhiyun drv_data->action =
265*4882a593Smuzhiyun MV64XXX_I2C_ACTION_SEND_RESTART;
266*4882a593Smuzhiyun drv_data->state =
267*4882a593Smuzhiyun MV64XXX_I2C_STATE_WAITING_FOR_RESTART;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun } else {
270*4882a593Smuzhiyun drv_data->action = MV64XXX_I2C_ACTION_SEND_DATA;
271*4882a593Smuzhiyun drv_data->state =
272*4882a593Smuzhiyun MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK;
273*4882a593Smuzhiyun drv_data->bytes_left--;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun break;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* Performing a read */
278*4882a593Smuzhiyun case MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK: /* 40 */
279*4882a593Smuzhiyun if (drv_data->msg->flags & I2C_M_TEN) {
280*4882a593Smuzhiyun drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
281*4882a593Smuzhiyun drv_data->state =
282*4882a593Smuzhiyun MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
283*4882a593Smuzhiyun break;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun fallthrough;
286*4882a593Smuzhiyun case MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK: /* 0xe0 */
287*4882a593Smuzhiyun if (drv_data->bytes_left == 0) {
288*4882a593Smuzhiyun drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
289*4882a593Smuzhiyun drv_data->state = MV64XXX_I2C_STATE_IDLE;
290*4882a593Smuzhiyun break;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun fallthrough;
293*4882a593Smuzhiyun case MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK: /* 0x50 */
294*4882a593Smuzhiyun if (status != MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK)
295*4882a593Smuzhiyun drv_data->action = MV64XXX_I2C_ACTION_CONTINUE;
296*4882a593Smuzhiyun else {
297*4882a593Smuzhiyun drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA;
298*4882a593Smuzhiyun drv_data->bytes_left--;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun if ((drv_data->bytes_left == 1) || drv_data->aborting)
303*4882a593Smuzhiyun drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_ACK;
304*4882a593Smuzhiyun break;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun case MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK: /* 0x58 */
307*4882a593Smuzhiyun drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA_STOP;
308*4882a593Smuzhiyun drv_data->state = MV64XXX_I2C_STATE_IDLE;
309*4882a593Smuzhiyun break;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun case MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK: /* 0x20 */
312*4882a593Smuzhiyun case MV64XXX_I2C_STATUS_MAST_WR_NO_ACK: /* 30 */
313*4882a593Smuzhiyun case MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK: /* 48 */
314*4882a593Smuzhiyun /* Doesn't seem to be a device at other end */
315*4882a593Smuzhiyun drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
316*4882a593Smuzhiyun drv_data->state = MV64XXX_I2C_STATE_IDLE;
317*4882a593Smuzhiyun drv_data->rc = -ENXIO;
318*4882a593Smuzhiyun break;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun default:
321*4882a593Smuzhiyun dev_err(&drv_data->adapter.dev,
322*4882a593Smuzhiyun "mv64xxx_i2c_fsm: Ctlr Error -- state: 0x%x, "
323*4882a593Smuzhiyun "status: 0x%x, addr: 0x%x, flags: 0x%x\n",
324*4882a593Smuzhiyun drv_data->state, status, drv_data->msg->addr,
325*4882a593Smuzhiyun drv_data->msg->flags);
326*4882a593Smuzhiyun drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
327*4882a593Smuzhiyun mv64xxx_i2c_hw_init(drv_data);
328*4882a593Smuzhiyun drv_data->rc = -EIO;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
mv64xxx_i2c_send_start(struct mv64xxx_i2c_data * drv_data)332*4882a593Smuzhiyun static void mv64xxx_i2c_send_start(struct mv64xxx_i2c_data *drv_data)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun drv_data->msg = drv_data->msgs;
335*4882a593Smuzhiyun drv_data->byte_posn = 0;
336*4882a593Smuzhiyun drv_data->bytes_left = drv_data->msg->len;
337*4882a593Smuzhiyun drv_data->aborting = 0;
338*4882a593Smuzhiyun drv_data->rc = 0;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun mv64xxx_i2c_prepare_for_io(drv_data, drv_data->msgs);
341*4882a593Smuzhiyun writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_START,
342*4882a593Smuzhiyun drv_data->reg_base + drv_data->reg_offsets.control);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun static void
mv64xxx_i2c_do_action(struct mv64xxx_i2c_data * drv_data)346*4882a593Smuzhiyun mv64xxx_i2c_do_action(struct mv64xxx_i2c_data *drv_data)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun switch(drv_data->action) {
349*4882a593Smuzhiyun case MV64XXX_I2C_ACTION_SEND_RESTART:
350*4882a593Smuzhiyun /* We should only get here if we have further messages */
351*4882a593Smuzhiyun BUG_ON(drv_data->num_msgs == 0);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun drv_data->msgs++;
354*4882a593Smuzhiyun drv_data->num_msgs--;
355*4882a593Smuzhiyun mv64xxx_i2c_send_start(drv_data);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun if (drv_data->errata_delay)
358*4882a593Smuzhiyun udelay(5);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /*
361*4882a593Smuzhiyun * We're never at the start of the message here, and by this
362*4882a593Smuzhiyun * time it's already too late to do any protocol mangling.
363*4882a593Smuzhiyun * Thankfully, do not advertise support for that feature.
364*4882a593Smuzhiyun */
365*4882a593Smuzhiyun drv_data->send_stop = drv_data->num_msgs == 1;
366*4882a593Smuzhiyun break;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun case MV64XXX_I2C_ACTION_CONTINUE:
369*4882a593Smuzhiyun writel(drv_data->cntl_bits,
370*4882a593Smuzhiyun drv_data->reg_base + drv_data->reg_offsets.control);
371*4882a593Smuzhiyun break;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun case MV64XXX_I2C_ACTION_SEND_ADDR_1:
374*4882a593Smuzhiyun writel(drv_data->addr1,
375*4882a593Smuzhiyun drv_data->reg_base + drv_data->reg_offsets.data);
376*4882a593Smuzhiyun writel(drv_data->cntl_bits,
377*4882a593Smuzhiyun drv_data->reg_base + drv_data->reg_offsets.control);
378*4882a593Smuzhiyun break;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun case MV64XXX_I2C_ACTION_SEND_ADDR_2:
381*4882a593Smuzhiyun writel(drv_data->addr2,
382*4882a593Smuzhiyun drv_data->reg_base + drv_data->reg_offsets.data);
383*4882a593Smuzhiyun writel(drv_data->cntl_bits,
384*4882a593Smuzhiyun drv_data->reg_base + drv_data->reg_offsets.control);
385*4882a593Smuzhiyun break;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun case MV64XXX_I2C_ACTION_SEND_DATA:
388*4882a593Smuzhiyun writel(drv_data->msg->buf[drv_data->byte_posn++],
389*4882a593Smuzhiyun drv_data->reg_base + drv_data->reg_offsets.data);
390*4882a593Smuzhiyun writel(drv_data->cntl_bits,
391*4882a593Smuzhiyun drv_data->reg_base + drv_data->reg_offsets.control);
392*4882a593Smuzhiyun break;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun case MV64XXX_I2C_ACTION_RCV_DATA:
395*4882a593Smuzhiyun drv_data->msg->buf[drv_data->byte_posn++] =
396*4882a593Smuzhiyun readl(drv_data->reg_base + drv_data->reg_offsets.data);
397*4882a593Smuzhiyun writel(drv_data->cntl_bits,
398*4882a593Smuzhiyun drv_data->reg_base + drv_data->reg_offsets.control);
399*4882a593Smuzhiyun break;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun case MV64XXX_I2C_ACTION_RCV_DATA_STOP:
402*4882a593Smuzhiyun drv_data->msg->buf[drv_data->byte_posn++] =
403*4882a593Smuzhiyun readl(drv_data->reg_base + drv_data->reg_offsets.data);
404*4882a593Smuzhiyun drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
405*4882a593Smuzhiyun writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
406*4882a593Smuzhiyun drv_data->reg_base + drv_data->reg_offsets.control);
407*4882a593Smuzhiyun drv_data->block = 0;
408*4882a593Smuzhiyun if (drv_data->errata_delay)
409*4882a593Smuzhiyun udelay(5);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun wake_up(&drv_data->waitq);
412*4882a593Smuzhiyun break;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun case MV64XXX_I2C_ACTION_INVALID:
415*4882a593Smuzhiyun default:
416*4882a593Smuzhiyun dev_err(&drv_data->adapter.dev,
417*4882a593Smuzhiyun "mv64xxx_i2c_do_action: Invalid action: %d\n",
418*4882a593Smuzhiyun drv_data->action);
419*4882a593Smuzhiyun drv_data->rc = -EIO;
420*4882a593Smuzhiyun fallthrough;
421*4882a593Smuzhiyun case MV64XXX_I2C_ACTION_SEND_STOP:
422*4882a593Smuzhiyun drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
423*4882a593Smuzhiyun writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
424*4882a593Smuzhiyun drv_data->reg_base + drv_data->reg_offsets.control);
425*4882a593Smuzhiyun drv_data->block = 0;
426*4882a593Smuzhiyun wake_up(&drv_data->waitq);
427*4882a593Smuzhiyun break;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun static void
mv64xxx_i2c_read_offload_rx_data(struct mv64xxx_i2c_data * drv_data,struct i2c_msg * msg)432*4882a593Smuzhiyun mv64xxx_i2c_read_offload_rx_data(struct mv64xxx_i2c_data *drv_data,
433*4882a593Smuzhiyun struct i2c_msg *msg)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun u32 buf[2];
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun buf[0] = readl(drv_data->reg_base + MV64XXX_I2C_REG_RX_DATA_LO);
438*4882a593Smuzhiyun buf[1] = readl(drv_data->reg_base + MV64XXX_I2C_REG_RX_DATA_HI);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun memcpy(msg->buf, buf, msg->len);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun static int
mv64xxx_i2c_intr_offload(struct mv64xxx_i2c_data * drv_data)444*4882a593Smuzhiyun mv64xxx_i2c_intr_offload(struct mv64xxx_i2c_data *drv_data)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun u32 cause, status;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun cause = readl(drv_data->reg_base +
449*4882a593Smuzhiyun MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE);
450*4882a593Smuzhiyun if (!cause)
451*4882a593Smuzhiyun return IRQ_NONE;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun status = readl(drv_data->reg_base +
454*4882a593Smuzhiyun MV64XXX_I2C_REG_BRIDGE_STATUS);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun if (status & MV64XXX_I2C_BRIDGE_STATUS_ERROR) {
457*4882a593Smuzhiyun drv_data->rc = -EIO;
458*4882a593Smuzhiyun goto out;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun drv_data->rc = 0;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /*
464*4882a593Smuzhiyun * Transaction is a one message read transaction, read data
465*4882a593Smuzhiyun * for this message.
466*4882a593Smuzhiyun */
467*4882a593Smuzhiyun if (drv_data->num_msgs == 1 && drv_data->msgs[0].flags & I2C_M_RD) {
468*4882a593Smuzhiyun mv64xxx_i2c_read_offload_rx_data(drv_data, drv_data->msgs);
469*4882a593Smuzhiyun drv_data->msgs++;
470*4882a593Smuzhiyun drv_data->num_msgs--;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun /*
473*4882a593Smuzhiyun * Transaction is a two messages write/read transaction, read
474*4882a593Smuzhiyun * data for the second (read) message.
475*4882a593Smuzhiyun */
476*4882a593Smuzhiyun else if (drv_data->num_msgs == 2 &&
477*4882a593Smuzhiyun !(drv_data->msgs[0].flags & I2C_M_RD) &&
478*4882a593Smuzhiyun drv_data->msgs[1].flags & I2C_M_RD) {
479*4882a593Smuzhiyun mv64xxx_i2c_read_offload_rx_data(drv_data, drv_data->msgs + 1);
480*4882a593Smuzhiyun drv_data->msgs += 2;
481*4882a593Smuzhiyun drv_data->num_msgs -= 2;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun out:
485*4882a593Smuzhiyun writel(0, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_CONTROL);
486*4882a593Smuzhiyun writel(0, drv_data->reg_base +
487*4882a593Smuzhiyun MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE);
488*4882a593Smuzhiyun drv_data->block = 0;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun wake_up(&drv_data->waitq);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun return IRQ_HANDLED;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun static irqreturn_t
mv64xxx_i2c_intr(int irq,void * dev_id)496*4882a593Smuzhiyun mv64xxx_i2c_intr(int irq, void *dev_id)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun struct mv64xxx_i2c_data *drv_data = dev_id;
499*4882a593Smuzhiyun u32 status;
500*4882a593Smuzhiyun irqreturn_t rc = IRQ_NONE;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun spin_lock(&drv_data->lock);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun if (drv_data->offload_enabled)
505*4882a593Smuzhiyun rc = mv64xxx_i2c_intr_offload(drv_data);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun while (readl(drv_data->reg_base + drv_data->reg_offsets.control) &
508*4882a593Smuzhiyun MV64XXX_I2C_REG_CONTROL_IFLG) {
509*4882a593Smuzhiyun status = readl(drv_data->reg_base + drv_data->reg_offsets.status);
510*4882a593Smuzhiyun mv64xxx_i2c_fsm(drv_data, status);
511*4882a593Smuzhiyun mv64xxx_i2c_do_action(drv_data);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun if (drv_data->irq_clear_inverted)
514*4882a593Smuzhiyun writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_IFLG,
515*4882a593Smuzhiyun drv_data->reg_base + drv_data->reg_offsets.control);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun rc = IRQ_HANDLED;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun spin_unlock(&drv_data->lock);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun return rc;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /*
525*4882a593Smuzhiyun *****************************************************************************
526*4882a593Smuzhiyun *
527*4882a593Smuzhiyun * I2C Msg Execution Routines
528*4882a593Smuzhiyun *
529*4882a593Smuzhiyun *****************************************************************************
530*4882a593Smuzhiyun */
531*4882a593Smuzhiyun static void
mv64xxx_i2c_wait_for_completion(struct mv64xxx_i2c_data * drv_data)532*4882a593Smuzhiyun mv64xxx_i2c_wait_for_completion(struct mv64xxx_i2c_data *drv_data)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun long time_left;
535*4882a593Smuzhiyun unsigned long flags;
536*4882a593Smuzhiyun char abort = 0;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun time_left = wait_event_timeout(drv_data->waitq,
539*4882a593Smuzhiyun !drv_data->block, drv_data->adapter.timeout);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun spin_lock_irqsave(&drv_data->lock, flags);
542*4882a593Smuzhiyun if (!time_left) { /* Timed out */
543*4882a593Smuzhiyun drv_data->rc = -ETIMEDOUT;
544*4882a593Smuzhiyun abort = 1;
545*4882a593Smuzhiyun } else if (time_left < 0) { /* Interrupted/Error */
546*4882a593Smuzhiyun drv_data->rc = time_left; /* errno value */
547*4882a593Smuzhiyun abort = 1;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun if (abort && drv_data->block) {
551*4882a593Smuzhiyun drv_data->aborting = 1;
552*4882a593Smuzhiyun spin_unlock_irqrestore(&drv_data->lock, flags);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun time_left = wait_event_timeout(drv_data->waitq,
555*4882a593Smuzhiyun !drv_data->block, drv_data->adapter.timeout);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun if ((time_left <= 0) && drv_data->block) {
558*4882a593Smuzhiyun drv_data->state = MV64XXX_I2C_STATE_IDLE;
559*4882a593Smuzhiyun dev_err(&drv_data->adapter.dev,
560*4882a593Smuzhiyun "mv64xxx: I2C bus locked, block: %d, "
561*4882a593Smuzhiyun "time_left: %d\n", drv_data->block,
562*4882a593Smuzhiyun (int)time_left);
563*4882a593Smuzhiyun mv64xxx_i2c_hw_init(drv_data);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun } else
566*4882a593Smuzhiyun spin_unlock_irqrestore(&drv_data->lock, flags);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun static int
mv64xxx_i2c_execute_msg(struct mv64xxx_i2c_data * drv_data,struct i2c_msg * msg,int is_last)570*4882a593Smuzhiyun mv64xxx_i2c_execute_msg(struct mv64xxx_i2c_data *drv_data, struct i2c_msg *msg,
571*4882a593Smuzhiyun int is_last)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun unsigned long flags;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun spin_lock_irqsave(&drv_data->lock, flags);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_START_COND;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun drv_data->send_stop = is_last;
580*4882a593Smuzhiyun drv_data->block = 1;
581*4882a593Smuzhiyun mv64xxx_i2c_send_start(drv_data);
582*4882a593Smuzhiyun spin_unlock_irqrestore(&drv_data->lock, flags);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun mv64xxx_i2c_wait_for_completion(drv_data);
585*4882a593Smuzhiyun return drv_data->rc;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun static void
mv64xxx_i2c_prepare_tx(struct mv64xxx_i2c_data * drv_data)589*4882a593Smuzhiyun mv64xxx_i2c_prepare_tx(struct mv64xxx_i2c_data *drv_data)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun struct i2c_msg *msg = drv_data->msgs;
592*4882a593Smuzhiyun u32 buf[2];
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun memcpy(buf, msg->buf, msg->len);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun writel(buf[0], drv_data->reg_base + MV64XXX_I2C_REG_TX_DATA_LO);
597*4882a593Smuzhiyun writel(buf[1], drv_data->reg_base + MV64XXX_I2C_REG_TX_DATA_HI);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun static int
mv64xxx_i2c_offload_xfer(struct mv64xxx_i2c_data * drv_data)601*4882a593Smuzhiyun mv64xxx_i2c_offload_xfer(struct mv64xxx_i2c_data *drv_data)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun struct i2c_msg *msgs = drv_data->msgs;
604*4882a593Smuzhiyun int num = drv_data->num_msgs;
605*4882a593Smuzhiyun unsigned long ctrl_reg;
606*4882a593Smuzhiyun unsigned long flags;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun spin_lock_irqsave(&drv_data->lock, flags);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* Build transaction */
611*4882a593Smuzhiyun ctrl_reg = MV64XXX_I2C_BRIDGE_CONTROL_ENABLE |
612*4882a593Smuzhiyun (msgs[0].addr << MV64XXX_I2C_BRIDGE_CONTROL_ADDR_SHIFT);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun if (msgs[0].flags & I2C_M_TEN)
615*4882a593Smuzhiyun ctrl_reg |= MV64XXX_I2C_BRIDGE_CONTROL_ADDR_EXT;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun /* Single write message transaction */
618*4882a593Smuzhiyun if (num == 1 && !(msgs[0].flags & I2C_M_RD)) {
619*4882a593Smuzhiyun size_t len = msgs[0].len - 1;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun ctrl_reg |= MV64XXX_I2C_BRIDGE_CONTROL_WR |
622*4882a593Smuzhiyun (len << MV64XXX_I2C_BRIDGE_CONTROL_TX_SIZE_SHIFT);
623*4882a593Smuzhiyun mv64xxx_i2c_prepare_tx(drv_data);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun /* Single read message transaction */
626*4882a593Smuzhiyun else if (num == 1 && msgs[0].flags & I2C_M_RD) {
627*4882a593Smuzhiyun size_t len = msgs[0].len - 1;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun ctrl_reg |= MV64XXX_I2C_BRIDGE_CONTROL_RD |
630*4882a593Smuzhiyun (len << MV64XXX_I2C_BRIDGE_CONTROL_RX_SIZE_SHIFT);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun /*
633*4882a593Smuzhiyun * Transaction with one write and one read message. This is
634*4882a593Smuzhiyun * guaranteed by the mv64xx_i2c_can_offload() checks.
635*4882a593Smuzhiyun */
636*4882a593Smuzhiyun else if (num == 2) {
637*4882a593Smuzhiyun size_t lentx = msgs[0].len - 1;
638*4882a593Smuzhiyun size_t lenrx = msgs[1].len - 1;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun ctrl_reg |=
641*4882a593Smuzhiyun MV64XXX_I2C_BRIDGE_CONTROL_RD |
642*4882a593Smuzhiyun MV64XXX_I2C_BRIDGE_CONTROL_WR |
643*4882a593Smuzhiyun (lentx << MV64XXX_I2C_BRIDGE_CONTROL_TX_SIZE_SHIFT) |
644*4882a593Smuzhiyun (lenrx << MV64XXX_I2C_BRIDGE_CONTROL_RX_SIZE_SHIFT) |
645*4882a593Smuzhiyun MV64XXX_I2C_BRIDGE_CONTROL_REPEATED_START;
646*4882a593Smuzhiyun mv64xxx_i2c_prepare_tx(drv_data);
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* Execute transaction */
650*4882a593Smuzhiyun drv_data->block = 1;
651*4882a593Smuzhiyun writel(ctrl_reg, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_CONTROL);
652*4882a593Smuzhiyun spin_unlock_irqrestore(&drv_data->lock, flags);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun mv64xxx_i2c_wait_for_completion(drv_data);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun return drv_data->rc;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun static bool
mv64xxx_i2c_valid_offload_sz(struct i2c_msg * msg)660*4882a593Smuzhiyun mv64xxx_i2c_valid_offload_sz(struct i2c_msg *msg)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun return msg->len <= 8 && msg->len >= 1;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun static bool
mv64xxx_i2c_can_offload(struct mv64xxx_i2c_data * drv_data)666*4882a593Smuzhiyun mv64xxx_i2c_can_offload(struct mv64xxx_i2c_data *drv_data)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun struct i2c_msg *msgs = drv_data->msgs;
669*4882a593Smuzhiyun int num = drv_data->num_msgs;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun if (!drv_data->offload_enabled)
672*4882a593Smuzhiyun return false;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /*
675*4882a593Smuzhiyun * We can offload a transaction consisting of a single
676*4882a593Smuzhiyun * message, as long as the message has a length between 1 and
677*4882a593Smuzhiyun * 8 bytes.
678*4882a593Smuzhiyun */
679*4882a593Smuzhiyun if (num == 1 && mv64xxx_i2c_valid_offload_sz(msgs))
680*4882a593Smuzhiyun return true;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun /*
683*4882a593Smuzhiyun * We can offload a transaction consisting of two messages, if
684*4882a593Smuzhiyun * the first is a write and a second is a read, and both have
685*4882a593Smuzhiyun * a length between 1 and 8 bytes.
686*4882a593Smuzhiyun */
687*4882a593Smuzhiyun if (num == 2 &&
688*4882a593Smuzhiyun mv64xxx_i2c_valid_offload_sz(msgs) &&
689*4882a593Smuzhiyun mv64xxx_i2c_valid_offload_sz(msgs + 1) &&
690*4882a593Smuzhiyun !(msgs[0].flags & I2C_M_RD) &&
691*4882a593Smuzhiyun msgs[1].flags & I2C_M_RD)
692*4882a593Smuzhiyun return true;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun return false;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /*
698*4882a593Smuzhiyun *****************************************************************************
699*4882a593Smuzhiyun *
700*4882a593Smuzhiyun * I2C Core Support Routines (Interface to higher level I2C code)
701*4882a593Smuzhiyun *
702*4882a593Smuzhiyun *****************************************************************************
703*4882a593Smuzhiyun */
704*4882a593Smuzhiyun static u32
mv64xxx_i2c_functionality(struct i2c_adapter * adap)705*4882a593Smuzhiyun mv64xxx_i2c_functionality(struct i2c_adapter *adap)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR | I2C_FUNC_SMBUS_EMUL;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun static int
mv64xxx_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg msgs[],int num)711*4882a593Smuzhiyun mv64xxx_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun struct mv64xxx_i2c_data *drv_data = i2c_get_adapdata(adap);
714*4882a593Smuzhiyun int rc, ret = num;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun BUG_ON(drv_data->msgs != NULL);
717*4882a593Smuzhiyun drv_data->msgs = msgs;
718*4882a593Smuzhiyun drv_data->num_msgs = num;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun if (mv64xxx_i2c_can_offload(drv_data))
721*4882a593Smuzhiyun rc = mv64xxx_i2c_offload_xfer(drv_data);
722*4882a593Smuzhiyun else
723*4882a593Smuzhiyun rc = mv64xxx_i2c_execute_msg(drv_data, &msgs[0], num == 1);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun if (rc < 0)
726*4882a593Smuzhiyun ret = rc;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun drv_data->num_msgs = 0;
729*4882a593Smuzhiyun drv_data->msgs = NULL;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun return ret;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun static const struct i2c_algorithm mv64xxx_i2c_algo = {
735*4882a593Smuzhiyun .master_xfer = mv64xxx_i2c_xfer,
736*4882a593Smuzhiyun .functionality = mv64xxx_i2c_functionality,
737*4882a593Smuzhiyun };
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun /*
740*4882a593Smuzhiyun *****************************************************************************
741*4882a593Smuzhiyun *
742*4882a593Smuzhiyun * Driver Interface & Early Init Routines
743*4882a593Smuzhiyun *
744*4882a593Smuzhiyun *****************************************************************************
745*4882a593Smuzhiyun */
746*4882a593Smuzhiyun static const struct of_device_id mv64xxx_i2c_of_match_table[] = {
747*4882a593Smuzhiyun { .compatible = "allwinner,sun4i-a10-i2c", .data = &mv64xxx_i2c_regs_sun4i},
748*4882a593Smuzhiyun { .compatible = "allwinner,sun6i-a31-i2c", .data = &mv64xxx_i2c_regs_sun4i},
749*4882a593Smuzhiyun { .compatible = "marvell,mv64xxx-i2c", .data = &mv64xxx_i2c_regs_mv64xxx},
750*4882a593Smuzhiyun { .compatible = "marvell,mv78230-i2c", .data = &mv64xxx_i2c_regs_mv64xxx},
751*4882a593Smuzhiyun { .compatible = "marvell,mv78230-a0-i2c", .data = &mv64xxx_i2c_regs_mv64xxx},
752*4882a593Smuzhiyun {}
753*4882a593Smuzhiyun };
754*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mv64xxx_i2c_of_match_table);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun #ifdef CONFIG_OF
757*4882a593Smuzhiyun static int
mv64xxx_calc_freq(struct mv64xxx_i2c_data * drv_data,const int tclk,const int n,const int m)758*4882a593Smuzhiyun mv64xxx_calc_freq(struct mv64xxx_i2c_data *drv_data,
759*4882a593Smuzhiyun const int tclk, const int n, const int m)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun if (drv_data->clk_n_base_0)
762*4882a593Smuzhiyun return tclk / (10 * (m + 1) * (1 << n));
763*4882a593Smuzhiyun else
764*4882a593Smuzhiyun return tclk / (10 * (m + 1) * (2 << n));
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun static bool
mv64xxx_find_baud_factors(struct mv64xxx_i2c_data * drv_data,const u32 req_freq,const u32 tclk)768*4882a593Smuzhiyun mv64xxx_find_baud_factors(struct mv64xxx_i2c_data *drv_data,
769*4882a593Smuzhiyun const u32 req_freq, const u32 tclk)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun int freq, delta, best_delta = INT_MAX;
772*4882a593Smuzhiyun int m, n;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun for (n = 0; n <= 7; n++)
775*4882a593Smuzhiyun for (m = 0; m <= 15; m++) {
776*4882a593Smuzhiyun freq = mv64xxx_calc_freq(drv_data, tclk, n, m);
777*4882a593Smuzhiyun delta = req_freq - freq;
778*4882a593Smuzhiyun if (delta >= 0 && delta < best_delta) {
779*4882a593Smuzhiyun drv_data->freq_m = m;
780*4882a593Smuzhiyun drv_data->freq_n = n;
781*4882a593Smuzhiyun best_delta = delta;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun if (best_delta == 0)
784*4882a593Smuzhiyun return true;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun if (best_delta == INT_MAX)
787*4882a593Smuzhiyun return false;
788*4882a593Smuzhiyun return true;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun static int
mv64xxx_of_config(struct mv64xxx_i2c_data * drv_data,struct device * dev)792*4882a593Smuzhiyun mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
793*4882a593Smuzhiyun struct device *dev)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun const struct of_device_id *device;
796*4882a593Smuzhiyun struct device_node *np = dev->of_node;
797*4882a593Smuzhiyun u32 bus_freq, tclk;
798*4882a593Smuzhiyun int rc = 0;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun /* CLK is mandatory when using DT to describe the i2c bus. We
801*4882a593Smuzhiyun * need to know tclk in order to calculate bus clock
802*4882a593Smuzhiyun * factors.
803*4882a593Smuzhiyun */
804*4882a593Smuzhiyun if (IS_ERR(drv_data->clk)) {
805*4882a593Smuzhiyun rc = -ENODEV;
806*4882a593Smuzhiyun goto out;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun tclk = clk_get_rate(drv_data->clk);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun if (of_property_read_u32(np, "clock-frequency", &bus_freq))
811*4882a593Smuzhiyun bus_freq = I2C_MAX_STANDARD_MODE_FREQ; /* 100kHz by default */
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun if (of_device_is_compatible(np, "allwinner,sun4i-a10-i2c") ||
814*4882a593Smuzhiyun of_device_is_compatible(np, "allwinner,sun6i-a31-i2c"))
815*4882a593Smuzhiyun drv_data->clk_n_base_0 = true;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun if (!mv64xxx_find_baud_factors(drv_data, bus_freq, tclk)) {
818*4882a593Smuzhiyun rc = -EINVAL;
819*4882a593Smuzhiyun goto out;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun drv_data->rstc = devm_reset_control_get_optional_exclusive(dev, NULL);
823*4882a593Smuzhiyun if (IS_ERR(drv_data->rstc)) {
824*4882a593Smuzhiyun rc = PTR_ERR(drv_data->rstc);
825*4882a593Smuzhiyun goto out;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun reset_control_deassert(drv_data->rstc);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun /* Its not yet defined how timeouts will be specified in device tree.
830*4882a593Smuzhiyun * So hard code the value to 1 second.
831*4882a593Smuzhiyun */
832*4882a593Smuzhiyun drv_data->adapter.timeout = HZ;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun device = of_match_device(mv64xxx_i2c_of_match_table, dev);
835*4882a593Smuzhiyun if (!device)
836*4882a593Smuzhiyun return -ENODEV;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun memcpy(&drv_data->reg_offsets, device->data, sizeof(drv_data->reg_offsets));
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun /*
841*4882a593Smuzhiyun * For controllers embedded in new SoCs activate the
842*4882a593Smuzhiyun * Transaction Generator support and the errata fix.
843*4882a593Smuzhiyun */
844*4882a593Smuzhiyun if (of_device_is_compatible(np, "marvell,mv78230-i2c")) {
845*4882a593Smuzhiyun drv_data->offload_enabled = true;
846*4882a593Smuzhiyun /* The delay is only needed in standard mode (100kHz) */
847*4882a593Smuzhiyun if (bus_freq <= I2C_MAX_STANDARD_MODE_FREQ)
848*4882a593Smuzhiyun drv_data->errata_delay = true;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun if (of_device_is_compatible(np, "marvell,mv78230-a0-i2c")) {
852*4882a593Smuzhiyun drv_data->offload_enabled = false;
853*4882a593Smuzhiyun /* The delay is only needed in standard mode (100kHz) */
854*4882a593Smuzhiyun if (bus_freq <= I2C_MAX_STANDARD_MODE_FREQ)
855*4882a593Smuzhiyun drv_data->errata_delay = true;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun if (of_device_is_compatible(np, "allwinner,sun6i-a31-i2c"))
859*4882a593Smuzhiyun drv_data->irq_clear_inverted = true;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun out:
862*4882a593Smuzhiyun return rc;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun #else /* CONFIG_OF */
865*4882a593Smuzhiyun static int
mv64xxx_of_config(struct mv64xxx_i2c_data * drv_data,struct device * dev)866*4882a593Smuzhiyun mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
867*4882a593Smuzhiyun struct device *dev)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun return -ENODEV;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun #endif /* CONFIG_OF */
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun static int
mv64xxx_i2c_probe(struct platform_device * pd)874*4882a593Smuzhiyun mv64xxx_i2c_probe(struct platform_device *pd)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun struct mv64xxx_i2c_data *drv_data;
877*4882a593Smuzhiyun struct mv64xxx_i2c_pdata *pdata = dev_get_platdata(&pd->dev);
878*4882a593Smuzhiyun int rc;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun if ((!pdata && !pd->dev.of_node))
881*4882a593Smuzhiyun return -ENODEV;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun drv_data = devm_kzalloc(&pd->dev, sizeof(struct mv64xxx_i2c_data),
884*4882a593Smuzhiyun GFP_KERNEL);
885*4882a593Smuzhiyun if (!drv_data)
886*4882a593Smuzhiyun return -ENOMEM;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun drv_data->reg_base = devm_platform_ioremap_resource(pd, 0);
889*4882a593Smuzhiyun if (IS_ERR(drv_data->reg_base))
890*4882a593Smuzhiyun return PTR_ERR(drv_data->reg_base);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun strlcpy(drv_data->adapter.name, MV64XXX_I2C_CTLR_NAME " adapter",
893*4882a593Smuzhiyun sizeof(drv_data->adapter.name));
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun init_waitqueue_head(&drv_data->waitq);
896*4882a593Smuzhiyun spin_lock_init(&drv_data->lock);
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun /* Not all platforms have clocks */
899*4882a593Smuzhiyun drv_data->clk = devm_clk_get(&pd->dev, NULL);
900*4882a593Smuzhiyun if (PTR_ERR(drv_data->clk) == -EPROBE_DEFER)
901*4882a593Smuzhiyun return -EPROBE_DEFER;
902*4882a593Smuzhiyun if (!IS_ERR(drv_data->clk))
903*4882a593Smuzhiyun clk_prepare_enable(drv_data->clk);
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun drv_data->reg_clk = devm_clk_get(&pd->dev, "reg");
906*4882a593Smuzhiyun if (PTR_ERR(drv_data->reg_clk) == -EPROBE_DEFER)
907*4882a593Smuzhiyun return -EPROBE_DEFER;
908*4882a593Smuzhiyun if (!IS_ERR(drv_data->reg_clk))
909*4882a593Smuzhiyun clk_prepare_enable(drv_data->reg_clk);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun drv_data->irq = platform_get_irq(pd, 0);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun if (pdata) {
914*4882a593Smuzhiyun drv_data->freq_m = pdata->freq_m;
915*4882a593Smuzhiyun drv_data->freq_n = pdata->freq_n;
916*4882a593Smuzhiyun drv_data->adapter.timeout = msecs_to_jiffies(pdata->timeout);
917*4882a593Smuzhiyun drv_data->offload_enabled = false;
918*4882a593Smuzhiyun memcpy(&drv_data->reg_offsets, &mv64xxx_i2c_regs_mv64xxx, sizeof(drv_data->reg_offsets));
919*4882a593Smuzhiyun } else if (pd->dev.of_node) {
920*4882a593Smuzhiyun rc = mv64xxx_of_config(drv_data, &pd->dev);
921*4882a593Smuzhiyun if (rc)
922*4882a593Smuzhiyun goto exit_clk;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun if (drv_data->irq < 0) {
925*4882a593Smuzhiyun rc = drv_data->irq;
926*4882a593Smuzhiyun goto exit_reset;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun drv_data->adapter.dev.parent = &pd->dev;
930*4882a593Smuzhiyun drv_data->adapter.algo = &mv64xxx_i2c_algo;
931*4882a593Smuzhiyun drv_data->adapter.owner = THIS_MODULE;
932*4882a593Smuzhiyun drv_data->adapter.class = I2C_CLASS_DEPRECATED;
933*4882a593Smuzhiyun drv_data->adapter.nr = pd->id;
934*4882a593Smuzhiyun drv_data->adapter.dev.of_node = pd->dev.of_node;
935*4882a593Smuzhiyun platform_set_drvdata(pd, drv_data);
936*4882a593Smuzhiyun i2c_set_adapdata(&drv_data->adapter, drv_data);
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun mv64xxx_i2c_hw_init(drv_data);
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun rc = request_irq(drv_data->irq, mv64xxx_i2c_intr, 0,
941*4882a593Smuzhiyun MV64XXX_I2C_CTLR_NAME, drv_data);
942*4882a593Smuzhiyun if (rc) {
943*4882a593Smuzhiyun dev_err(&drv_data->adapter.dev,
944*4882a593Smuzhiyun "mv64xxx: Can't register intr handler irq%d: %d\n",
945*4882a593Smuzhiyun drv_data->irq, rc);
946*4882a593Smuzhiyun goto exit_reset;
947*4882a593Smuzhiyun } else if ((rc = i2c_add_numbered_adapter(&drv_data->adapter)) != 0) {
948*4882a593Smuzhiyun dev_err(&drv_data->adapter.dev,
949*4882a593Smuzhiyun "mv64xxx: Can't add i2c adapter, rc: %d\n", -rc);
950*4882a593Smuzhiyun goto exit_free_irq;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun return 0;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun exit_free_irq:
956*4882a593Smuzhiyun free_irq(drv_data->irq, drv_data);
957*4882a593Smuzhiyun exit_reset:
958*4882a593Smuzhiyun reset_control_assert(drv_data->rstc);
959*4882a593Smuzhiyun exit_clk:
960*4882a593Smuzhiyun clk_disable_unprepare(drv_data->reg_clk);
961*4882a593Smuzhiyun clk_disable_unprepare(drv_data->clk);
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun return rc;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun static int
mv64xxx_i2c_remove(struct platform_device * dev)967*4882a593Smuzhiyun mv64xxx_i2c_remove(struct platform_device *dev)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun struct mv64xxx_i2c_data *drv_data = platform_get_drvdata(dev);
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun i2c_del_adapter(&drv_data->adapter);
972*4882a593Smuzhiyun free_irq(drv_data->irq, drv_data);
973*4882a593Smuzhiyun reset_control_assert(drv_data->rstc);
974*4882a593Smuzhiyun clk_disable_unprepare(drv_data->reg_clk);
975*4882a593Smuzhiyun clk_disable_unprepare(drv_data->clk);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun return 0;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun #ifdef CONFIG_PM
mv64xxx_i2c_resume(struct device * dev)981*4882a593Smuzhiyun static int mv64xxx_i2c_resume(struct device *dev)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun struct mv64xxx_i2c_data *drv_data = dev_get_drvdata(dev);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun mv64xxx_i2c_hw_init(drv_data);
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun return 0;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun static const struct dev_pm_ops mv64xxx_i2c_pm = {
991*4882a593Smuzhiyun .resume = mv64xxx_i2c_resume,
992*4882a593Smuzhiyun };
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun #define mv64xxx_i2c_pm_ops (&mv64xxx_i2c_pm)
995*4882a593Smuzhiyun #else
996*4882a593Smuzhiyun #define mv64xxx_i2c_pm_ops NULL
997*4882a593Smuzhiyun #endif
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun static struct platform_driver mv64xxx_i2c_driver = {
1000*4882a593Smuzhiyun .probe = mv64xxx_i2c_probe,
1001*4882a593Smuzhiyun .remove = mv64xxx_i2c_remove,
1002*4882a593Smuzhiyun .driver = {
1003*4882a593Smuzhiyun .name = MV64XXX_I2C_CTLR_NAME,
1004*4882a593Smuzhiyun .pm = mv64xxx_i2c_pm_ops,
1005*4882a593Smuzhiyun .of_match_table = mv64xxx_i2c_of_match_table,
1006*4882a593Smuzhiyun },
1007*4882a593Smuzhiyun };
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun module_platform_driver(mv64xxx_i2c_driver);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun MODULE_AUTHOR("Mark A. Greer <mgreer@mvista.com>");
1012*4882a593Smuzhiyun MODULE_DESCRIPTION("Marvell mv64xxx host bridge i2c ctlr driver");
1013*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1014