xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-mt7621.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * drivers/i2c/busses/i2c-mt7621.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2013 Steven Liu <steven_liu@mediatek.com>
6*4882a593Smuzhiyun  * Copyright (C) 2016 Michael Lee <igvtee@gmail.com>
7*4882a593Smuzhiyun  * Copyright (C) 2018 Jan Breuer <jan.breuer@jaybee.cz>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Improve driver for i2cdetect from i2c-tools to detect i2c devices on the bus.
10*4882a593Smuzhiyun  * (C) 2014 Sittisak <sittisaks@hotmail.com>
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/iopoll.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/of_platform.h>
20*4882a593Smuzhiyun #include <linux/reset.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define REG_SM0CFG2_REG		0x28
23*4882a593Smuzhiyun #define REG_SM0CTL0_REG		0x40
24*4882a593Smuzhiyun #define REG_SM0CTL1_REG		0x44
25*4882a593Smuzhiyun #define REG_SM0D0_REG		0x50
26*4882a593Smuzhiyun #define REG_SM0D1_REG		0x54
27*4882a593Smuzhiyun #define REG_PINTEN_REG		0x5c
28*4882a593Smuzhiyun #define REG_PINTST_REG		0x60
29*4882a593Smuzhiyun #define REG_PINTCL_REG		0x64
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* REG_SM0CFG2_REG */
32*4882a593Smuzhiyun #define SM0CFG2_IS_AUTOMODE	BIT(0)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* REG_SM0CTL0_REG */
35*4882a593Smuzhiyun #define SM0CTL0_ODRAIN		BIT(31)
36*4882a593Smuzhiyun #define SM0CTL0_CLK_DIV_MASK	(0x7ff << 16)
37*4882a593Smuzhiyun #define SM0CTL0_CLK_DIV_MAX	0x7ff
38*4882a593Smuzhiyun #define SM0CTL0_CS_STATUS       BIT(4)
39*4882a593Smuzhiyun #define SM0CTL0_SCL_STATE       BIT(3)
40*4882a593Smuzhiyun #define SM0CTL0_SDA_STATE       BIT(2)
41*4882a593Smuzhiyun #define SM0CTL0_EN              BIT(1)
42*4882a593Smuzhiyun #define SM0CTL0_SCL_STRETCH     BIT(0)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* REG_SM0CTL1_REG */
45*4882a593Smuzhiyun #define SM0CTL1_ACK_MASK	(0xff << 16)
46*4882a593Smuzhiyun #define SM0CTL1_PGLEN_MASK	(0x7 << 8)
47*4882a593Smuzhiyun #define SM0CTL1_PGLEN(x)	((((x) - 1) << 8) & SM0CTL1_PGLEN_MASK)
48*4882a593Smuzhiyun #define SM0CTL1_READ		(5 << 4)
49*4882a593Smuzhiyun #define SM0CTL1_READ_LAST	(4 << 4)
50*4882a593Smuzhiyun #define SM0CTL1_STOP		(3 << 4)
51*4882a593Smuzhiyun #define SM0CTL1_WRITE		(2 << 4)
52*4882a593Smuzhiyun #define SM0CTL1_START		(1 << 4)
53*4882a593Smuzhiyun #define SM0CTL1_MODE_MASK	(0x7 << 4)
54*4882a593Smuzhiyun #define SM0CTL1_TRI		BIT(0)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* timeout waiting for I2C devices to respond */
57*4882a593Smuzhiyun #define TIMEOUT_MS		1000
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun struct mtk_i2c {
60*4882a593Smuzhiyun 	void __iomem *base;
61*4882a593Smuzhiyun 	struct device *dev;
62*4882a593Smuzhiyun 	struct i2c_adapter adap;
63*4882a593Smuzhiyun 	u32 bus_freq;
64*4882a593Smuzhiyun 	u32 clk_div;
65*4882a593Smuzhiyun 	u32 flags;
66*4882a593Smuzhiyun 	struct clk *clk;
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
mtk_i2c_wait_idle(struct mtk_i2c * i2c)69*4882a593Smuzhiyun static int mtk_i2c_wait_idle(struct mtk_i2c *i2c)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	int ret;
72*4882a593Smuzhiyun 	u32 val;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	ret = readl_relaxed_poll_timeout(i2c->base + REG_SM0CTL1_REG,
75*4882a593Smuzhiyun 					 val, !(val & SM0CTL1_TRI),
76*4882a593Smuzhiyun 					 10, TIMEOUT_MS * 1000);
77*4882a593Smuzhiyun 	if (ret)
78*4882a593Smuzhiyun 		dev_dbg(i2c->dev, "idle err(%d)\n", ret);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	return ret;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
mtk_i2c_reset(struct mtk_i2c * i2c)83*4882a593Smuzhiyun static void mtk_i2c_reset(struct mtk_i2c *i2c)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	int ret;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	ret = device_reset(i2c->adap.dev.parent);
88*4882a593Smuzhiyun 	if (ret)
89*4882a593Smuzhiyun 		dev_err(i2c->dev, "I2C reset failed!\n");
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/*
92*4882a593Smuzhiyun 	 * Don't set SM0CTL0_ODRAIN as its bit meaning is inverted. To
93*4882a593Smuzhiyun 	 * configure open-drain mode, this bit needs to be cleared.
94*4882a593Smuzhiyun 	 */
95*4882a593Smuzhiyun 	iowrite32(((i2c->clk_div << 16) & SM0CTL0_CLK_DIV_MASK) | SM0CTL0_EN |
96*4882a593Smuzhiyun 		  SM0CTL0_SCL_STRETCH, i2c->base + REG_SM0CTL0_REG);
97*4882a593Smuzhiyun 	iowrite32(0, i2c->base + REG_SM0CFG2_REG);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
mtk_i2c_dump_reg(struct mtk_i2c * i2c)100*4882a593Smuzhiyun static void mtk_i2c_dump_reg(struct mtk_i2c *i2c)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	dev_dbg(i2c->dev,
103*4882a593Smuzhiyun 		"SM0CFG2 %08x, SM0CTL0 %08x, SM0CTL1 %08x, SM0D0 %08x, SM0D1 %08x\n",
104*4882a593Smuzhiyun 		ioread32(i2c->base + REG_SM0CFG2_REG),
105*4882a593Smuzhiyun 		ioread32(i2c->base + REG_SM0CTL0_REG),
106*4882a593Smuzhiyun 		ioread32(i2c->base + REG_SM0CTL1_REG),
107*4882a593Smuzhiyun 		ioread32(i2c->base + REG_SM0D0_REG),
108*4882a593Smuzhiyun 		ioread32(i2c->base + REG_SM0D1_REG));
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
mtk_i2c_check_ack(struct mtk_i2c * i2c,u32 expected)111*4882a593Smuzhiyun static int mtk_i2c_check_ack(struct mtk_i2c *i2c, u32 expected)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	u32 ack = readl_relaxed(i2c->base + REG_SM0CTL1_REG);
114*4882a593Smuzhiyun 	u32 ack_expected = (expected << 16) & SM0CTL1_ACK_MASK;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	return ((ack & ack_expected) == ack_expected) ? 0 : -ENXIO;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
mtk_i2c_master_start(struct mtk_i2c * i2c)119*4882a593Smuzhiyun static int mtk_i2c_master_start(struct mtk_i2c *i2c)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	iowrite32(SM0CTL1_START | SM0CTL1_TRI, i2c->base + REG_SM0CTL1_REG);
122*4882a593Smuzhiyun 	return mtk_i2c_wait_idle(i2c);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
mtk_i2c_master_stop(struct mtk_i2c * i2c)125*4882a593Smuzhiyun static int mtk_i2c_master_stop(struct mtk_i2c *i2c)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	iowrite32(SM0CTL1_STOP | SM0CTL1_TRI, i2c->base + REG_SM0CTL1_REG);
128*4882a593Smuzhiyun 	return mtk_i2c_wait_idle(i2c);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
mtk_i2c_master_cmd(struct mtk_i2c * i2c,u32 cmd,int page_len)131*4882a593Smuzhiyun static int mtk_i2c_master_cmd(struct mtk_i2c *i2c, u32 cmd, int page_len)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	iowrite32(cmd | SM0CTL1_TRI | SM0CTL1_PGLEN(page_len),
134*4882a593Smuzhiyun 		  i2c->base + REG_SM0CTL1_REG);
135*4882a593Smuzhiyun 	return mtk_i2c_wait_idle(i2c);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
mtk_i2c_master_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)138*4882a593Smuzhiyun static int mtk_i2c_master_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
139*4882a593Smuzhiyun 			       int num)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	struct mtk_i2c *i2c;
142*4882a593Smuzhiyun 	struct i2c_msg *pmsg;
143*4882a593Smuzhiyun 	u16 addr;
144*4882a593Smuzhiyun 	int i, j, ret, len, page_len;
145*4882a593Smuzhiyun 	u32 cmd;
146*4882a593Smuzhiyun 	u32 data[2];
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	i2c = i2c_get_adapdata(adap);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
151*4882a593Smuzhiyun 		pmsg = &msgs[i];
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 		/* wait hardware idle */
154*4882a593Smuzhiyun 		ret = mtk_i2c_wait_idle(i2c);
155*4882a593Smuzhiyun 		if (ret)
156*4882a593Smuzhiyun 			goto err_timeout;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 		/* start sequence */
159*4882a593Smuzhiyun 		ret = mtk_i2c_master_start(i2c);
160*4882a593Smuzhiyun 		if (ret)
161*4882a593Smuzhiyun 			goto err_timeout;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 		/* write address */
164*4882a593Smuzhiyun 		if (pmsg->flags & I2C_M_TEN) {
165*4882a593Smuzhiyun 			/* 10 bits address */
166*4882a593Smuzhiyun 			addr = 0xf0 | ((pmsg->addr >> 7) & 0x06);
167*4882a593Smuzhiyun 			addr |= (pmsg->addr & 0xff) << 8;
168*4882a593Smuzhiyun 			if (pmsg->flags & I2C_M_RD)
169*4882a593Smuzhiyun 				addr |= 1;
170*4882a593Smuzhiyun 			iowrite32(addr, i2c->base + REG_SM0D0_REG);
171*4882a593Smuzhiyun 			ret = mtk_i2c_master_cmd(i2c, SM0CTL1_WRITE, 2);
172*4882a593Smuzhiyun 			if (ret)
173*4882a593Smuzhiyun 				goto err_timeout;
174*4882a593Smuzhiyun 		} else {
175*4882a593Smuzhiyun 			/* 7 bits address */
176*4882a593Smuzhiyun 			addr = i2c_8bit_addr_from_msg(pmsg);
177*4882a593Smuzhiyun 			iowrite32(addr, i2c->base + REG_SM0D0_REG);
178*4882a593Smuzhiyun 			ret = mtk_i2c_master_cmd(i2c, SM0CTL1_WRITE, 1);
179*4882a593Smuzhiyun 			if (ret)
180*4882a593Smuzhiyun 				goto err_timeout;
181*4882a593Smuzhiyun 		}
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 		/* check address ACK */
184*4882a593Smuzhiyun 		if (!(pmsg->flags & I2C_M_IGNORE_NAK)) {
185*4882a593Smuzhiyun 			ret = mtk_i2c_check_ack(i2c, BIT(0));
186*4882a593Smuzhiyun 			if (ret)
187*4882a593Smuzhiyun 				goto err_ack;
188*4882a593Smuzhiyun 		}
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 		/* transfer data */
191*4882a593Smuzhiyun 		for (len = pmsg->len, j = 0; len > 0; len -= 8, j += 8) {
192*4882a593Smuzhiyun 			page_len = (len >= 8) ? 8 : len;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 			if (pmsg->flags & I2C_M_RD) {
195*4882a593Smuzhiyun 				cmd = (len > 8) ?
196*4882a593Smuzhiyun 					SM0CTL1_READ : SM0CTL1_READ_LAST;
197*4882a593Smuzhiyun 			} else {
198*4882a593Smuzhiyun 				memcpy(data, &pmsg->buf[j], page_len);
199*4882a593Smuzhiyun 				iowrite32(data[0], i2c->base + REG_SM0D0_REG);
200*4882a593Smuzhiyun 				iowrite32(data[1], i2c->base + REG_SM0D1_REG);
201*4882a593Smuzhiyun 				cmd = SM0CTL1_WRITE;
202*4882a593Smuzhiyun 			}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 			ret = mtk_i2c_master_cmd(i2c, cmd, page_len);
205*4882a593Smuzhiyun 			if (ret)
206*4882a593Smuzhiyun 				goto err_timeout;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 			if (pmsg->flags & I2C_M_RD) {
209*4882a593Smuzhiyun 				data[0] = ioread32(i2c->base + REG_SM0D0_REG);
210*4882a593Smuzhiyun 				data[1] = ioread32(i2c->base + REG_SM0D1_REG);
211*4882a593Smuzhiyun 				memcpy(&pmsg->buf[j], data, page_len);
212*4882a593Smuzhiyun 			} else {
213*4882a593Smuzhiyun 				if (!(pmsg->flags & I2C_M_IGNORE_NAK)) {
214*4882a593Smuzhiyun 					ret = mtk_i2c_check_ack(i2c,
215*4882a593Smuzhiyun 								(1 << page_len)
216*4882a593Smuzhiyun 								- 1);
217*4882a593Smuzhiyun 					if (ret)
218*4882a593Smuzhiyun 						goto err_ack;
219*4882a593Smuzhiyun 				}
220*4882a593Smuzhiyun 			}
221*4882a593Smuzhiyun 		}
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	ret = mtk_i2c_master_stop(i2c);
225*4882a593Smuzhiyun 	if (ret)
226*4882a593Smuzhiyun 		goto err_timeout;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	/* the return value is number of executed messages */
229*4882a593Smuzhiyun 	return i;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun err_ack:
232*4882a593Smuzhiyun 	ret = mtk_i2c_master_stop(i2c);
233*4882a593Smuzhiyun 	if (ret)
234*4882a593Smuzhiyun 		goto err_timeout;
235*4882a593Smuzhiyun 	return -ENXIO;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun err_timeout:
238*4882a593Smuzhiyun 	mtk_i2c_dump_reg(i2c);
239*4882a593Smuzhiyun 	mtk_i2c_reset(i2c);
240*4882a593Smuzhiyun 	return ret;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
mtk_i2c_func(struct i2c_adapter * a)243*4882a593Smuzhiyun static u32 mtk_i2c_func(struct i2c_adapter *a)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_PROTOCOL_MANGLING;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun static const struct i2c_algorithm mtk_i2c_algo = {
249*4882a593Smuzhiyun 	.master_xfer	= mtk_i2c_master_xfer,
250*4882a593Smuzhiyun 	.functionality	= mtk_i2c_func,
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun static const struct of_device_id i2c_mtk_dt_ids[] = {
254*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt7621-i2c" },
255*4882a593Smuzhiyun 	{ /* sentinel */ }
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, i2c_mtk_dt_ids);
259*4882a593Smuzhiyun 
mtk_i2c_init(struct mtk_i2c * i2c)260*4882a593Smuzhiyun static void mtk_i2c_init(struct mtk_i2c *i2c)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	i2c->clk_div = clk_get_rate(i2c->clk) / i2c->bus_freq - 1;
263*4882a593Smuzhiyun 	if (i2c->clk_div < 99)
264*4882a593Smuzhiyun 		i2c->clk_div = 99;
265*4882a593Smuzhiyun 	if (i2c->clk_div > SM0CTL0_CLK_DIV_MAX)
266*4882a593Smuzhiyun 		i2c->clk_div = SM0CTL0_CLK_DIV_MAX;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	mtk_i2c_reset(i2c);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
mtk_i2c_probe(struct platform_device * pdev)271*4882a593Smuzhiyun static int mtk_i2c_probe(struct platform_device *pdev)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	struct resource *res;
274*4882a593Smuzhiyun 	struct mtk_i2c *i2c;
275*4882a593Smuzhiyun 	struct i2c_adapter *adap;
276*4882a593Smuzhiyun 	int ret;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	i2c = devm_kzalloc(&pdev->dev, sizeof(struct mtk_i2c), GFP_KERNEL);
281*4882a593Smuzhiyun 	if (!i2c)
282*4882a593Smuzhiyun 		return -ENOMEM;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	i2c->base = devm_ioremap_resource(&pdev->dev, res);
285*4882a593Smuzhiyun 	if (IS_ERR(i2c->base))
286*4882a593Smuzhiyun 		return PTR_ERR(i2c->base);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	i2c->clk = devm_clk_get(&pdev->dev, NULL);
289*4882a593Smuzhiyun 	if (IS_ERR(i2c->clk)) {
290*4882a593Smuzhiyun 		dev_err(&pdev->dev, "no clock defined\n");
291*4882a593Smuzhiyun 		return PTR_ERR(i2c->clk);
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 	ret = clk_prepare_enable(i2c->clk);
294*4882a593Smuzhiyun 	if (ret) {
295*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unable to enable clock\n");
296*4882a593Smuzhiyun 		return ret;
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	i2c->dev = &pdev->dev;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	if (of_property_read_u32(pdev->dev.of_node, "clock-frequency",
302*4882a593Smuzhiyun 				 &i2c->bus_freq))
303*4882a593Smuzhiyun 		i2c->bus_freq = I2C_MAX_STANDARD_MODE_FREQ;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	if (i2c->bus_freq == 0) {
306*4882a593Smuzhiyun 		dev_warn(i2c->dev, "clock-frequency 0 not supported\n");
307*4882a593Smuzhiyun 		ret = -EINVAL;
308*4882a593Smuzhiyun 		goto err_disable_clk;
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	adap = &i2c->adap;
312*4882a593Smuzhiyun 	adap->owner = THIS_MODULE;
313*4882a593Smuzhiyun 	adap->algo = &mtk_i2c_algo;
314*4882a593Smuzhiyun 	adap->retries = 3;
315*4882a593Smuzhiyun 	adap->dev.parent = &pdev->dev;
316*4882a593Smuzhiyun 	i2c_set_adapdata(adap, i2c);
317*4882a593Smuzhiyun 	adap->dev.of_node = pdev->dev.of_node;
318*4882a593Smuzhiyun 	strlcpy(adap->name, dev_name(&pdev->dev), sizeof(adap->name));
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	platform_set_drvdata(pdev, i2c);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	mtk_i2c_init(i2c);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	ret = i2c_add_adapter(adap);
325*4882a593Smuzhiyun 	if (ret < 0)
326*4882a593Smuzhiyun 		goto err_disable_clk;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	dev_info(&pdev->dev, "clock %u kHz\n", i2c->bus_freq / 1000);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	return 0;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun err_disable_clk:
333*4882a593Smuzhiyun 	clk_disable_unprepare(i2c->clk);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	return ret;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
mtk_i2c_remove(struct platform_device * pdev)338*4882a593Smuzhiyun static int mtk_i2c_remove(struct platform_device *pdev)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	struct mtk_i2c *i2c = platform_get_drvdata(pdev);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	clk_disable_unprepare(i2c->clk);
343*4882a593Smuzhiyun 	i2c_del_adapter(&i2c->adap);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun static struct platform_driver mtk_i2c_driver = {
349*4882a593Smuzhiyun 	.probe		= mtk_i2c_probe,
350*4882a593Smuzhiyun 	.remove		= mtk_i2c_remove,
351*4882a593Smuzhiyun 	.driver		= {
352*4882a593Smuzhiyun 		.name	= "i2c-mt7621",
353*4882a593Smuzhiyun 		.of_match_table = i2c_mtk_dt_ids,
354*4882a593Smuzhiyun 	},
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun module_platform_driver(mtk_i2c_driver);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun MODULE_AUTHOR("Steven Liu");
360*4882a593Smuzhiyun MODULE_DESCRIPTION("MT7621 I2C host driver");
361*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
362*4882a593Smuzhiyun MODULE_ALIAS("platform:MT7621-I2C");
363