xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-mt65xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Xudong Chen <xudong.chen@mediatek.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/completion.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/dma-mapping.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <linux/i2c.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/kernel.h>
19*4882a593Smuzhiyun #include <linux/mm.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/of_address.h>
22*4882a593Smuzhiyun #include <linux/of_device.h>
23*4882a593Smuzhiyun #include <linux/of_irq.h>
24*4882a593Smuzhiyun #include <linux/platform_device.h>
25*4882a593Smuzhiyun #include <linux/scatterlist.h>
26*4882a593Smuzhiyun #include <linux/sched.h>
27*4882a593Smuzhiyun #include <linux/slab.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define I2C_RS_TRANSFER			(1 << 4)
30*4882a593Smuzhiyun #define I2C_ARB_LOST			(1 << 3)
31*4882a593Smuzhiyun #define I2C_HS_NACKERR			(1 << 2)
32*4882a593Smuzhiyun #define I2C_ACKERR			(1 << 1)
33*4882a593Smuzhiyun #define I2C_TRANSAC_COMP		(1 << 0)
34*4882a593Smuzhiyun #define I2C_TRANSAC_START		(1 << 0)
35*4882a593Smuzhiyun #define I2C_RS_MUL_CNFG			(1 << 15)
36*4882a593Smuzhiyun #define I2C_RS_MUL_TRIG			(1 << 14)
37*4882a593Smuzhiyun #define I2C_DCM_DISABLE			0x0000
38*4882a593Smuzhiyun #define I2C_IO_CONFIG_OPEN_DRAIN	0x0003
39*4882a593Smuzhiyun #define I2C_IO_CONFIG_PUSH_PULL		0x0000
40*4882a593Smuzhiyun #define I2C_SOFT_RST			0x0001
41*4882a593Smuzhiyun #define I2C_HANDSHAKE_RST		0x0020
42*4882a593Smuzhiyun #define I2C_FIFO_ADDR_CLR		0x0001
43*4882a593Smuzhiyun #define I2C_DELAY_LEN			0x0002
44*4882a593Smuzhiyun #define I2C_ST_START_CON		0x8001
45*4882a593Smuzhiyun #define I2C_FS_START_CON		0x1800
46*4882a593Smuzhiyun #define I2C_TIME_CLR_VALUE		0x0000
47*4882a593Smuzhiyun #define I2C_TIME_DEFAULT_VALUE		0x0003
48*4882a593Smuzhiyun #define I2C_WRRD_TRANAC_VALUE		0x0002
49*4882a593Smuzhiyun #define I2C_RD_TRANAC_VALUE		0x0001
50*4882a593Smuzhiyun #define I2C_SCL_MIS_COMP_VALUE		0x0000
51*4882a593Smuzhiyun #define I2C_CHN_CLR_FLAG		0x0000
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define I2C_DMA_CON_TX			0x0000
54*4882a593Smuzhiyun #define I2C_DMA_CON_RX			0x0001
55*4882a593Smuzhiyun #define I2C_DMA_ASYNC_MODE		0x0004
56*4882a593Smuzhiyun #define I2C_DMA_SKIP_CONFIG		0x0010
57*4882a593Smuzhiyun #define I2C_DMA_DIR_CHANGE		0x0200
58*4882a593Smuzhiyun #define I2C_DMA_START_EN		0x0001
59*4882a593Smuzhiyun #define I2C_DMA_INT_FLAG_NONE		0x0000
60*4882a593Smuzhiyun #define I2C_DMA_CLR_FLAG		0x0000
61*4882a593Smuzhiyun #define I2C_DMA_WARM_RST		0x0001
62*4882a593Smuzhiyun #define I2C_DMA_HARD_RST		0x0002
63*4882a593Smuzhiyun #define I2C_DMA_HANDSHAKE_RST		0x0004
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define MAX_SAMPLE_CNT_DIV		8
66*4882a593Smuzhiyun #define MAX_STEP_CNT_DIV		64
67*4882a593Smuzhiyun #define MAX_CLOCK_DIV			256
68*4882a593Smuzhiyun #define MAX_HS_STEP_CNT_DIV		8
69*4882a593Smuzhiyun #define I2C_STANDARD_MODE_BUFFER	(1000 / 2)
70*4882a593Smuzhiyun #define I2C_FAST_MODE_BUFFER		(300 / 2)
71*4882a593Smuzhiyun #define I2C_FAST_MODE_PLUS_BUFFER	(20 / 2)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define I2C_CONTROL_RS                  (0x1 << 1)
74*4882a593Smuzhiyun #define I2C_CONTROL_DMA_EN              (0x1 << 2)
75*4882a593Smuzhiyun #define I2C_CONTROL_CLK_EXT_EN          (0x1 << 3)
76*4882a593Smuzhiyun #define I2C_CONTROL_DIR_CHANGE          (0x1 << 4)
77*4882a593Smuzhiyun #define I2C_CONTROL_ACKERR_DET_EN       (0x1 << 5)
78*4882a593Smuzhiyun #define I2C_CONTROL_TRANSFER_LEN_CHANGE (0x1 << 6)
79*4882a593Smuzhiyun #define I2C_CONTROL_DMAACK_EN           (0x1 << 8)
80*4882a593Smuzhiyun #define I2C_CONTROL_ASYNC_MODE          (0x1 << 9)
81*4882a593Smuzhiyun #define I2C_CONTROL_WRAPPER             (0x1 << 0)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define I2C_DRV_NAME		"i2c-mt65xx"
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun enum DMA_REGS_OFFSET {
86*4882a593Smuzhiyun 	OFFSET_INT_FLAG = 0x0,
87*4882a593Smuzhiyun 	OFFSET_INT_EN = 0x04,
88*4882a593Smuzhiyun 	OFFSET_EN = 0x08,
89*4882a593Smuzhiyun 	OFFSET_RST = 0x0c,
90*4882a593Smuzhiyun 	OFFSET_CON = 0x18,
91*4882a593Smuzhiyun 	OFFSET_TX_MEM_ADDR = 0x1c,
92*4882a593Smuzhiyun 	OFFSET_RX_MEM_ADDR = 0x20,
93*4882a593Smuzhiyun 	OFFSET_TX_LEN = 0x24,
94*4882a593Smuzhiyun 	OFFSET_RX_LEN = 0x28,
95*4882a593Smuzhiyun 	OFFSET_TX_4G_MODE = 0x54,
96*4882a593Smuzhiyun 	OFFSET_RX_4G_MODE = 0x58,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun enum i2c_trans_st_rs {
100*4882a593Smuzhiyun 	I2C_TRANS_STOP = 0,
101*4882a593Smuzhiyun 	I2C_TRANS_REPEATED_START,
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun enum mtk_trans_op {
105*4882a593Smuzhiyun 	I2C_MASTER_WR = 1,
106*4882a593Smuzhiyun 	I2C_MASTER_RD,
107*4882a593Smuzhiyun 	I2C_MASTER_WRRD,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun enum I2C_REGS_OFFSET {
111*4882a593Smuzhiyun 	OFFSET_DATA_PORT,
112*4882a593Smuzhiyun 	OFFSET_SLAVE_ADDR,
113*4882a593Smuzhiyun 	OFFSET_INTR_MASK,
114*4882a593Smuzhiyun 	OFFSET_INTR_STAT,
115*4882a593Smuzhiyun 	OFFSET_CONTROL,
116*4882a593Smuzhiyun 	OFFSET_TRANSFER_LEN,
117*4882a593Smuzhiyun 	OFFSET_TRANSAC_LEN,
118*4882a593Smuzhiyun 	OFFSET_DELAY_LEN,
119*4882a593Smuzhiyun 	OFFSET_TIMING,
120*4882a593Smuzhiyun 	OFFSET_START,
121*4882a593Smuzhiyun 	OFFSET_EXT_CONF,
122*4882a593Smuzhiyun 	OFFSET_FIFO_STAT,
123*4882a593Smuzhiyun 	OFFSET_FIFO_THRESH,
124*4882a593Smuzhiyun 	OFFSET_FIFO_ADDR_CLR,
125*4882a593Smuzhiyun 	OFFSET_IO_CONFIG,
126*4882a593Smuzhiyun 	OFFSET_RSV_DEBUG,
127*4882a593Smuzhiyun 	OFFSET_HS,
128*4882a593Smuzhiyun 	OFFSET_SOFTRESET,
129*4882a593Smuzhiyun 	OFFSET_DCM_EN,
130*4882a593Smuzhiyun 	OFFSET_PATH_DIR,
131*4882a593Smuzhiyun 	OFFSET_DEBUGSTAT,
132*4882a593Smuzhiyun 	OFFSET_DEBUGCTRL,
133*4882a593Smuzhiyun 	OFFSET_TRANSFER_LEN_AUX,
134*4882a593Smuzhiyun 	OFFSET_CLOCK_DIV,
135*4882a593Smuzhiyun 	OFFSET_LTIMING,
136*4882a593Smuzhiyun 	OFFSET_SCL_HIGH_LOW_RATIO,
137*4882a593Smuzhiyun 	OFFSET_HS_SCL_HIGH_LOW_RATIO,
138*4882a593Smuzhiyun 	OFFSET_SCL_MIS_COMP_POINT,
139*4882a593Smuzhiyun 	OFFSET_STA_STO_AC_TIMING,
140*4882a593Smuzhiyun 	OFFSET_HS_STA_STO_AC_TIMING,
141*4882a593Smuzhiyun 	OFFSET_SDA_TIMING,
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun static const u16 mt_i2c_regs_v1[] = {
145*4882a593Smuzhiyun 	[OFFSET_DATA_PORT] = 0x0,
146*4882a593Smuzhiyun 	[OFFSET_SLAVE_ADDR] = 0x4,
147*4882a593Smuzhiyun 	[OFFSET_INTR_MASK] = 0x8,
148*4882a593Smuzhiyun 	[OFFSET_INTR_STAT] = 0xc,
149*4882a593Smuzhiyun 	[OFFSET_CONTROL] = 0x10,
150*4882a593Smuzhiyun 	[OFFSET_TRANSFER_LEN] = 0x14,
151*4882a593Smuzhiyun 	[OFFSET_TRANSAC_LEN] = 0x18,
152*4882a593Smuzhiyun 	[OFFSET_DELAY_LEN] = 0x1c,
153*4882a593Smuzhiyun 	[OFFSET_TIMING] = 0x20,
154*4882a593Smuzhiyun 	[OFFSET_START] = 0x24,
155*4882a593Smuzhiyun 	[OFFSET_EXT_CONF] = 0x28,
156*4882a593Smuzhiyun 	[OFFSET_FIFO_STAT] = 0x30,
157*4882a593Smuzhiyun 	[OFFSET_FIFO_THRESH] = 0x34,
158*4882a593Smuzhiyun 	[OFFSET_FIFO_ADDR_CLR] = 0x38,
159*4882a593Smuzhiyun 	[OFFSET_IO_CONFIG] = 0x40,
160*4882a593Smuzhiyun 	[OFFSET_RSV_DEBUG] = 0x44,
161*4882a593Smuzhiyun 	[OFFSET_HS] = 0x48,
162*4882a593Smuzhiyun 	[OFFSET_SOFTRESET] = 0x50,
163*4882a593Smuzhiyun 	[OFFSET_DCM_EN] = 0x54,
164*4882a593Smuzhiyun 	[OFFSET_PATH_DIR] = 0x60,
165*4882a593Smuzhiyun 	[OFFSET_DEBUGSTAT] = 0x64,
166*4882a593Smuzhiyun 	[OFFSET_DEBUGCTRL] = 0x68,
167*4882a593Smuzhiyun 	[OFFSET_TRANSFER_LEN_AUX] = 0x6c,
168*4882a593Smuzhiyun 	[OFFSET_CLOCK_DIV] = 0x70,
169*4882a593Smuzhiyun 	[OFFSET_SCL_HIGH_LOW_RATIO] = 0x74,
170*4882a593Smuzhiyun 	[OFFSET_HS_SCL_HIGH_LOW_RATIO] = 0x78,
171*4882a593Smuzhiyun 	[OFFSET_SCL_MIS_COMP_POINT] = 0x7C,
172*4882a593Smuzhiyun 	[OFFSET_STA_STO_AC_TIMING] = 0x80,
173*4882a593Smuzhiyun 	[OFFSET_HS_STA_STO_AC_TIMING] = 0x84,
174*4882a593Smuzhiyun 	[OFFSET_SDA_TIMING] = 0x88,
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun static const u16 mt_i2c_regs_v2[] = {
178*4882a593Smuzhiyun 	[OFFSET_DATA_PORT] = 0x0,
179*4882a593Smuzhiyun 	[OFFSET_SLAVE_ADDR] = 0x4,
180*4882a593Smuzhiyun 	[OFFSET_INTR_MASK] = 0x8,
181*4882a593Smuzhiyun 	[OFFSET_INTR_STAT] = 0xc,
182*4882a593Smuzhiyun 	[OFFSET_CONTROL] = 0x10,
183*4882a593Smuzhiyun 	[OFFSET_TRANSFER_LEN] = 0x14,
184*4882a593Smuzhiyun 	[OFFSET_TRANSAC_LEN] = 0x18,
185*4882a593Smuzhiyun 	[OFFSET_DELAY_LEN] = 0x1c,
186*4882a593Smuzhiyun 	[OFFSET_TIMING] = 0x20,
187*4882a593Smuzhiyun 	[OFFSET_START] = 0x24,
188*4882a593Smuzhiyun 	[OFFSET_EXT_CONF] = 0x28,
189*4882a593Smuzhiyun 	[OFFSET_LTIMING] = 0x2c,
190*4882a593Smuzhiyun 	[OFFSET_HS] = 0x30,
191*4882a593Smuzhiyun 	[OFFSET_IO_CONFIG] = 0x34,
192*4882a593Smuzhiyun 	[OFFSET_FIFO_ADDR_CLR] = 0x38,
193*4882a593Smuzhiyun 	[OFFSET_SDA_TIMING] = 0x3c,
194*4882a593Smuzhiyun 	[OFFSET_TRANSFER_LEN_AUX] = 0x44,
195*4882a593Smuzhiyun 	[OFFSET_CLOCK_DIV] = 0x48,
196*4882a593Smuzhiyun 	[OFFSET_SOFTRESET] = 0x50,
197*4882a593Smuzhiyun 	[OFFSET_SCL_MIS_COMP_POINT] = 0x90,
198*4882a593Smuzhiyun 	[OFFSET_DEBUGSTAT] = 0xe4,
199*4882a593Smuzhiyun 	[OFFSET_DEBUGCTRL] = 0xe8,
200*4882a593Smuzhiyun 	[OFFSET_FIFO_STAT] = 0xf4,
201*4882a593Smuzhiyun 	[OFFSET_FIFO_THRESH] = 0xf8,
202*4882a593Smuzhiyun 	[OFFSET_DCM_EN] = 0xf88,
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun struct mtk_i2c_compatible {
206*4882a593Smuzhiyun 	const struct i2c_adapter_quirks *quirks;
207*4882a593Smuzhiyun 	const u16 *regs;
208*4882a593Smuzhiyun 	unsigned char pmic_i2c: 1;
209*4882a593Smuzhiyun 	unsigned char dcm: 1;
210*4882a593Smuzhiyun 	unsigned char auto_restart: 1;
211*4882a593Smuzhiyun 	unsigned char aux_len_reg: 1;
212*4882a593Smuzhiyun 	unsigned char timing_adjust: 1;
213*4882a593Smuzhiyun 	unsigned char dma_sync: 1;
214*4882a593Smuzhiyun 	unsigned char ltiming_adjust: 1;
215*4882a593Smuzhiyun 	unsigned char apdma_sync: 1;
216*4882a593Smuzhiyun 	unsigned char max_dma_support;
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun struct mtk_i2c_ac_timing {
220*4882a593Smuzhiyun 	u16 htiming;
221*4882a593Smuzhiyun 	u16 ltiming;
222*4882a593Smuzhiyun 	u16 hs;
223*4882a593Smuzhiyun 	u16 ext;
224*4882a593Smuzhiyun 	u16 inter_clk_div;
225*4882a593Smuzhiyun 	u16 scl_hl_ratio;
226*4882a593Smuzhiyun 	u16 hs_scl_hl_ratio;
227*4882a593Smuzhiyun 	u16 sta_stop;
228*4882a593Smuzhiyun 	u16 hs_sta_stop;
229*4882a593Smuzhiyun 	u16 sda_timing;
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun struct mtk_i2c {
233*4882a593Smuzhiyun 	struct i2c_adapter adap;	/* i2c host adapter */
234*4882a593Smuzhiyun 	struct device *dev;
235*4882a593Smuzhiyun 	struct completion msg_complete;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	/* set in i2c probe */
238*4882a593Smuzhiyun 	void __iomem *base;		/* i2c base addr */
239*4882a593Smuzhiyun 	void __iomem *pdmabase;		/* dma base address*/
240*4882a593Smuzhiyun 	struct clk *clk_main;		/* main clock for i2c bus */
241*4882a593Smuzhiyun 	struct clk *clk_dma;		/* DMA clock for i2c via DMA */
242*4882a593Smuzhiyun 	struct clk *clk_pmic;		/* PMIC clock for i2c from PMIC */
243*4882a593Smuzhiyun 	struct clk *clk_arb;		/* Arbitrator clock for i2c */
244*4882a593Smuzhiyun 	bool have_pmic;			/* can use i2c pins from PMIC */
245*4882a593Smuzhiyun 	bool use_push_pull;		/* IO config push-pull mode */
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	u16 irq_stat;			/* interrupt status */
248*4882a593Smuzhiyun 	unsigned int clk_src_div;
249*4882a593Smuzhiyun 	unsigned int speed_hz;		/* The speed in transfer */
250*4882a593Smuzhiyun 	enum mtk_trans_op op;
251*4882a593Smuzhiyun 	u16 timing_reg;
252*4882a593Smuzhiyun 	u16 high_speed_reg;
253*4882a593Smuzhiyun 	u16 ltiming_reg;
254*4882a593Smuzhiyun 	unsigned char auto_restart;
255*4882a593Smuzhiyun 	bool ignore_restart_irq;
256*4882a593Smuzhiyun 	struct mtk_i2c_ac_timing ac_timing;
257*4882a593Smuzhiyun 	const struct mtk_i2c_compatible *dev_comp;
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /**
261*4882a593Smuzhiyun  * struct i2c_spec_values:
262*4882a593Smuzhiyun  * @min_low_ns: min LOW period of the SCL clock
263*4882a593Smuzhiyun  * @min_su_sta_ns: min set-up time for a repeated START condition
264*4882a593Smuzhiyun  * @max_hd_dat_ns: max data hold time
265*4882a593Smuzhiyun  * @min_su_dat_ns: min data set-up time
266*4882a593Smuzhiyun  */
267*4882a593Smuzhiyun struct i2c_spec_values {
268*4882a593Smuzhiyun 	unsigned int min_low_ns;
269*4882a593Smuzhiyun 	unsigned int min_su_sta_ns;
270*4882a593Smuzhiyun 	unsigned int max_hd_dat_ns;
271*4882a593Smuzhiyun 	unsigned int min_su_dat_ns;
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun static const struct i2c_spec_values standard_mode_spec = {
275*4882a593Smuzhiyun 	.min_low_ns = 4700 + I2C_STANDARD_MODE_BUFFER,
276*4882a593Smuzhiyun 	.min_su_sta_ns = 4700 + I2C_STANDARD_MODE_BUFFER,
277*4882a593Smuzhiyun 	.max_hd_dat_ns = 3450 - I2C_STANDARD_MODE_BUFFER,
278*4882a593Smuzhiyun 	.min_su_dat_ns = 250 + I2C_STANDARD_MODE_BUFFER,
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun static const struct i2c_spec_values fast_mode_spec = {
282*4882a593Smuzhiyun 	.min_low_ns = 1300 + I2C_FAST_MODE_BUFFER,
283*4882a593Smuzhiyun 	.min_su_sta_ns = 600 + I2C_FAST_MODE_BUFFER,
284*4882a593Smuzhiyun 	.max_hd_dat_ns = 900 - I2C_FAST_MODE_BUFFER,
285*4882a593Smuzhiyun 	.min_su_dat_ns = 100 + I2C_FAST_MODE_BUFFER,
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun static const struct i2c_spec_values fast_mode_plus_spec = {
289*4882a593Smuzhiyun 	.min_low_ns = 500 + I2C_FAST_MODE_PLUS_BUFFER,
290*4882a593Smuzhiyun 	.min_su_sta_ns = 260 + I2C_FAST_MODE_PLUS_BUFFER,
291*4882a593Smuzhiyun 	.max_hd_dat_ns = 400 - I2C_FAST_MODE_PLUS_BUFFER,
292*4882a593Smuzhiyun 	.min_su_dat_ns = 50 + I2C_FAST_MODE_PLUS_BUFFER,
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun static const struct i2c_adapter_quirks mt6577_i2c_quirks = {
296*4882a593Smuzhiyun 	.flags = I2C_AQ_COMB_WRITE_THEN_READ,
297*4882a593Smuzhiyun 	.max_num_msgs = 1,
298*4882a593Smuzhiyun 	.max_write_len = 255,
299*4882a593Smuzhiyun 	.max_read_len = 255,
300*4882a593Smuzhiyun 	.max_comb_1st_msg_len = 255,
301*4882a593Smuzhiyun 	.max_comb_2nd_msg_len = 31,
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static const struct i2c_adapter_quirks mt7622_i2c_quirks = {
305*4882a593Smuzhiyun 	.max_num_msgs = 255,
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun static const struct i2c_adapter_quirks mt8183_i2c_quirks = {
309*4882a593Smuzhiyun 	.flags = I2C_AQ_NO_ZERO_LEN,
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun static const struct mtk_i2c_compatible mt2712_compat = {
313*4882a593Smuzhiyun 	.regs = mt_i2c_regs_v1,
314*4882a593Smuzhiyun 	.pmic_i2c = 0,
315*4882a593Smuzhiyun 	.dcm = 1,
316*4882a593Smuzhiyun 	.auto_restart = 1,
317*4882a593Smuzhiyun 	.aux_len_reg = 1,
318*4882a593Smuzhiyun 	.timing_adjust = 1,
319*4882a593Smuzhiyun 	.dma_sync = 0,
320*4882a593Smuzhiyun 	.ltiming_adjust = 0,
321*4882a593Smuzhiyun 	.apdma_sync = 0,
322*4882a593Smuzhiyun 	.max_dma_support = 33,
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static const struct mtk_i2c_compatible mt6577_compat = {
326*4882a593Smuzhiyun 	.quirks = &mt6577_i2c_quirks,
327*4882a593Smuzhiyun 	.regs = mt_i2c_regs_v1,
328*4882a593Smuzhiyun 	.pmic_i2c = 0,
329*4882a593Smuzhiyun 	.dcm = 1,
330*4882a593Smuzhiyun 	.auto_restart = 0,
331*4882a593Smuzhiyun 	.aux_len_reg = 0,
332*4882a593Smuzhiyun 	.timing_adjust = 0,
333*4882a593Smuzhiyun 	.dma_sync = 0,
334*4882a593Smuzhiyun 	.ltiming_adjust = 0,
335*4882a593Smuzhiyun 	.apdma_sync = 0,
336*4882a593Smuzhiyun 	.max_dma_support = 32,
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun static const struct mtk_i2c_compatible mt6589_compat = {
340*4882a593Smuzhiyun 	.quirks = &mt6577_i2c_quirks,
341*4882a593Smuzhiyun 	.regs = mt_i2c_regs_v1,
342*4882a593Smuzhiyun 	.pmic_i2c = 1,
343*4882a593Smuzhiyun 	.dcm = 0,
344*4882a593Smuzhiyun 	.auto_restart = 0,
345*4882a593Smuzhiyun 	.aux_len_reg = 0,
346*4882a593Smuzhiyun 	.timing_adjust = 0,
347*4882a593Smuzhiyun 	.dma_sync = 0,
348*4882a593Smuzhiyun 	.ltiming_adjust = 0,
349*4882a593Smuzhiyun 	.apdma_sync = 0,
350*4882a593Smuzhiyun 	.max_dma_support = 32,
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun static const struct mtk_i2c_compatible mt7622_compat = {
354*4882a593Smuzhiyun 	.quirks = &mt7622_i2c_quirks,
355*4882a593Smuzhiyun 	.regs = mt_i2c_regs_v1,
356*4882a593Smuzhiyun 	.pmic_i2c = 0,
357*4882a593Smuzhiyun 	.dcm = 1,
358*4882a593Smuzhiyun 	.auto_restart = 1,
359*4882a593Smuzhiyun 	.aux_len_reg = 1,
360*4882a593Smuzhiyun 	.timing_adjust = 0,
361*4882a593Smuzhiyun 	.dma_sync = 0,
362*4882a593Smuzhiyun 	.ltiming_adjust = 0,
363*4882a593Smuzhiyun 	.apdma_sync = 0,
364*4882a593Smuzhiyun 	.max_dma_support = 32,
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun static const struct mtk_i2c_compatible mt8173_compat = {
368*4882a593Smuzhiyun 	.regs = mt_i2c_regs_v1,
369*4882a593Smuzhiyun 	.pmic_i2c = 0,
370*4882a593Smuzhiyun 	.dcm = 1,
371*4882a593Smuzhiyun 	.auto_restart = 1,
372*4882a593Smuzhiyun 	.aux_len_reg = 1,
373*4882a593Smuzhiyun 	.timing_adjust = 0,
374*4882a593Smuzhiyun 	.dma_sync = 0,
375*4882a593Smuzhiyun 	.ltiming_adjust = 0,
376*4882a593Smuzhiyun 	.apdma_sync = 0,
377*4882a593Smuzhiyun 	.max_dma_support = 33,
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun static const struct mtk_i2c_compatible mt8183_compat = {
381*4882a593Smuzhiyun 	.quirks = &mt8183_i2c_quirks,
382*4882a593Smuzhiyun 	.regs = mt_i2c_regs_v2,
383*4882a593Smuzhiyun 	.pmic_i2c = 0,
384*4882a593Smuzhiyun 	.dcm = 0,
385*4882a593Smuzhiyun 	.auto_restart = 1,
386*4882a593Smuzhiyun 	.aux_len_reg = 1,
387*4882a593Smuzhiyun 	.timing_adjust = 1,
388*4882a593Smuzhiyun 	.dma_sync = 1,
389*4882a593Smuzhiyun 	.ltiming_adjust = 1,
390*4882a593Smuzhiyun 	.apdma_sync = 0,
391*4882a593Smuzhiyun 	.max_dma_support = 33,
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun static const struct mtk_i2c_compatible mt8192_compat = {
395*4882a593Smuzhiyun 	.quirks = &mt8183_i2c_quirks,
396*4882a593Smuzhiyun 	.regs = mt_i2c_regs_v2,
397*4882a593Smuzhiyun 	.pmic_i2c = 0,
398*4882a593Smuzhiyun 	.dcm = 0,
399*4882a593Smuzhiyun 	.auto_restart = 1,
400*4882a593Smuzhiyun 	.aux_len_reg = 1,
401*4882a593Smuzhiyun 	.timing_adjust = 1,
402*4882a593Smuzhiyun 	.dma_sync = 1,
403*4882a593Smuzhiyun 	.ltiming_adjust = 1,
404*4882a593Smuzhiyun 	.apdma_sync = 1,
405*4882a593Smuzhiyun 	.max_dma_support = 36,
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun static const struct of_device_id mtk_i2c_of_match[] = {
409*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt2712-i2c", .data = &mt2712_compat },
410*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt6577-i2c", .data = &mt6577_compat },
411*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt6589-i2c", .data = &mt6589_compat },
412*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt7622-i2c", .data = &mt7622_compat },
413*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt8173-i2c", .data = &mt8173_compat },
414*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt8183-i2c", .data = &mt8183_compat },
415*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt8192-i2c", .data = &mt8192_compat },
416*4882a593Smuzhiyun 	{}
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mtk_i2c_of_match);
419*4882a593Smuzhiyun 
mtk_i2c_readw(struct mtk_i2c * i2c,enum I2C_REGS_OFFSET reg)420*4882a593Smuzhiyun static u16 mtk_i2c_readw(struct mtk_i2c *i2c, enum I2C_REGS_OFFSET reg)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	return readw(i2c->base + i2c->dev_comp->regs[reg]);
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
mtk_i2c_writew(struct mtk_i2c * i2c,u16 val,enum I2C_REGS_OFFSET reg)425*4882a593Smuzhiyun static void mtk_i2c_writew(struct mtk_i2c *i2c, u16 val,
426*4882a593Smuzhiyun 			   enum I2C_REGS_OFFSET reg)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	writew(val, i2c->base + i2c->dev_comp->regs[reg]);
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
mtk_i2c_clock_enable(struct mtk_i2c * i2c)431*4882a593Smuzhiyun static int mtk_i2c_clock_enable(struct mtk_i2c *i2c)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	int ret;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	ret = clk_prepare_enable(i2c->clk_dma);
436*4882a593Smuzhiyun 	if (ret)
437*4882a593Smuzhiyun 		return ret;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	ret = clk_prepare_enable(i2c->clk_main);
440*4882a593Smuzhiyun 	if (ret)
441*4882a593Smuzhiyun 		goto err_main;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	if (i2c->have_pmic) {
444*4882a593Smuzhiyun 		ret = clk_prepare_enable(i2c->clk_pmic);
445*4882a593Smuzhiyun 		if (ret)
446*4882a593Smuzhiyun 			goto err_pmic;
447*4882a593Smuzhiyun 	}
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	if (i2c->clk_arb) {
450*4882a593Smuzhiyun 		ret = clk_prepare_enable(i2c->clk_arb);
451*4882a593Smuzhiyun 		if (ret)
452*4882a593Smuzhiyun 			goto err_arb;
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	return 0;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun err_arb:
458*4882a593Smuzhiyun 	if (i2c->have_pmic)
459*4882a593Smuzhiyun 		clk_disable_unprepare(i2c->clk_pmic);
460*4882a593Smuzhiyun err_pmic:
461*4882a593Smuzhiyun 	clk_disable_unprepare(i2c->clk_main);
462*4882a593Smuzhiyun err_main:
463*4882a593Smuzhiyun 	clk_disable_unprepare(i2c->clk_dma);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	return ret;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
mtk_i2c_clock_disable(struct mtk_i2c * i2c)468*4882a593Smuzhiyun static void mtk_i2c_clock_disable(struct mtk_i2c *i2c)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	if (i2c->clk_arb)
471*4882a593Smuzhiyun 		clk_disable_unprepare(i2c->clk_arb);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	if (i2c->have_pmic)
474*4882a593Smuzhiyun 		clk_disable_unprepare(i2c->clk_pmic);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	clk_disable_unprepare(i2c->clk_main);
477*4882a593Smuzhiyun 	clk_disable_unprepare(i2c->clk_dma);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
mtk_i2c_init_hw(struct mtk_i2c * i2c)480*4882a593Smuzhiyun static void mtk_i2c_init_hw(struct mtk_i2c *i2c)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	u16 control_reg;
483*4882a593Smuzhiyun 	u16 intr_stat_reg;
484*4882a593Smuzhiyun 	u16 ext_conf_val;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	mtk_i2c_writew(i2c, I2C_CHN_CLR_FLAG, OFFSET_START);
487*4882a593Smuzhiyun 	intr_stat_reg = mtk_i2c_readw(i2c, OFFSET_INTR_STAT);
488*4882a593Smuzhiyun 	mtk_i2c_writew(i2c, intr_stat_reg, OFFSET_INTR_STAT);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	if (i2c->dev_comp->apdma_sync) {
491*4882a593Smuzhiyun 		writel(I2C_DMA_WARM_RST, i2c->pdmabase + OFFSET_RST);
492*4882a593Smuzhiyun 		udelay(10);
493*4882a593Smuzhiyun 		writel(I2C_DMA_CLR_FLAG, i2c->pdmabase + OFFSET_RST);
494*4882a593Smuzhiyun 		udelay(10);
495*4882a593Smuzhiyun 		writel(I2C_DMA_HANDSHAKE_RST | I2C_DMA_HARD_RST,
496*4882a593Smuzhiyun 		       i2c->pdmabase + OFFSET_RST);
497*4882a593Smuzhiyun 		mtk_i2c_writew(i2c, I2C_HANDSHAKE_RST | I2C_SOFT_RST,
498*4882a593Smuzhiyun 			       OFFSET_SOFTRESET);
499*4882a593Smuzhiyun 		udelay(10);
500*4882a593Smuzhiyun 		writel(I2C_DMA_CLR_FLAG, i2c->pdmabase + OFFSET_RST);
501*4882a593Smuzhiyun 		mtk_i2c_writew(i2c, I2C_CHN_CLR_FLAG, OFFSET_SOFTRESET);
502*4882a593Smuzhiyun 	} else {
503*4882a593Smuzhiyun 		writel(I2C_DMA_HARD_RST, i2c->pdmabase + OFFSET_RST);
504*4882a593Smuzhiyun 		udelay(50);
505*4882a593Smuzhiyun 		writel(I2C_DMA_CLR_FLAG, i2c->pdmabase + OFFSET_RST);
506*4882a593Smuzhiyun 		mtk_i2c_writew(i2c, I2C_SOFT_RST, OFFSET_SOFTRESET);
507*4882a593Smuzhiyun 	}
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	/* Set ioconfig */
510*4882a593Smuzhiyun 	if (i2c->use_push_pull)
511*4882a593Smuzhiyun 		mtk_i2c_writew(i2c, I2C_IO_CONFIG_PUSH_PULL, OFFSET_IO_CONFIG);
512*4882a593Smuzhiyun 	else
513*4882a593Smuzhiyun 		mtk_i2c_writew(i2c, I2C_IO_CONFIG_OPEN_DRAIN, OFFSET_IO_CONFIG);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	if (i2c->dev_comp->dcm)
516*4882a593Smuzhiyun 		mtk_i2c_writew(i2c, I2C_DCM_DISABLE, OFFSET_DCM_EN);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	mtk_i2c_writew(i2c, i2c->timing_reg, OFFSET_TIMING);
519*4882a593Smuzhiyun 	mtk_i2c_writew(i2c, i2c->high_speed_reg, OFFSET_HS);
520*4882a593Smuzhiyun 	if (i2c->dev_comp->ltiming_adjust)
521*4882a593Smuzhiyun 		mtk_i2c_writew(i2c, i2c->ltiming_reg, OFFSET_LTIMING);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	if (i2c->speed_hz <= I2C_MAX_STANDARD_MODE_FREQ)
524*4882a593Smuzhiyun 		ext_conf_val = I2C_ST_START_CON;
525*4882a593Smuzhiyun 	else
526*4882a593Smuzhiyun 		ext_conf_val = I2C_FS_START_CON;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	if (i2c->dev_comp->timing_adjust) {
529*4882a593Smuzhiyun 		ext_conf_val = i2c->ac_timing.ext;
530*4882a593Smuzhiyun 		mtk_i2c_writew(i2c, i2c->ac_timing.inter_clk_div,
531*4882a593Smuzhiyun 			       OFFSET_CLOCK_DIV);
532*4882a593Smuzhiyun 		mtk_i2c_writew(i2c, I2C_SCL_MIS_COMP_VALUE,
533*4882a593Smuzhiyun 			       OFFSET_SCL_MIS_COMP_POINT);
534*4882a593Smuzhiyun 		mtk_i2c_writew(i2c, i2c->ac_timing.sda_timing,
535*4882a593Smuzhiyun 			       OFFSET_SDA_TIMING);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 		if (i2c->dev_comp->ltiming_adjust) {
538*4882a593Smuzhiyun 			mtk_i2c_writew(i2c, i2c->ac_timing.htiming,
539*4882a593Smuzhiyun 				       OFFSET_TIMING);
540*4882a593Smuzhiyun 			mtk_i2c_writew(i2c, i2c->ac_timing.hs, OFFSET_HS);
541*4882a593Smuzhiyun 			mtk_i2c_writew(i2c, i2c->ac_timing.ltiming,
542*4882a593Smuzhiyun 				       OFFSET_LTIMING);
543*4882a593Smuzhiyun 		} else {
544*4882a593Smuzhiyun 			mtk_i2c_writew(i2c, i2c->ac_timing.scl_hl_ratio,
545*4882a593Smuzhiyun 				       OFFSET_SCL_HIGH_LOW_RATIO);
546*4882a593Smuzhiyun 			mtk_i2c_writew(i2c, i2c->ac_timing.hs_scl_hl_ratio,
547*4882a593Smuzhiyun 				       OFFSET_HS_SCL_HIGH_LOW_RATIO);
548*4882a593Smuzhiyun 			mtk_i2c_writew(i2c, i2c->ac_timing.sta_stop,
549*4882a593Smuzhiyun 				       OFFSET_STA_STO_AC_TIMING);
550*4882a593Smuzhiyun 			mtk_i2c_writew(i2c, i2c->ac_timing.hs_sta_stop,
551*4882a593Smuzhiyun 				       OFFSET_HS_STA_STO_AC_TIMING);
552*4882a593Smuzhiyun 		}
553*4882a593Smuzhiyun 	}
554*4882a593Smuzhiyun 	mtk_i2c_writew(i2c, ext_conf_val, OFFSET_EXT_CONF);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	/* If use i2c pin from PMIC mt6397 side, need set PATH_DIR first */
557*4882a593Smuzhiyun 	if (i2c->have_pmic)
558*4882a593Smuzhiyun 		mtk_i2c_writew(i2c, I2C_CONTROL_WRAPPER, OFFSET_PATH_DIR);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	control_reg = I2C_CONTROL_ACKERR_DET_EN |
561*4882a593Smuzhiyun 		      I2C_CONTROL_CLK_EXT_EN | I2C_CONTROL_DMA_EN;
562*4882a593Smuzhiyun 	if (i2c->dev_comp->dma_sync)
563*4882a593Smuzhiyun 		control_reg |= I2C_CONTROL_DMAACK_EN | I2C_CONTROL_ASYNC_MODE;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	mtk_i2c_writew(i2c, control_reg, OFFSET_CONTROL);
566*4882a593Smuzhiyun 	mtk_i2c_writew(i2c, I2C_DELAY_LEN, OFFSET_DELAY_LEN);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
mtk_i2c_get_spec(unsigned int speed)569*4882a593Smuzhiyun static const struct i2c_spec_values *mtk_i2c_get_spec(unsigned int speed)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	if (speed <= I2C_MAX_STANDARD_MODE_FREQ)
572*4882a593Smuzhiyun 		return &standard_mode_spec;
573*4882a593Smuzhiyun 	else if (speed <= I2C_MAX_FAST_MODE_FREQ)
574*4882a593Smuzhiyun 		return &fast_mode_spec;
575*4882a593Smuzhiyun 	else
576*4882a593Smuzhiyun 		return &fast_mode_plus_spec;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun 
mtk_i2c_max_step_cnt(unsigned int target_speed)579*4882a593Smuzhiyun static int mtk_i2c_max_step_cnt(unsigned int target_speed)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun 	if (target_speed > I2C_MAX_FAST_MODE_PLUS_FREQ)
582*4882a593Smuzhiyun 		return MAX_HS_STEP_CNT_DIV;
583*4882a593Smuzhiyun 	else
584*4882a593Smuzhiyun 		return MAX_STEP_CNT_DIV;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun /*
588*4882a593Smuzhiyun  * Check and Calculate i2c ac-timing
589*4882a593Smuzhiyun  *
590*4882a593Smuzhiyun  * Hardware design:
591*4882a593Smuzhiyun  * sample_ns = (1000000000 * (sample_cnt + 1)) / clk_src
592*4882a593Smuzhiyun  * xxx_cnt_div =  spec->min_xxx_ns / sample_ns
593*4882a593Smuzhiyun  *
594*4882a593Smuzhiyun  * Sample_ns is rounded down for xxx_cnt_div would be greater
595*4882a593Smuzhiyun  * than the smallest spec.
596*4882a593Smuzhiyun  * The sda_timing is chosen as the middle value between
597*4882a593Smuzhiyun  * the largest and smallest.
598*4882a593Smuzhiyun  */
mtk_i2c_check_ac_timing(struct mtk_i2c * i2c,unsigned int clk_src,unsigned int check_speed,unsigned int step_cnt,unsigned int sample_cnt)599*4882a593Smuzhiyun static int mtk_i2c_check_ac_timing(struct mtk_i2c *i2c,
600*4882a593Smuzhiyun 				   unsigned int clk_src,
601*4882a593Smuzhiyun 				   unsigned int check_speed,
602*4882a593Smuzhiyun 				   unsigned int step_cnt,
603*4882a593Smuzhiyun 				   unsigned int sample_cnt)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	const struct i2c_spec_values *spec;
606*4882a593Smuzhiyun 	unsigned int su_sta_cnt, low_cnt, high_cnt, max_step_cnt;
607*4882a593Smuzhiyun 	unsigned int sda_max, sda_min, clk_ns, max_sta_cnt = 0x3f;
608*4882a593Smuzhiyun 	unsigned int sample_ns = div_u64(1000000000ULL * (sample_cnt + 1),
609*4882a593Smuzhiyun 					 clk_src);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	if (!i2c->dev_comp->timing_adjust)
612*4882a593Smuzhiyun 		return 0;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	if (i2c->dev_comp->ltiming_adjust)
615*4882a593Smuzhiyun 		max_sta_cnt = 0x100;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	spec = mtk_i2c_get_spec(check_speed);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	if (i2c->dev_comp->ltiming_adjust)
620*4882a593Smuzhiyun 		clk_ns = 1000000000 / clk_src;
621*4882a593Smuzhiyun 	else
622*4882a593Smuzhiyun 		clk_ns = sample_ns / 2;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	su_sta_cnt = DIV_ROUND_UP(spec->min_su_sta_ns, clk_ns);
625*4882a593Smuzhiyun 	if (su_sta_cnt > max_sta_cnt)
626*4882a593Smuzhiyun 		return -1;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	low_cnt = DIV_ROUND_UP(spec->min_low_ns, sample_ns);
629*4882a593Smuzhiyun 	max_step_cnt = mtk_i2c_max_step_cnt(check_speed);
630*4882a593Smuzhiyun 	if ((2 * step_cnt) > low_cnt && low_cnt < max_step_cnt) {
631*4882a593Smuzhiyun 		if (low_cnt > step_cnt) {
632*4882a593Smuzhiyun 			high_cnt = 2 * step_cnt - low_cnt;
633*4882a593Smuzhiyun 		} else {
634*4882a593Smuzhiyun 			high_cnt = step_cnt;
635*4882a593Smuzhiyun 			low_cnt = step_cnt;
636*4882a593Smuzhiyun 		}
637*4882a593Smuzhiyun 	} else {
638*4882a593Smuzhiyun 		return -2;
639*4882a593Smuzhiyun 	}
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	sda_max = spec->max_hd_dat_ns / sample_ns;
642*4882a593Smuzhiyun 	if (sda_max > low_cnt)
643*4882a593Smuzhiyun 		sda_max = 0;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	sda_min = DIV_ROUND_UP(spec->min_su_dat_ns, sample_ns);
646*4882a593Smuzhiyun 	if (sda_min < low_cnt)
647*4882a593Smuzhiyun 		sda_min = 0;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	if (sda_min > sda_max)
650*4882a593Smuzhiyun 		return -3;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	if (check_speed > I2C_MAX_FAST_MODE_PLUS_FREQ) {
653*4882a593Smuzhiyun 		if (i2c->dev_comp->ltiming_adjust) {
654*4882a593Smuzhiyun 			i2c->ac_timing.hs = I2C_TIME_DEFAULT_VALUE |
655*4882a593Smuzhiyun 				(sample_cnt << 12) | (high_cnt << 8);
656*4882a593Smuzhiyun 			i2c->ac_timing.ltiming &= ~GENMASK(15, 9);
657*4882a593Smuzhiyun 			i2c->ac_timing.ltiming |= (sample_cnt << 12) |
658*4882a593Smuzhiyun 				(low_cnt << 9);
659*4882a593Smuzhiyun 			i2c->ac_timing.ext &= ~GENMASK(7, 1);
660*4882a593Smuzhiyun 			i2c->ac_timing.ext |= (su_sta_cnt << 1) | (1 << 0);
661*4882a593Smuzhiyun 		} else {
662*4882a593Smuzhiyun 			i2c->ac_timing.hs_scl_hl_ratio = (1 << 12) |
663*4882a593Smuzhiyun 				(high_cnt << 6) | low_cnt;
664*4882a593Smuzhiyun 			i2c->ac_timing.hs_sta_stop = (su_sta_cnt << 8) |
665*4882a593Smuzhiyun 				su_sta_cnt;
666*4882a593Smuzhiyun 		}
667*4882a593Smuzhiyun 		i2c->ac_timing.sda_timing &= ~GENMASK(11, 6);
668*4882a593Smuzhiyun 		i2c->ac_timing.sda_timing |= (1 << 12) |
669*4882a593Smuzhiyun 			((sda_max + sda_min) / 2) << 6;
670*4882a593Smuzhiyun 	} else {
671*4882a593Smuzhiyun 		if (i2c->dev_comp->ltiming_adjust) {
672*4882a593Smuzhiyun 			i2c->ac_timing.htiming = (sample_cnt << 8) | (high_cnt);
673*4882a593Smuzhiyun 			i2c->ac_timing.ltiming = (sample_cnt << 6) | (low_cnt);
674*4882a593Smuzhiyun 			i2c->ac_timing.ext = (su_sta_cnt << 8) | (1 << 0);
675*4882a593Smuzhiyun 		} else {
676*4882a593Smuzhiyun 			i2c->ac_timing.scl_hl_ratio = (1 << 12) |
677*4882a593Smuzhiyun 				(high_cnt << 6) | low_cnt;
678*4882a593Smuzhiyun 			i2c->ac_timing.sta_stop = (su_sta_cnt << 8) |
679*4882a593Smuzhiyun 				su_sta_cnt;
680*4882a593Smuzhiyun 		}
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 		i2c->ac_timing.sda_timing = (1 << 12) |
683*4882a593Smuzhiyun 			(sda_max + sda_min) / 2;
684*4882a593Smuzhiyun 	}
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	return 0;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun /*
690*4882a593Smuzhiyun  * Calculate i2c port speed
691*4882a593Smuzhiyun  *
692*4882a593Smuzhiyun  * Hardware design:
693*4882a593Smuzhiyun  * i2c_bus_freq = parent_clk / (clock_div * 2 * sample_cnt * step_cnt)
694*4882a593Smuzhiyun  * clock_div: fixed in hardware, but may be various in different SoCs
695*4882a593Smuzhiyun  *
696*4882a593Smuzhiyun  * The calculation want to pick the highest bus frequency that is still
697*4882a593Smuzhiyun  * less than or equal to i2c->speed_hz. The calculation try to get
698*4882a593Smuzhiyun  * sample_cnt and step_cn
699*4882a593Smuzhiyun  */
mtk_i2c_calculate_speed(struct mtk_i2c * i2c,unsigned int clk_src,unsigned int target_speed,unsigned int * timing_step_cnt,unsigned int * timing_sample_cnt)700*4882a593Smuzhiyun static int mtk_i2c_calculate_speed(struct mtk_i2c *i2c, unsigned int clk_src,
701*4882a593Smuzhiyun 				   unsigned int target_speed,
702*4882a593Smuzhiyun 				   unsigned int *timing_step_cnt,
703*4882a593Smuzhiyun 				   unsigned int *timing_sample_cnt)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun 	unsigned int step_cnt;
706*4882a593Smuzhiyun 	unsigned int sample_cnt;
707*4882a593Smuzhiyun 	unsigned int max_step_cnt;
708*4882a593Smuzhiyun 	unsigned int base_sample_cnt = MAX_SAMPLE_CNT_DIV;
709*4882a593Smuzhiyun 	unsigned int base_step_cnt;
710*4882a593Smuzhiyun 	unsigned int opt_div;
711*4882a593Smuzhiyun 	unsigned int best_mul;
712*4882a593Smuzhiyun 	unsigned int cnt_mul;
713*4882a593Smuzhiyun 	int ret = -EINVAL;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	if (target_speed > I2C_MAX_HIGH_SPEED_MODE_FREQ)
716*4882a593Smuzhiyun 		target_speed = I2C_MAX_HIGH_SPEED_MODE_FREQ;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	max_step_cnt = mtk_i2c_max_step_cnt(target_speed);
719*4882a593Smuzhiyun 	base_step_cnt = max_step_cnt;
720*4882a593Smuzhiyun 	/* Find the best combination */
721*4882a593Smuzhiyun 	opt_div = DIV_ROUND_UP(clk_src >> 1, target_speed);
722*4882a593Smuzhiyun 	best_mul = MAX_SAMPLE_CNT_DIV * max_step_cnt;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	/* Search for the best pair (sample_cnt, step_cnt) with
725*4882a593Smuzhiyun 	 * 0 < sample_cnt < MAX_SAMPLE_CNT_DIV
726*4882a593Smuzhiyun 	 * 0 < step_cnt < max_step_cnt
727*4882a593Smuzhiyun 	 * sample_cnt * step_cnt >= opt_div
728*4882a593Smuzhiyun 	 * optimizing for sample_cnt * step_cnt being minimal
729*4882a593Smuzhiyun 	 */
730*4882a593Smuzhiyun 	for (sample_cnt = 1; sample_cnt <= MAX_SAMPLE_CNT_DIV; sample_cnt++) {
731*4882a593Smuzhiyun 		step_cnt = DIV_ROUND_UP(opt_div, sample_cnt);
732*4882a593Smuzhiyun 		cnt_mul = step_cnt * sample_cnt;
733*4882a593Smuzhiyun 		if (step_cnt > max_step_cnt)
734*4882a593Smuzhiyun 			continue;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 		if (cnt_mul < best_mul) {
737*4882a593Smuzhiyun 			ret = mtk_i2c_check_ac_timing(i2c, clk_src,
738*4882a593Smuzhiyun 				target_speed, step_cnt - 1, sample_cnt - 1);
739*4882a593Smuzhiyun 			if (ret)
740*4882a593Smuzhiyun 				continue;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 			best_mul = cnt_mul;
743*4882a593Smuzhiyun 			base_sample_cnt = sample_cnt;
744*4882a593Smuzhiyun 			base_step_cnt = step_cnt;
745*4882a593Smuzhiyun 			if (best_mul == opt_div)
746*4882a593Smuzhiyun 				break;
747*4882a593Smuzhiyun 		}
748*4882a593Smuzhiyun 	}
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	if (ret)
751*4882a593Smuzhiyun 		return -EINVAL;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	sample_cnt = base_sample_cnt;
754*4882a593Smuzhiyun 	step_cnt = base_step_cnt;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	if ((clk_src / (2 * sample_cnt * step_cnt)) > target_speed) {
757*4882a593Smuzhiyun 		/* In this case, hardware can't support such
758*4882a593Smuzhiyun 		 * low i2c_bus_freq
759*4882a593Smuzhiyun 		 */
760*4882a593Smuzhiyun 		dev_dbg(i2c->dev, "Unsupported speed (%uhz)\n",	target_speed);
761*4882a593Smuzhiyun 		return -EINVAL;
762*4882a593Smuzhiyun 	}
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	*timing_step_cnt = step_cnt - 1;
765*4882a593Smuzhiyun 	*timing_sample_cnt = sample_cnt - 1;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	return 0;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
mtk_i2c_set_speed(struct mtk_i2c * i2c,unsigned int parent_clk)770*4882a593Smuzhiyun static int mtk_i2c_set_speed(struct mtk_i2c *i2c, unsigned int parent_clk)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	unsigned int clk_src;
773*4882a593Smuzhiyun 	unsigned int step_cnt;
774*4882a593Smuzhiyun 	unsigned int sample_cnt;
775*4882a593Smuzhiyun 	unsigned int l_step_cnt;
776*4882a593Smuzhiyun 	unsigned int l_sample_cnt;
777*4882a593Smuzhiyun 	unsigned int target_speed;
778*4882a593Smuzhiyun 	unsigned int clk_div;
779*4882a593Smuzhiyun 	unsigned int max_clk_div;
780*4882a593Smuzhiyun 	int ret;
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	target_speed = i2c->speed_hz;
783*4882a593Smuzhiyun 	parent_clk /= i2c->clk_src_div;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	if (i2c->dev_comp->timing_adjust)
786*4882a593Smuzhiyun 		max_clk_div = MAX_CLOCK_DIV;
787*4882a593Smuzhiyun 	else
788*4882a593Smuzhiyun 		max_clk_div = 1;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	for (clk_div = 1; clk_div <= max_clk_div; clk_div++) {
791*4882a593Smuzhiyun 		clk_src = parent_clk / clk_div;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 		if (target_speed > I2C_MAX_FAST_MODE_PLUS_FREQ) {
794*4882a593Smuzhiyun 			/* Set master code speed register */
795*4882a593Smuzhiyun 			ret = mtk_i2c_calculate_speed(i2c, clk_src,
796*4882a593Smuzhiyun 						      I2C_MAX_FAST_MODE_FREQ,
797*4882a593Smuzhiyun 						      &l_step_cnt,
798*4882a593Smuzhiyun 						      &l_sample_cnt);
799*4882a593Smuzhiyun 			if (ret < 0)
800*4882a593Smuzhiyun 				continue;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 			i2c->timing_reg = (l_sample_cnt << 8) | l_step_cnt;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 			/* Set the high speed mode register */
805*4882a593Smuzhiyun 			ret = mtk_i2c_calculate_speed(i2c, clk_src,
806*4882a593Smuzhiyun 						      target_speed, &step_cnt,
807*4882a593Smuzhiyun 						      &sample_cnt);
808*4882a593Smuzhiyun 			if (ret < 0)
809*4882a593Smuzhiyun 				continue;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 			i2c->high_speed_reg = I2C_TIME_DEFAULT_VALUE |
812*4882a593Smuzhiyun 					(sample_cnt << 12) | (step_cnt << 8);
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 			if (i2c->dev_comp->ltiming_adjust)
815*4882a593Smuzhiyun 				i2c->ltiming_reg =
816*4882a593Smuzhiyun 					(l_sample_cnt << 6) | l_step_cnt |
817*4882a593Smuzhiyun 					(sample_cnt << 12) | (step_cnt << 9);
818*4882a593Smuzhiyun 		} else {
819*4882a593Smuzhiyun 			ret = mtk_i2c_calculate_speed(i2c, clk_src,
820*4882a593Smuzhiyun 						      target_speed, &l_step_cnt,
821*4882a593Smuzhiyun 						      &l_sample_cnt);
822*4882a593Smuzhiyun 			if (ret < 0)
823*4882a593Smuzhiyun 				continue;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 			i2c->timing_reg = (l_sample_cnt << 8) | l_step_cnt;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 			/* Disable the high speed transaction */
828*4882a593Smuzhiyun 			i2c->high_speed_reg = I2C_TIME_CLR_VALUE;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 			if (i2c->dev_comp->ltiming_adjust)
831*4882a593Smuzhiyun 				i2c->ltiming_reg =
832*4882a593Smuzhiyun 					(l_sample_cnt << 6) | l_step_cnt;
833*4882a593Smuzhiyun 		}
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 		break;
836*4882a593Smuzhiyun 	}
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	i2c->ac_timing.inter_clk_div = clk_div - 1;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	return 0;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun 
mtk_i2c_do_transfer(struct mtk_i2c * i2c,struct i2c_msg * msgs,int num,int left_num)843*4882a593Smuzhiyun static int mtk_i2c_do_transfer(struct mtk_i2c *i2c, struct i2c_msg *msgs,
844*4882a593Smuzhiyun 			       int num, int left_num)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun 	u16 addr_reg;
847*4882a593Smuzhiyun 	u16 start_reg;
848*4882a593Smuzhiyun 	u16 control_reg;
849*4882a593Smuzhiyun 	u16 restart_flag = 0;
850*4882a593Smuzhiyun 	u16 dma_sync = 0;
851*4882a593Smuzhiyun 	u32 reg_4g_mode;
852*4882a593Smuzhiyun 	u8 *dma_rd_buf = NULL;
853*4882a593Smuzhiyun 	u8 *dma_wr_buf = NULL;
854*4882a593Smuzhiyun 	dma_addr_t rpaddr = 0;
855*4882a593Smuzhiyun 	dma_addr_t wpaddr = 0;
856*4882a593Smuzhiyun 	int ret;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	i2c->irq_stat = 0;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	if (i2c->auto_restart)
861*4882a593Smuzhiyun 		restart_flag = I2C_RS_TRANSFER;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	reinit_completion(&i2c->msg_complete);
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	control_reg = mtk_i2c_readw(i2c, OFFSET_CONTROL) &
866*4882a593Smuzhiyun 			~(I2C_CONTROL_DIR_CHANGE | I2C_CONTROL_RS);
867*4882a593Smuzhiyun 	if ((i2c->speed_hz > I2C_MAX_FAST_MODE_PLUS_FREQ) || (left_num >= 1))
868*4882a593Smuzhiyun 		control_reg |= I2C_CONTROL_RS;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	if (i2c->op == I2C_MASTER_WRRD)
871*4882a593Smuzhiyun 		control_reg |= I2C_CONTROL_DIR_CHANGE | I2C_CONTROL_RS;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	mtk_i2c_writew(i2c, control_reg, OFFSET_CONTROL);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	addr_reg = i2c_8bit_addr_from_msg(msgs);
876*4882a593Smuzhiyun 	mtk_i2c_writew(i2c, addr_reg, OFFSET_SLAVE_ADDR);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	/* Clear interrupt status */
879*4882a593Smuzhiyun 	mtk_i2c_writew(i2c, restart_flag | I2C_HS_NACKERR | I2C_ACKERR |
880*4882a593Smuzhiyun 			    I2C_ARB_LOST | I2C_TRANSAC_COMP, OFFSET_INTR_STAT);
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	mtk_i2c_writew(i2c, I2C_FIFO_ADDR_CLR, OFFSET_FIFO_ADDR_CLR);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	/* Enable interrupt */
885*4882a593Smuzhiyun 	mtk_i2c_writew(i2c, restart_flag | I2C_HS_NACKERR | I2C_ACKERR |
886*4882a593Smuzhiyun 			    I2C_ARB_LOST | I2C_TRANSAC_COMP, OFFSET_INTR_MASK);
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	/* Set transfer and transaction len */
889*4882a593Smuzhiyun 	if (i2c->op == I2C_MASTER_WRRD) {
890*4882a593Smuzhiyun 		if (i2c->dev_comp->aux_len_reg) {
891*4882a593Smuzhiyun 			mtk_i2c_writew(i2c, msgs->len, OFFSET_TRANSFER_LEN);
892*4882a593Smuzhiyun 			mtk_i2c_writew(i2c, (msgs + 1)->len,
893*4882a593Smuzhiyun 					    OFFSET_TRANSFER_LEN_AUX);
894*4882a593Smuzhiyun 		} else {
895*4882a593Smuzhiyun 			mtk_i2c_writew(i2c, msgs->len | ((msgs + 1)->len) << 8,
896*4882a593Smuzhiyun 					    OFFSET_TRANSFER_LEN);
897*4882a593Smuzhiyun 		}
898*4882a593Smuzhiyun 		mtk_i2c_writew(i2c, I2C_WRRD_TRANAC_VALUE, OFFSET_TRANSAC_LEN);
899*4882a593Smuzhiyun 	} else {
900*4882a593Smuzhiyun 		mtk_i2c_writew(i2c, msgs->len, OFFSET_TRANSFER_LEN);
901*4882a593Smuzhiyun 		mtk_i2c_writew(i2c, num, OFFSET_TRANSAC_LEN);
902*4882a593Smuzhiyun 	}
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	if (i2c->dev_comp->apdma_sync) {
905*4882a593Smuzhiyun 		dma_sync = I2C_DMA_SKIP_CONFIG | I2C_DMA_ASYNC_MODE;
906*4882a593Smuzhiyun 		if (i2c->op == I2C_MASTER_WRRD)
907*4882a593Smuzhiyun 			dma_sync |= I2C_DMA_DIR_CHANGE;
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	/* Prepare buffer data to start transfer */
911*4882a593Smuzhiyun 	if (i2c->op == I2C_MASTER_RD) {
912*4882a593Smuzhiyun 		writel(I2C_DMA_INT_FLAG_NONE, i2c->pdmabase + OFFSET_INT_FLAG);
913*4882a593Smuzhiyun 		writel(I2C_DMA_CON_RX | dma_sync, i2c->pdmabase + OFFSET_CON);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 		dma_rd_buf = i2c_get_dma_safe_msg_buf(msgs, 1);
916*4882a593Smuzhiyun 		if (!dma_rd_buf)
917*4882a593Smuzhiyun 			return -ENOMEM;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 		rpaddr = dma_map_single(i2c->dev, dma_rd_buf,
920*4882a593Smuzhiyun 					msgs->len, DMA_FROM_DEVICE);
921*4882a593Smuzhiyun 		if (dma_mapping_error(i2c->dev, rpaddr)) {
922*4882a593Smuzhiyun 			i2c_put_dma_safe_msg_buf(dma_rd_buf, msgs, false);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 			return -ENOMEM;
925*4882a593Smuzhiyun 		}
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 		if (i2c->dev_comp->max_dma_support > 32) {
928*4882a593Smuzhiyun 			reg_4g_mode = upper_32_bits(rpaddr);
929*4882a593Smuzhiyun 			writel(reg_4g_mode, i2c->pdmabase + OFFSET_RX_4G_MODE);
930*4882a593Smuzhiyun 		}
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 		writel((u32)rpaddr, i2c->pdmabase + OFFSET_RX_MEM_ADDR);
933*4882a593Smuzhiyun 		writel(msgs->len, i2c->pdmabase + OFFSET_RX_LEN);
934*4882a593Smuzhiyun 	} else if (i2c->op == I2C_MASTER_WR) {
935*4882a593Smuzhiyun 		writel(I2C_DMA_INT_FLAG_NONE, i2c->pdmabase + OFFSET_INT_FLAG);
936*4882a593Smuzhiyun 		writel(I2C_DMA_CON_TX | dma_sync, i2c->pdmabase + OFFSET_CON);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 		dma_wr_buf = i2c_get_dma_safe_msg_buf(msgs, 1);
939*4882a593Smuzhiyun 		if (!dma_wr_buf)
940*4882a593Smuzhiyun 			return -ENOMEM;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 		wpaddr = dma_map_single(i2c->dev, dma_wr_buf,
943*4882a593Smuzhiyun 					msgs->len, DMA_TO_DEVICE);
944*4882a593Smuzhiyun 		if (dma_mapping_error(i2c->dev, wpaddr)) {
945*4882a593Smuzhiyun 			i2c_put_dma_safe_msg_buf(dma_wr_buf, msgs, false);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 			return -ENOMEM;
948*4882a593Smuzhiyun 		}
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 		if (i2c->dev_comp->max_dma_support > 32) {
951*4882a593Smuzhiyun 			reg_4g_mode = upper_32_bits(wpaddr);
952*4882a593Smuzhiyun 			writel(reg_4g_mode, i2c->pdmabase + OFFSET_TX_4G_MODE);
953*4882a593Smuzhiyun 		}
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 		writel((u32)wpaddr, i2c->pdmabase + OFFSET_TX_MEM_ADDR);
956*4882a593Smuzhiyun 		writel(msgs->len, i2c->pdmabase + OFFSET_TX_LEN);
957*4882a593Smuzhiyun 	} else {
958*4882a593Smuzhiyun 		writel(I2C_DMA_CLR_FLAG, i2c->pdmabase + OFFSET_INT_FLAG);
959*4882a593Smuzhiyun 		writel(I2C_DMA_CLR_FLAG | dma_sync, i2c->pdmabase + OFFSET_CON);
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 		dma_wr_buf = i2c_get_dma_safe_msg_buf(msgs, 1);
962*4882a593Smuzhiyun 		if (!dma_wr_buf)
963*4882a593Smuzhiyun 			return -ENOMEM;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 		wpaddr = dma_map_single(i2c->dev, dma_wr_buf,
966*4882a593Smuzhiyun 					msgs->len, DMA_TO_DEVICE);
967*4882a593Smuzhiyun 		if (dma_mapping_error(i2c->dev, wpaddr)) {
968*4882a593Smuzhiyun 			i2c_put_dma_safe_msg_buf(dma_wr_buf, msgs, false);
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 			return -ENOMEM;
971*4882a593Smuzhiyun 		}
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 		dma_rd_buf = i2c_get_dma_safe_msg_buf((msgs + 1), 1);
974*4882a593Smuzhiyun 		if (!dma_rd_buf) {
975*4882a593Smuzhiyun 			dma_unmap_single(i2c->dev, wpaddr,
976*4882a593Smuzhiyun 					 msgs->len, DMA_TO_DEVICE);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 			i2c_put_dma_safe_msg_buf(dma_wr_buf, msgs, false);
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 			return -ENOMEM;
981*4882a593Smuzhiyun 		}
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 		rpaddr = dma_map_single(i2c->dev, dma_rd_buf,
984*4882a593Smuzhiyun 					(msgs + 1)->len,
985*4882a593Smuzhiyun 					DMA_FROM_DEVICE);
986*4882a593Smuzhiyun 		if (dma_mapping_error(i2c->dev, rpaddr)) {
987*4882a593Smuzhiyun 			dma_unmap_single(i2c->dev, wpaddr,
988*4882a593Smuzhiyun 					 msgs->len, DMA_TO_DEVICE);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 			i2c_put_dma_safe_msg_buf(dma_wr_buf, msgs, false);
991*4882a593Smuzhiyun 			i2c_put_dma_safe_msg_buf(dma_rd_buf, (msgs + 1), false);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 			return -ENOMEM;
994*4882a593Smuzhiyun 		}
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 		if (i2c->dev_comp->max_dma_support > 32) {
997*4882a593Smuzhiyun 			reg_4g_mode = upper_32_bits(wpaddr);
998*4882a593Smuzhiyun 			writel(reg_4g_mode, i2c->pdmabase + OFFSET_TX_4G_MODE);
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 			reg_4g_mode = upper_32_bits(rpaddr);
1001*4882a593Smuzhiyun 			writel(reg_4g_mode, i2c->pdmabase + OFFSET_RX_4G_MODE);
1002*4882a593Smuzhiyun 		}
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 		writel((u32)wpaddr, i2c->pdmabase + OFFSET_TX_MEM_ADDR);
1005*4882a593Smuzhiyun 		writel((u32)rpaddr, i2c->pdmabase + OFFSET_RX_MEM_ADDR);
1006*4882a593Smuzhiyun 		writel(msgs->len, i2c->pdmabase + OFFSET_TX_LEN);
1007*4882a593Smuzhiyun 		writel((msgs + 1)->len, i2c->pdmabase + OFFSET_RX_LEN);
1008*4882a593Smuzhiyun 	}
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	writel(I2C_DMA_START_EN, i2c->pdmabase + OFFSET_EN);
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	if (!i2c->auto_restart) {
1013*4882a593Smuzhiyun 		start_reg = I2C_TRANSAC_START;
1014*4882a593Smuzhiyun 	} else {
1015*4882a593Smuzhiyun 		start_reg = I2C_TRANSAC_START | I2C_RS_MUL_TRIG;
1016*4882a593Smuzhiyun 		if (left_num >= 1)
1017*4882a593Smuzhiyun 			start_reg |= I2C_RS_MUL_CNFG;
1018*4882a593Smuzhiyun 	}
1019*4882a593Smuzhiyun 	mtk_i2c_writew(i2c, start_reg, OFFSET_START);
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	ret = wait_for_completion_timeout(&i2c->msg_complete,
1022*4882a593Smuzhiyun 					  i2c->adap.timeout);
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	/* Clear interrupt mask */
1025*4882a593Smuzhiyun 	mtk_i2c_writew(i2c, ~(restart_flag | I2C_HS_NACKERR | I2C_ACKERR |
1026*4882a593Smuzhiyun 			    I2C_ARB_LOST | I2C_TRANSAC_COMP), OFFSET_INTR_MASK);
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	if (i2c->op == I2C_MASTER_WR) {
1029*4882a593Smuzhiyun 		dma_unmap_single(i2c->dev, wpaddr,
1030*4882a593Smuzhiyun 				 msgs->len, DMA_TO_DEVICE);
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 		i2c_put_dma_safe_msg_buf(dma_wr_buf, msgs, true);
1033*4882a593Smuzhiyun 	} else if (i2c->op == I2C_MASTER_RD) {
1034*4882a593Smuzhiyun 		dma_unmap_single(i2c->dev, rpaddr,
1035*4882a593Smuzhiyun 				 msgs->len, DMA_FROM_DEVICE);
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 		i2c_put_dma_safe_msg_buf(dma_rd_buf, msgs, true);
1038*4882a593Smuzhiyun 	} else {
1039*4882a593Smuzhiyun 		dma_unmap_single(i2c->dev, wpaddr, msgs->len,
1040*4882a593Smuzhiyun 				 DMA_TO_DEVICE);
1041*4882a593Smuzhiyun 		dma_unmap_single(i2c->dev, rpaddr, (msgs + 1)->len,
1042*4882a593Smuzhiyun 				 DMA_FROM_DEVICE);
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 		i2c_put_dma_safe_msg_buf(dma_wr_buf, msgs, true);
1045*4882a593Smuzhiyun 		i2c_put_dma_safe_msg_buf(dma_rd_buf, (msgs + 1), true);
1046*4882a593Smuzhiyun 	}
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	if (ret == 0) {
1049*4882a593Smuzhiyun 		dev_dbg(i2c->dev, "addr: %x, transfer timeout\n", msgs->addr);
1050*4882a593Smuzhiyun 		mtk_i2c_init_hw(i2c);
1051*4882a593Smuzhiyun 		return -ETIMEDOUT;
1052*4882a593Smuzhiyun 	}
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	if (i2c->irq_stat & (I2C_HS_NACKERR | I2C_ACKERR)) {
1055*4882a593Smuzhiyun 		dev_dbg(i2c->dev, "addr: %x, transfer ACK error\n", msgs->addr);
1056*4882a593Smuzhiyun 		mtk_i2c_init_hw(i2c);
1057*4882a593Smuzhiyun 		return -ENXIO;
1058*4882a593Smuzhiyun 	}
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	return 0;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun 
mtk_i2c_transfer(struct i2c_adapter * adap,struct i2c_msg msgs[],int num)1063*4882a593Smuzhiyun static int mtk_i2c_transfer(struct i2c_adapter *adap,
1064*4882a593Smuzhiyun 			    struct i2c_msg msgs[], int num)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun 	int ret;
1067*4882a593Smuzhiyun 	int left_num = num;
1068*4882a593Smuzhiyun 	struct mtk_i2c *i2c = i2c_get_adapdata(adap);
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	ret = mtk_i2c_clock_enable(i2c);
1071*4882a593Smuzhiyun 	if (ret)
1072*4882a593Smuzhiyun 		return ret;
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	i2c->auto_restart = i2c->dev_comp->auto_restart;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	/* checking if we can skip restart and optimize using WRRD mode */
1077*4882a593Smuzhiyun 	if (i2c->auto_restart && num == 2) {
1078*4882a593Smuzhiyun 		if (!(msgs[0].flags & I2C_M_RD) && (msgs[1].flags & I2C_M_RD) &&
1079*4882a593Smuzhiyun 		    msgs[0].addr == msgs[1].addr) {
1080*4882a593Smuzhiyun 			i2c->auto_restart = 0;
1081*4882a593Smuzhiyun 		}
1082*4882a593Smuzhiyun 	}
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	if (i2c->auto_restart && num >= 2 &&
1085*4882a593Smuzhiyun 		i2c->speed_hz > I2C_MAX_FAST_MODE_PLUS_FREQ)
1086*4882a593Smuzhiyun 		/* ignore the first restart irq after the master code,
1087*4882a593Smuzhiyun 		 * otherwise the first transfer will be discarded.
1088*4882a593Smuzhiyun 		 */
1089*4882a593Smuzhiyun 		i2c->ignore_restart_irq = true;
1090*4882a593Smuzhiyun 	else
1091*4882a593Smuzhiyun 		i2c->ignore_restart_irq = false;
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	while (left_num--) {
1094*4882a593Smuzhiyun 		if (!msgs->buf) {
1095*4882a593Smuzhiyun 			dev_dbg(i2c->dev, "data buffer is NULL.\n");
1096*4882a593Smuzhiyun 			ret = -EINVAL;
1097*4882a593Smuzhiyun 			goto err_exit;
1098*4882a593Smuzhiyun 		}
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 		if (msgs->flags & I2C_M_RD)
1101*4882a593Smuzhiyun 			i2c->op = I2C_MASTER_RD;
1102*4882a593Smuzhiyun 		else
1103*4882a593Smuzhiyun 			i2c->op = I2C_MASTER_WR;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 		if (!i2c->auto_restart) {
1106*4882a593Smuzhiyun 			if (num > 1) {
1107*4882a593Smuzhiyun 				/* combined two messages into one transaction */
1108*4882a593Smuzhiyun 				i2c->op = I2C_MASTER_WRRD;
1109*4882a593Smuzhiyun 				left_num--;
1110*4882a593Smuzhiyun 			}
1111*4882a593Smuzhiyun 		}
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 		/* always use DMA mode. */
1114*4882a593Smuzhiyun 		ret = mtk_i2c_do_transfer(i2c, msgs, num, left_num);
1115*4882a593Smuzhiyun 		if (ret < 0)
1116*4882a593Smuzhiyun 			goto err_exit;
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 		msgs++;
1119*4882a593Smuzhiyun 	}
1120*4882a593Smuzhiyun 	/* the return value is number of executed messages */
1121*4882a593Smuzhiyun 	ret = num;
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun err_exit:
1124*4882a593Smuzhiyun 	mtk_i2c_clock_disable(i2c);
1125*4882a593Smuzhiyun 	return ret;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun 
mtk_i2c_irq(int irqno,void * dev_id)1128*4882a593Smuzhiyun static irqreturn_t mtk_i2c_irq(int irqno, void *dev_id)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun 	struct mtk_i2c *i2c = dev_id;
1131*4882a593Smuzhiyun 	u16 restart_flag = 0;
1132*4882a593Smuzhiyun 	u16 intr_stat;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	if (i2c->auto_restart)
1135*4882a593Smuzhiyun 		restart_flag = I2C_RS_TRANSFER;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	intr_stat = mtk_i2c_readw(i2c, OFFSET_INTR_STAT);
1138*4882a593Smuzhiyun 	mtk_i2c_writew(i2c, intr_stat, OFFSET_INTR_STAT);
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	/*
1141*4882a593Smuzhiyun 	 * when occurs ack error, i2c controller generate two interrupts
1142*4882a593Smuzhiyun 	 * first is the ack error interrupt, then the complete interrupt
1143*4882a593Smuzhiyun 	 * i2c->irq_stat need keep the two interrupt value.
1144*4882a593Smuzhiyun 	 */
1145*4882a593Smuzhiyun 	i2c->irq_stat |= intr_stat;
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	if (i2c->ignore_restart_irq && (i2c->irq_stat & restart_flag)) {
1148*4882a593Smuzhiyun 		i2c->ignore_restart_irq = false;
1149*4882a593Smuzhiyun 		i2c->irq_stat = 0;
1150*4882a593Smuzhiyun 		mtk_i2c_writew(i2c, I2C_RS_MUL_CNFG | I2C_RS_MUL_TRIG |
1151*4882a593Smuzhiyun 				    I2C_TRANSAC_START, OFFSET_START);
1152*4882a593Smuzhiyun 	} else {
1153*4882a593Smuzhiyun 		if (i2c->irq_stat & (I2C_TRANSAC_COMP | restart_flag))
1154*4882a593Smuzhiyun 			complete(&i2c->msg_complete);
1155*4882a593Smuzhiyun 	}
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	return IRQ_HANDLED;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun 
mtk_i2c_functionality(struct i2c_adapter * adap)1160*4882a593Smuzhiyun static u32 mtk_i2c_functionality(struct i2c_adapter *adap)
1161*4882a593Smuzhiyun {
1162*4882a593Smuzhiyun 	if (i2c_check_quirks(adap, I2C_AQ_NO_ZERO_LEN))
1163*4882a593Smuzhiyun 		return I2C_FUNC_I2C |
1164*4882a593Smuzhiyun 			(I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
1165*4882a593Smuzhiyun 	else
1166*4882a593Smuzhiyun 		return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun static const struct i2c_algorithm mtk_i2c_algorithm = {
1170*4882a593Smuzhiyun 	.master_xfer = mtk_i2c_transfer,
1171*4882a593Smuzhiyun 	.functionality = mtk_i2c_functionality,
1172*4882a593Smuzhiyun };
1173*4882a593Smuzhiyun 
mtk_i2c_parse_dt(struct device_node * np,struct mtk_i2c * i2c)1174*4882a593Smuzhiyun static int mtk_i2c_parse_dt(struct device_node *np, struct mtk_i2c *i2c)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun 	int ret;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "clock-frequency", &i2c->speed_hz);
1179*4882a593Smuzhiyun 	if (ret < 0)
1180*4882a593Smuzhiyun 		i2c->speed_hz = I2C_MAX_STANDARD_MODE_FREQ;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "clock-div", &i2c->clk_src_div);
1183*4882a593Smuzhiyun 	if (ret < 0)
1184*4882a593Smuzhiyun 		return ret;
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	if (i2c->clk_src_div == 0)
1187*4882a593Smuzhiyun 		return -EINVAL;
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	i2c->have_pmic = of_property_read_bool(np, "mediatek,have-pmic");
1190*4882a593Smuzhiyun 	i2c->use_push_pull =
1191*4882a593Smuzhiyun 		of_property_read_bool(np, "mediatek,use-push-pull");
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	return 0;
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun 
mtk_i2c_probe(struct platform_device * pdev)1196*4882a593Smuzhiyun static int mtk_i2c_probe(struct platform_device *pdev)
1197*4882a593Smuzhiyun {
1198*4882a593Smuzhiyun 	int ret = 0;
1199*4882a593Smuzhiyun 	struct mtk_i2c *i2c;
1200*4882a593Smuzhiyun 	struct clk *clk;
1201*4882a593Smuzhiyun 	struct resource *res;
1202*4882a593Smuzhiyun 	int irq;
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	i2c = devm_kzalloc(&pdev->dev, sizeof(*i2c), GFP_KERNEL);
1205*4882a593Smuzhiyun 	if (!i2c)
1206*4882a593Smuzhiyun 		return -ENOMEM;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1209*4882a593Smuzhiyun 	i2c->base = devm_ioremap_resource(&pdev->dev, res);
1210*4882a593Smuzhiyun 	if (IS_ERR(i2c->base))
1211*4882a593Smuzhiyun 		return PTR_ERR(i2c->base);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1214*4882a593Smuzhiyun 	i2c->pdmabase = devm_ioremap_resource(&pdev->dev, res);
1215*4882a593Smuzhiyun 	if (IS_ERR(i2c->pdmabase))
1216*4882a593Smuzhiyun 		return PTR_ERR(i2c->pdmabase);
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1219*4882a593Smuzhiyun 	if (irq < 0)
1220*4882a593Smuzhiyun 		return irq;
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	init_completion(&i2c->msg_complete);
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	i2c->dev_comp = of_device_get_match_data(&pdev->dev);
1225*4882a593Smuzhiyun 	i2c->adap.dev.of_node = pdev->dev.of_node;
1226*4882a593Smuzhiyun 	i2c->dev = &pdev->dev;
1227*4882a593Smuzhiyun 	i2c->adap.dev.parent = &pdev->dev;
1228*4882a593Smuzhiyun 	i2c->adap.owner = THIS_MODULE;
1229*4882a593Smuzhiyun 	i2c->adap.algo = &mtk_i2c_algorithm;
1230*4882a593Smuzhiyun 	i2c->adap.quirks = i2c->dev_comp->quirks;
1231*4882a593Smuzhiyun 	i2c->adap.timeout = 2 * HZ;
1232*4882a593Smuzhiyun 	i2c->adap.retries = 1;
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	ret = mtk_i2c_parse_dt(pdev->dev.of_node, i2c);
1235*4882a593Smuzhiyun 	if (ret)
1236*4882a593Smuzhiyun 		return -EINVAL;
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	if (i2c->have_pmic && !i2c->dev_comp->pmic_i2c)
1239*4882a593Smuzhiyun 		return -EINVAL;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	i2c->clk_main = devm_clk_get(&pdev->dev, "main");
1242*4882a593Smuzhiyun 	if (IS_ERR(i2c->clk_main)) {
1243*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot get main clock\n");
1244*4882a593Smuzhiyun 		return PTR_ERR(i2c->clk_main);
1245*4882a593Smuzhiyun 	}
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	i2c->clk_dma = devm_clk_get(&pdev->dev, "dma");
1248*4882a593Smuzhiyun 	if (IS_ERR(i2c->clk_dma)) {
1249*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot get dma clock\n");
1250*4882a593Smuzhiyun 		return PTR_ERR(i2c->clk_dma);
1251*4882a593Smuzhiyun 	}
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	i2c->clk_arb = devm_clk_get(&pdev->dev, "arb");
1254*4882a593Smuzhiyun 	if (IS_ERR(i2c->clk_arb))
1255*4882a593Smuzhiyun 		i2c->clk_arb = NULL;
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	clk = i2c->clk_main;
1258*4882a593Smuzhiyun 	if (i2c->have_pmic) {
1259*4882a593Smuzhiyun 		i2c->clk_pmic = devm_clk_get(&pdev->dev, "pmic");
1260*4882a593Smuzhiyun 		if (IS_ERR(i2c->clk_pmic)) {
1261*4882a593Smuzhiyun 			dev_err(&pdev->dev, "cannot get pmic clock\n");
1262*4882a593Smuzhiyun 			return PTR_ERR(i2c->clk_pmic);
1263*4882a593Smuzhiyun 		}
1264*4882a593Smuzhiyun 		clk = i2c->clk_pmic;
1265*4882a593Smuzhiyun 	}
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	strlcpy(i2c->adap.name, I2C_DRV_NAME, sizeof(i2c->adap.name));
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	ret = mtk_i2c_set_speed(i2c, clk_get_rate(clk));
1270*4882a593Smuzhiyun 	if (ret) {
1271*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to set the speed.\n");
1272*4882a593Smuzhiyun 		return -EINVAL;
1273*4882a593Smuzhiyun 	}
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	if (i2c->dev_comp->max_dma_support > 32) {
1276*4882a593Smuzhiyun 		ret = dma_set_mask(&pdev->dev,
1277*4882a593Smuzhiyun 				DMA_BIT_MASK(i2c->dev_comp->max_dma_support));
1278*4882a593Smuzhiyun 		if (ret) {
1279*4882a593Smuzhiyun 			dev_err(&pdev->dev, "dma_set_mask return error.\n");
1280*4882a593Smuzhiyun 			return ret;
1281*4882a593Smuzhiyun 		}
1282*4882a593Smuzhiyun 	}
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	ret = mtk_i2c_clock_enable(i2c);
1285*4882a593Smuzhiyun 	if (ret) {
1286*4882a593Smuzhiyun 		dev_err(&pdev->dev, "clock enable failed!\n");
1287*4882a593Smuzhiyun 		return ret;
1288*4882a593Smuzhiyun 	}
1289*4882a593Smuzhiyun 	mtk_i2c_init_hw(i2c);
1290*4882a593Smuzhiyun 	mtk_i2c_clock_disable(i2c);
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, irq, mtk_i2c_irq,
1293*4882a593Smuzhiyun 			       IRQF_NO_SUSPEND | IRQF_TRIGGER_NONE,
1294*4882a593Smuzhiyun 			       I2C_DRV_NAME, i2c);
1295*4882a593Smuzhiyun 	if (ret < 0) {
1296*4882a593Smuzhiyun 		dev_err(&pdev->dev,
1297*4882a593Smuzhiyun 			"Request I2C IRQ %d fail\n", irq);
1298*4882a593Smuzhiyun 		return ret;
1299*4882a593Smuzhiyun 	}
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	i2c_set_adapdata(&i2c->adap, i2c);
1302*4882a593Smuzhiyun 	ret = i2c_add_adapter(&i2c->adap);
1303*4882a593Smuzhiyun 	if (ret)
1304*4882a593Smuzhiyun 		return ret;
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	platform_set_drvdata(pdev, i2c);
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	return 0;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun 
mtk_i2c_remove(struct platform_device * pdev)1311*4882a593Smuzhiyun static int mtk_i2c_remove(struct platform_device *pdev)
1312*4882a593Smuzhiyun {
1313*4882a593Smuzhiyun 	struct mtk_i2c *i2c = platform_get_drvdata(pdev);
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	i2c_del_adapter(&i2c->adap);
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	return 0;
1318*4882a593Smuzhiyun }
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
mtk_i2c_suspend_noirq(struct device * dev)1321*4882a593Smuzhiyun static int mtk_i2c_suspend_noirq(struct device *dev)
1322*4882a593Smuzhiyun {
1323*4882a593Smuzhiyun 	struct mtk_i2c *i2c = dev_get_drvdata(dev);
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	i2c_mark_adapter_suspended(&i2c->adap);
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	return 0;
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun 
mtk_i2c_resume_noirq(struct device * dev)1330*4882a593Smuzhiyun static int mtk_i2c_resume_noirq(struct device *dev)
1331*4882a593Smuzhiyun {
1332*4882a593Smuzhiyun 	int ret;
1333*4882a593Smuzhiyun 	struct mtk_i2c *i2c = dev_get_drvdata(dev);
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	ret = mtk_i2c_clock_enable(i2c);
1336*4882a593Smuzhiyun 	if (ret) {
1337*4882a593Smuzhiyun 		dev_err(dev, "clock enable failed!\n");
1338*4882a593Smuzhiyun 		return ret;
1339*4882a593Smuzhiyun 	}
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	mtk_i2c_init_hw(i2c);
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	mtk_i2c_clock_disable(i2c);
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	i2c_mark_adapter_resumed(&i2c->adap);
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	return 0;
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun #endif
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun static const struct dev_pm_ops mtk_i2c_pm = {
1352*4882a593Smuzhiyun 	SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(mtk_i2c_suspend_noirq,
1353*4882a593Smuzhiyun 				      mtk_i2c_resume_noirq)
1354*4882a593Smuzhiyun };
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun static struct platform_driver mtk_i2c_driver = {
1357*4882a593Smuzhiyun 	.probe = mtk_i2c_probe,
1358*4882a593Smuzhiyun 	.remove = mtk_i2c_remove,
1359*4882a593Smuzhiyun 	.driver = {
1360*4882a593Smuzhiyun 		.name = I2C_DRV_NAME,
1361*4882a593Smuzhiyun 		.pm = &mtk_i2c_pm,
1362*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(mtk_i2c_of_match),
1363*4882a593Smuzhiyun 	},
1364*4882a593Smuzhiyun };
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun module_platform_driver(mtk_i2c_driver);
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1369*4882a593Smuzhiyun MODULE_DESCRIPTION("MediaTek I2C Bus Driver");
1370*4882a593Smuzhiyun MODULE_AUTHOR("Xudong Chen <xudong.chen@mediatek.com>");
1371