1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2016 Mellanox Technologies. All rights reserved.
3*4882a593Smuzhiyun * Copyright (c) 2016 Michael Shych <michaels@mellanox.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
6*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met:
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * 1. Redistributions of source code must retain the above copyright
9*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer.
10*4882a593Smuzhiyun * 2. Redistributions in binary form must reproduce the above copyright
11*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in the
12*4882a593Smuzhiyun * documentation and/or other materials provided with the distribution.
13*4882a593Smuzhiyun * 3. Neither the names of the copyright holders nor the names of its
14*4882a593Smuzhiyun * contributors may be used to endorse or promote products derived from
15*4882a593Smuzhiyun * this software without specific prior written permission.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * Alternatively, this software may be distributed under the terms of the
18*4882a593Smuzhiyun * GNU General Public License ("GPL") version 2 as published by the Free
19*4882a593Smuzhiyun * Software Foundation.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
22*4882a593Smuzhiyun * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23*4882a593Smuzhiyun * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24*4882a593Smuzhiyun * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
25*4882a593Smuzhiyun * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26*4882a593Smuzhiyun * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27*4882a593Smuzhiyun * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28*4882a593Smuzhiyun * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29*4882a593Smuzhiyun * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30*4882a593Smuzhiyun * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31*4882a593Smuzhiyun * POSSIBILITY OF SUCH DAMAGE.
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <linux/delay.h>
35*4882a593Smuzhiyun #include <linux/i2c.h>
36*4882a593Smuzhiyun #include <linux/init.h>
37*4882a593Smuzhiyun #include <linux/io.h>
38*4882a593Smuzhiyun #include <linux/kernel.h>
39*4882a593Smuzhiyun #include <linux/module.h>
40*4882a593Smuzhiyun #include <linux/platform_device.h>
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* General defines */
43*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_I2C_BASE_ADDR 0x2000
44*4882a593Smuzhiyun #define MLXCPLD_I2C_DEVICE_NAME "i2c_mlxcpld"
45*4882a593Smuzhiyun #define MLXCPLD_I2C_VALID_FLAG (I2C_M_RECV_LEN | I2C_M_RD)
46*4882a593Smuzhiyun #define MLXCPLD_I2C_BUS_NUM 1
47*4882a593Smuzhiyun #define MLXCPLD_I2C_DATA_REG_SZ 36
48*4882a593Smuzhiyun #define MLXCPLD_I2C_DATA_SZ_BIT BIT(5)
49*4882a593Smuzhiyun #define MLXCPLD_I2C_DATA_SZ_MASK GENMASK(6, 5)
50*4882a593Smuzhiyun #define MLXCPLD_I2C_SMBUS_BLK_BIT BIT(7)
51*4882a593Smuzhiyun #define MLXCPLD_I2C_MAX_ADDR_LEN 4
52*4882a593Smuzhiyun #define MLXCPLD_I2C_RETR_NUM 2
53*4882a593Smuzhiyun #define MLXCPLD_I2C_XFER_TO 500000 /* usec */
54*4882a593Smuzhiyun #define MLXCPLD_I2C_POLL_TIME 2000 /* usec */
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* LPC I2C registers */
57*4882a593Smuzhiyun #define MLXCPLD_LPCI2C_CPBLTY_REG 0x0
58*4882a593Smuzhiyun #define MLXCPLD_LPCI2C_CTRL_REG 0x1
59*4882a593Smuzhiyun #define MLXCPLD_LPCI2C_HALF_CYC_REG 0x4
60*4882a593Smuzhiyun #define MLXCPLD_LPCI2C_I2C_HOLD_REG 0x5
61*4882a593Smuzhiyun #define MLXCPLD_LPCI2C_CMD_REG 0x6
62*4882a593Smuzhiyun #define MLXCPLD_LPCI2C_NUM_DAT_REG 0x7
63*4882a593Smuzhiyun #define MLXCPLD_LPCI2C_NUM_ADDR_REG 0x8
64*4882a593Smuzhiyun #define MLXCPLD_LPCI2C_STATUS_REG 0x9
65*4882a593Smuzhiyun #define MLXCPLD_LPCI2C_DATA_REG 0xa
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* LPC I2C masks and parametres */
68*4882a593Smuzhiyun #define MLXCPLD_LPCI2C_RST_SEL_MASK 0x1
69*4882a593Smuzhiyun #define MLXCPLD_LPCI2C_TRANS_END 0x1
70*4882a593Smuzhiyun #define MLXCPLD_LPCI2C_STATUS_NACK 0x10
71*4882a593Smuzhiyun #define MLXCPLD_LPCI2C_NO_IND 0
72*4882a593Smuzhiyun #define MLXCPLD_LPCI2C_ACK_IND 1
73*4882a593Smuzhiyun #define MLXCPLD_LPCI2C_NACK_IND 2
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun struct mlxcpld_i2c_curr_xfer {
76*4882a593Smuzhiyun u8 cmd;
77*4882a593Smuzhiyun u8 addr_width;
78*4882a593Smuzhiyun u8 data_len;
79*4882a593Smuzhiyun u8 msg_num;
80*4882a593Smuzhiyun struct i2c_msg *msg;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct mlxcpld_i2c_priv {
84*4882a593Smuzhiyun struct i2c_adapter adap;
85*4882a593Smuzhiyun u32 base_addr;
86*4882a593Smuzhiyun struct mutex lock;
87*4882a593Smuzhiyun struct mlxcpld_i2c_curr_xfer xfer;
88*4882a593Smuzhiyun struct device *dev;
89*4882a593Smuzhiyun bool smbus_block;
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
mlxcpld_i2c_lpc_write_buf(u8 * data,u8 len,u32 addr)92*4882a593Smuzhiyun static void mlxcpld_i2c_lpc_write_buf(u8 *data, u8 len, u32 addr)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun int i;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun for (i = 0; i < len - len % 4; i += 4)
97*4882a593Smuzhiyun outl(*(u32 *)(data + i), addr + i);
98*4882a593Smuzhiyun for (; i < len; ++i)
99*4882a593Smuzhiyun outb(*(data + i), addr + i);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
mlxcpld_i2c_lpc_read_buf(u8 * data,u8 len,u32 addr)102*4882a593Smuzhiyun static void mlxcpld_i2c_lpc_read_buf(u8 *data, u8 len, u32 addr)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun int i;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun for (i = 0; i < len - len % 4; i += 4)
107*4882a593Smuzhiyun *(u32 *)(data + i) = inl(addr + i);
108*4882a593Smuzhiyun for (; i < len; ++i)
109*4882a593Smuzhiyun *(data + i) = inb(addr + i);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
mlxcpld_i2c_read_comm(struct mlxcpld_i2c_priv * priv,u8 offs,u8 * data,u8 datalen)112*4882a593Smuzhiyun static void mlxcpld_i2c_read_comm(struct mlxcpld_i2c_priv *priv, u8 offs,
113*4882a593Smuzhiyun u8 *data, u8 datalen)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun u32 addr = priv->base_addr + offs;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun switch (datalen) {
118*4882a593Smuzhiyun case 1:
119*4882a593Smuzhiyun *(data) = inb(addr);
120*4882a593Smuzhiyun break;
121*4882a593Smuzhiyun case 2:
122*4882a593Smuzhiyun *((u16 *)data) = inw(addr);
123*4882a593Smuzhiyun break;
124*4882a593Smuzhiyun case 3:
125*4882a593Smuzhiyun *((u16 *)data) = inw(addr);
126*4882a593Smuzhiyun *(data + 2) = inb(addr + 2);
127*4882a593Smuzhiyun break;
128*4882a593Smuzhiyun case 4:
129*4882a593Smuzhiyun *((u32 *)data) = inl(addr);
130*4882a593Smuzhiyun break;
131*4882a593Smuzhiyun default:
132*4882a593Smuzhiyun mlxcpld_i2c_lpc_read_buf(data, datalen, addr);
133*4882a593Smuzhiyun break;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
mlxcpld_i2c_write_comm(struct mlxcpld_i2c_priv * priv,u8 offs,u8 * data,u8 datalen)137*4882a593Smuzhiyun static void mlxcpld_i2c_write_comm(struct mlxcpld_i2c_priv *priv, u8 offs,
138*4882a593Smuzhiyun u8 *data, u8 datalen)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun u32 addr = priv->base_addr + offs;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun switch (datalen) {
143*4882a593Smuzhiyun case 1:
144*4882a593Smuzhiyun outb(*(data), addr);
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun case 2:
147*4882a593Smuzhiyun outw(*((u16 *)data), addr);
148*4882a593Smuzhiyun break;
149*4882a593Smuzhiyun case 3:
150*4882a593Smuzhiyun outw(*((u16 *)data), addr);
151*4882a593Smuzhiyun outb(*(data + 2), addr + 2);
152*4882a593Smuzhiyun break;
153*4882a593Smuzhiyun case 4:
154*4882a593Smuzhiyun outl(*((u32 *)data), addr);
155*4882a593Smuzhiyun break;
156*4882a593Smuzhiyun default:
157*4882a593Smuzhiyun mlxcpld_i2c_lpc_write_buf(data, datalen, addr);
158*4882a593Smuzhiyun break;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /*
163*4882a593Smuzhiyun * Check validity of received i2c messages parameters.
164*4882a593Smuzhiyun * Returns 0 if OK, other - in case of invalid parameters.
165*4882a593Smuzhiyun */
mlxcpld_i2c_check_msg_params(struct mlxcpld_i2c_priv * priv,struct i2c_msg * msgs,int num)166*4882a593Smuzhiyun static int mlxcpld_i2c_check_msg_params(struct mlxcpld_i2c_priv *priv,
167*4882a593Smuzhiyun struct i2c_msg *msgs, int num)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun int i;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (!num) {
172*4882a593Smuzhiyun dev_err(priv->dev, "Incorrect 0 num of messages\n");
173*4882a593Smuzhiyun return -EINVAL;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if (unlikely(msgs[0].addr > 0x7f)) {
177*4882a593Smuzhiyun dev_err(priv->dev, "Invalid address 0x%03x\n",
178*4882a593Smuzhiyun msgs[0].addr);
179*4882a593Smuzhiyun return -EINVAL;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun for (i = 0; i < num; ++i) {
183*4882a593Smuzhiyun if (unlikely(!msgs[i].buf)) {
184*4882a593Smuzhiyun dev_err(priv->dev, "Invalid buf in msg[%d]\n",
185*4882a593Smuzhiyun i);
186*4882a593Smuzhiyun return -EINVAL;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun if (unlikely(msgs[0].addr != msgs[i].addr)) {
189*4882a593Smuzhiyun dev_err(priv->dev, "Invalid addr in msg[%d]\n",
190*4882a593Smuzhiyun i);
191*4882a593Smuzhiyun return -EINVAL;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /*
199*4882a593Smuzhiyun * Check if transfer is completed and status of operation.
200*4882a593Smuzhiyun * Returns 0 - transfer completed (both ACK or NACK),
201*4882a593Smuzhiyun * negative - transfer isn't finished.
202*4882a593Smuzhiyun */
mlxcpld_i2c_check_status(struct mlxcpld_i2c_priv * priv,int * status)203*4882a593Smuzhiyun static int mlxcpld_i2c_check_status(struct mlxcpld_i2c_priv *priv, int *status)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun u8 val;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun mlxcpld_i2c_read_comm(priv, MLXCPLD_LPCI2C_STATUS_REG, &val, 1);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun if (val & MLXCPLD_LPCI2C_TRANS_END) {
210*4882a593Smuzhiyun if (val & MLXCPLD_LPCI2C_STATUS_NACK)
211*4882a593Smuzhiyun /*
212*4882a593Smuzhiyun * The slave is unable to accept the data. No such
213*4882a593Smuzhiyun * slave, command not understood, or unable to accept
214*4882a593Smuzhiyun * any more data.
215*4882a593Smuzhiyun */
216*4882a593Smuzhiyun *status = MLXCPLD_LPCI2C_NACK_IND;
217*4882a593Smuzhiyun else
218*4882a593Smuzhiyun *status = MLXCPLD_LPCI2C_ACK_IND;
219*4882a593Smuzhiyun return 0;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun *status = MLXCPLD_LPCI2C_NO_IND;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun return -EIO;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
mlxcpld_i2c_set_transf_data(struct mlxcpld_i2c_priv * priv,struct i2c_msg * msgs,int num,u8 comm_len)226*4882a593Smuzhiyun static void mlxcpld_i2c_set_transf_data(struct mlxcpld_i2c_priv *priv,
227*4882a593Smuzhiyun struct i2c_msg *msgs, int num,
228*4882a593Smuzhiyun u8 comm_len)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun priv->xfer.msg = msgs;
231*4882a593Smuzhiyun priv->xfer.msg_num = num;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /*
234*4882a593Smuzhiyun * All upper layers currently are never use transfer with more than
235*4882a593Smuzhiyun * 2 messages. Actually, it's also not so relevant in Mellanox systems
236*4882a593Smuzhiyun * because of HW limitation. Max size of transfer is not more than 32
237*4882a593Smuzhiyun * or 68 bytes in the current x86 LPCI2C bridge.
238*4882a593Smuzhiyun */
239*4882a593Smuzhiyun priv->xfer.cmd = msgs[num - 1].flags & I2C_M_RD;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun if (priv->xfer.cmd == I2C_M_RD && comm_len != msgs[0].len) {
242*4882a593Smuzhiyun priv->xfer.addr_width = msgs[0].len;
243*4882a593Smuzhiyun priv->xfer.data_len = comm_len - priv->xfer.addr_width;
244*4882a593Smuzhiyun } else {
245*4882a593Smuzhiyun priv->xfer.addr_width = 0;
246*4882a593Smuzhiyun priv->xfer.data_len = comm_len;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* Reset CPLD LPCI2C block */
mlxcpld_i2c_reset(struct mlxcpld_i2c_priv * priv)251*4882a593Smuzhiyun static void mlxcpld_i2c_reset(struct mlxcpld_i2c_priv *priv)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun u8 val;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun mutex_lock(&priv->lock);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun mlxcpld_i2c_read_comm(priv, MLXCPLD_LPCI2C_CTRL_REG, &val, 1);
258*4882a593Smuzhiyun val &= ~MLXCPLD_LPCI2C_RST_SEL_MASK;
259*4882a593Smuzhiyun mlxcpld_i2c_write_comm(priv, MLXCPLD_LPCI2C_CTRL_REG, &val, 1);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun mutex_unlock(&priv->lock);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* Make sure the CPLD is ready to start transmitting. */
mlxcpld_i2c_check_busy(struct mlxcpld_i2c_priv * priv)265*4882a593Smuzhiyun static int mlxcpld_i2c_check_busy(struct mlxcpld_i2c_priv *priv)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun u8 val;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun mlxcpld_i2c_read_comm(priv, MLXCPLD_LPCI2C_STATUS_REG, &val, 1);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (val & MLXCPLD_LPCI2C_TRANS_END)
272*4882a593Smuzhiyun return 0;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun return -EIO;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
mlxcpld_i2c_wait_for_free(struct mlxcpld_i2c_priv * priv)277*4882a593Smuzhiyun static int mlxcpld_i2c_wait_for_free(struct mlxcpld_i2c_priv *priv)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun int timeout = 0;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun do {
282*4882a593Smuzhiyun if (!mlxcpld_i2c_check_busy(priv))
283*4882a593Smuzhiyun break;
284*4882a593Smuzhiyun usleep_range(MLXCPLD_I2C_POLL_TIME / 2, MLXCPLD_I2C_POLL_TIME);
285*4882a593Smuzhiyun timeout += MLXCPLD_I2C_POLL_TIME;
286*4882a593Smuzhiyun } while (timeout <= MLXCPLD_I2C_XFER_TO);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (timeout > MLXCPLD_I2C_XFER_TO)
289*4882a593Smuzhiyun return -ETIMEDOUT;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /*
295*4882a593Smuzhiyun * Wait for master transfer to complete.
296*4882a593Smuzhiyun * It puts current process to sleep until we get interrupt or timeout expires.
297*4882a593Smuzhiyun * Returns the number of transferred or read bytes or error (<0).
298*4882a593Smuzhiyun */
mlxcpld_i2c_wait_for_tc(struct mlxcpld_i2c_priv * priv)299*4882a593Smuzhiyun static int mlxcpld_i2c_wait_for_tc(struct mlxcpld_i2c_priv *priv)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun int status, i, timeout = 0;
302*4882a593Smuzhiyun u8 datalen, val;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun do {
305*4882a593Smuzhiyun usleep_range(MLXCPLD_I2C_POLL_TIME / 2, MLXCPLD_I2C_POLL_TIME);
306*4882a593Smuzhiyun if (!mlxcpld_i2c_check_status(priv, &status))
307*4882a593Smuzhiyun break;
308*4882a593Smuzhiyun timeout += MLXCPLD_I2C_POLL_TIME;
309*4882a593Smuzhiyun } while (status == 0 && timeout < MLXCPLD_I2C_XFER_TO);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun switch (status) {
312*4882a593Smuzhiyun case MLXCPLD_LPCI2C_NO_IND:
313*4882a593Smuzhiyun return -ETIMEDOUT;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun case MLXCPLD_LPCI2C_ACK_IND:
316*4882a593Smuzhiyun if (priv->xfer.cmd != I2C_M_RD)
317*4882a593Smuzhiyun return (priv->xfer.addr_width + priv->xfer.data_len);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (priv->xfer.msg_num == 1)
320*4882a593Smuzhiyun i = 0;
321*4882a593Smuzhiyun else
322*4882a593Smuzhiyun i = 1;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (!priv->xfer.msg[i].buf)
325*4882a593Smuzhiyun return -EINVAL;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /*
328*4882a593Smuzhiyun * Actual read data len will be always the same as
329*4882a593Smuzhiyun * requested len. 0xff (line pull-up) will be returned
330*4882a593Smuzhiyun * if slave has no data to return. Thus don't read
331*4882a593Smuzhiyun * MLXCPLD_LPCI2C_NUM_DAT_REG reg from CPLD. Only in case of
332*4882a593Smuzhiyun * SMBus block read transaction data len can be different,
333*4882a593Smuzhiyun * check this case.
334*4882a593Smuzhiyun */
335*4882a593Smuzhiyun mlxcpld_i2c_read_comm(priv, MLXCPLD_LPCI2C_NUM_ADDR_REG, &val,
336*4882a593Smuzhiyun 1);
337*4882a593Smuzhiyun if (priv->smbus_block && (val & MLXCPLD_I2C_SMBUS_BLK_BIT)) {
338*4882a593Smuzhiyun mlxcpld_i2c_read_comm(priv, MLXCPLD_LPCI2C_NUM_DAT_REG,
339*4882a593Smuzhiyun &datalen, 1);
340*4882a593Smuzhiyun if (unlikely(datalen > I2C_SMBUS_BLOCK_MAX)) {
341*4882a593Smuzhiyun dev_err(priv->dev, "Incorrect smbus block read message len\n");
342*4882a593Smuzhiyun return -EPROTO;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun } else {
345*4882a593Smuzhiyun datalen = priv->xfer.data_len;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun mlxcpld_i2c_read_comm(priv, MLXCPLD_LPCI2C_DATA_REG,
349*4882a593Smuzhiyun priv->xfer.msg[i].buf, datalen);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun return datalen;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun case MLXCPLD_LPCI2C_NACK_IND:
354*4882a593Smuzhiyun return -ENXIO;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun default:
357*4882a593Smuzhiyun return -EINVAL;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
mlxcpld_i2c_xfer_msg(struct mlxcpld_i2c_priv * priv)361*4882a593Smuzhiyun static void mlxcpld_i2c_xfer_msg(struct mlxcpld_i2c_priv *priv)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun int i, len = 0;
364*4882a593Smuzhiyun u8 cmd, val;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun mlxcpld_i2c_write_comm(priv, MLXCPLD_LPCI2C_NUM_DAT_REG,
367*4882a593Smuzhiyun &priv->xfer.data_len, 1);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun val = priv->xfer.addr_width;
370*4882a593Smuzhiyun /* Notify HW about SMBus block read transaction */
371*4882a593Smuzhiyun if (priv->smbus_block && priv->xfer.msg_num >= 2 &&
372*4882a593Smuzhiyun priv->xfer.msg[1].len == 1 &&
373*4882a593Smuzhiyun (priv->xfer.msg[1].flags & I2C_M_RECV_LEN) &&
374*4882a593Smuzhiyun (priv->xfer.msg[1].flags & I2C_M_RD))
375*4882a593Smuzhiyun val |= MLXCPLD_I2C_SMBUS_BLK_BIT;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun mlxcpld_i2c_write_comm(priv, MLXCPLD_LPCI2C_NUM_ADDR_REG, &val, 1);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun for (i = 0; i < priv->xfer.msg_num; i++) {
380*4882a593Smuzhiyun if ((priv->xfer.msg[i].flags & I2C_M_RD) != I2C_M_RD) {
381*4882a593Smuzhiyun /* Don't write to CPLD buffer in read transaction */
382*4882a593Smuzhiyun mlxcpld_i2c_write_comm(priv, MLXCPLD_LPCI2C_DATA_REG +
383*4882a593Smuzhiyun len, priv->xfer.msg[i].buf,
384*4882a593Smuzhiyun priv->xfer.msg[i].len);
385*4882a593Smuzhiyun len += priv->xfer.msg[i].len;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /*
390*4882a593Smuzhiyun * Set target slave address with command for master transfer.
391*4882a593Smuzhiyun * It should be latest executed function before CPLD transaction.
392*4882a593Smuzhiyun */
393*4882a593Smuzhiyun cmd = (priv->xfer.msg[0].addr << 1) | priv->xfer.cmd;
394*4882a593Smuzhiyun mlxcpld_i2c_write_comm(priv, MLXCPLD_LPCI2C_CMD_REG, &cmd, 1);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /*
398*4882a593Smuzhiyun * Generic lpc-i2c transfer.
399*4882a593Smuzhiyun * Returns the number of processed messages or error (<0).
400*4882a593Smuzhiyun */
mlxcpld_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)401*4882a593Smuzhiyun static int mlxcpld_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
402*4882a593Smuzhiyun int num)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun struct mlxcpld_i2c_priv *priv = i2c_get_adapdata(adap);
405*4882a593Smuzhiyun u8 comm_len = 0;
406*4882a593Smuzhiyun int i, err;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun err = mlxcpld_i2c_check_msg_params(priv, msgs, num);
409*4882a593Smuzhiyun if (err) {
410*4882a593Smuzhiyun dev_err(priv->dev, "Incorrect message\n");
411*4882a593Smuzhiyun return err;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun for (i = 0; i < num; ++i)
415*4882a593Smuzhiyun comm_len += msgs[i].len;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* Check bus state */
418*4882a593Smuzhiyun if (mlxcpld_i2c_wait_for_free(priv)) {
419*4882a593Smuzhiyun dev_err(priv->dev, "LPCI2C bridge is busy\n");
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /*
422*4882a593Smuzhiyun * Usually it means something serious has happened.
423*4882a593Smuzhiyun * We can not have unfinished previous transfer
424*4882a593Smuzhiyun * so it doesn't make any sense to try to stop it.
425*4882a593Smuzhiyun * Probably we were not able to recover from the
426*4882a593Smuzhiyun * previous error.
427*4882a593Smuzhiyun * The only reasonable thing - is soft reset.
428*4882a593Smuzhiyun */
429*4882a593Smuzhiyun mlxcpld_i2c_reset(priv);
430*4882a593Smuzhiyun if (mlxcpld_i2c_check_busy(priv)) {
431*4882a593Smuzhiyun dev_err(priv->dev, "LPCI2C bridge is busy after reset\n");
432*4882a593Smuzhiyun return -EIO;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun mlxcpld_i2c_set_transf_data(priv, msgs, num, comm_len);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun mutex_lock(&priv->lock);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /* Do real transfer. Can't fail */
441*4882a593Smuzhiyun mlxcpld_i2c_xfer_msg(priv);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* Wait for transaction complete */
444*4882a593Smuzhiyun err = mlxcpld_i2c_wait_for_tc(priv);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun mutex_unlock(&priv->lock);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun return err < 0 ? err : num;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
mlxcpld_i2c_func(struct i2c_adapter * adap)451*4882a593Smuzhiyun static u32 mlxcpld_i2c_func(struct i2c_adapter *adap)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun struct mlxcpld_i2c_priv *priv = i2c_get_adapdata(adap);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun if (priv->smbus_block)
456*4882a593Smuzhiyun return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
457*4882a593Smuzhiyun I2C_FUNC_SMBUS_I2C_BLOCK | I2C_FUNC_SMBUS_BLOCK_DATA;
458*4882a593Smuzhiyun else
459*4882a593Smuzhiyun return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
460*4882a593Smuzhiyun I2C_FUNC_SMBUS_I2C_BLOCK;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun static const struct i2c_algorithm mlxcpld_i2c_algo = {
464*4882a593Smuzhiyun .master_xfer = mlxcpld_i2c_xfer,
465*4882a593Smuzhiyun .functionality = mlxcpld_i2c_func
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun static const struct i2c_adapter_quirks mlxcpld_i2c_quirks = {
469*4882a593Smuzhiyun .flags = I2C_AQ_COMB_WRITE_THEN_READ,
470*4882a593Smuzhiyun .max_read_len = MLXCPLD_I2C_DATA_REG_SZ - MLXCPLD_I2C_MAX_ADDR_LEN,
471*4882a593Smuzhiyun .max_write_len = MLXCPLD_I2C_DATA_REG_SZ,
472*4882a593Smuzhiyun .max_comb_1st_msg_len = 4,
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun static const struct i2c_adapter_quirks mlxcpld_i2c_quirks_ext = {
476*4882a593Smuzhiyun .flags = I2C_AQ_COMB_WRITE_THEN_READ,
477*4882a593Smuzhiyun .max_read_len = MLXCPLD_I2C_DATA_REG_SZ * 2 - MLXCPLD_I2C_MAX_ADDR_LEN,
478*4882a593Smuzhiyun .max_write_len = MLXCPLD_I2C_DATA_REG_SZ * 2,
479*4882a593Smuzhiyun .max_comb_1st_msg_len = 4,
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun static struct i2c_adapter mlxcpld_i2c_adapter = {
483*4882a593Smuzhiyun .owner = THIS_MODULE,
484*4882a593Smuzhiyun .name = "i2c-mlxcpld",
485*4882a593Smuzhiyun .class = I2C_CLASS_HWMON | I2C_CLASS_SPD,
486*4882a593Smuzhiyun .algo = &mlxcpld_i2c_algo,
487*4882a593Smuzhiyun .quirks = &mlxcpld_i2c_quirks,
488*4882a593Smuzhiyun .retries = MLXCPLD_I2C_RETR_NUM,
489*4882a593Smuzhiyun .nr = MLXCPLD_I2C_BUS_NUM,
490*4882a593Smuzhiyun };
491*4882a593Smuzhiyun
mlxcpld_i2c_probe(struct platform_device * pdev)492*4882a593Smuzhiyun static int mlxcpld_i2c_probe(struct platform_device *pdev)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun struct mlxcpld_i2c_priv *priv;
495*4882a593Smuzhiyun int err;
496*4882a593Smuzhiyun u8 val;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
499*4882a593Smuzhiyun if (!priv)
500*4882a593Smuzhiyun return -ENOMEM;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun mutex_init(&priv->lock);
503*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun priv->dev = &pdev->dev;
506*4882a593Smuzhiyun priv->base_addr = MLXPLAT_CPLD_LPC_I2C_BASE_ADDR;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* Register with i2c layer */
509*4882a593Smuzhiyun mlxcpld_i2c_adapter.timeout = usecs_to_jiffies(MLXCPLD_I2C_XFER_TO);
510*4882a593Smuzhiyun /* Read capability register */
511*4882a593Smuzhiyun mlxcpld_i2c_read_comm(priv, MLXCPLD_LPCI2C_CPBLTY_REG, &val, 1);
512*4882a593Smuzhiyun /* Check support for extended transaction length */
513*4882a593Smuzhiyun if ((val & MLXCPLD_I2C_DATA_SZ_MASK) == MLXCPLD_I2C_DATA_SZ_BIT)
514*4882a593Smuzhiyun mlxcpld_i2c_adapter.quirks = &mlxcpld_i2c_quirks_ext;
515*4882a593Smuzhiyun /* Check support for smbus block transaction */
516*4882a593Smuzhiyun if (val & MLXCPLD_I2C_SMBUS_BLK_BIT)
517*4882a593Smuzhiyun priv->smbus_block = true;
518*4882a593Smuzhiyun if (pdev->id >= -1)
519*4882a593Smuzhiyun mlxcpld_i2c_adapter.nr = pdev->id;
520*4882a593Smuzhiyun priv->adap = mlxcpld_i2c_adapter;
521*4882a593Smuzhiyun priv->adap.dev.parent = &pdev->dev;
522*4882a593Smuzhiyun i2c_set_adapdata(&priv->adap, priv);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun err = i2c_add_numbered_adapter(&priv->adap);
525*4882a593Smuzhiyun if (err)
526*4882a593Smuzhiyun mutex_destroy(&priv->lock);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun return err;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
mlxcpld_i2c_remove(struct platform_device * pdev)531*4882a593Smuzhiyun static int mlxcpld_i2c_remove(struct platform_device *pdev)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun struct mlxcpld_i2c_priv *priv = platform_get_drvdata(pdev);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun i2c_del_adapter(&priv->adap);
536*4882a593Smuzhiyun mutex_destroy(&priv->lock);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun return 0;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun static struct platform_driver mlxcpld_i2c_driver = {
542*4882a593Smuzhiyun .probe = mlxcpld_i2c_probe,
543*4882a593Smuzhiyun .remove = mlxcpld_i2c_remove,
544*4882a593Smuzhiyun .driver = {
545*4882a593Smuzhiyun .name = MLXCPLD_I2C_DEVICE_NAME,
546*4882a593Smuzhiyun },
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun module_platform_driver(mlxcpld_i2c_driver);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun MODULE_AUTHOR("Michael Shych <michaels@mellanox.com>");
552*4882a593Smuzhiyun MODULE_DESCRIPTION("Mellanox I2C-CPLD controller driver");
553*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
554*4882a593Smuzhiyun MODULE_ALIAS("platform:i2c-mlxcpld");
555