1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * I2C bus driver for Amlogic Meson SoCs
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/bitfield.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/completion.h>
11*4882a593Smuzhiyun #include <linux/i2c.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/iopoll.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/types.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* Meson I2C register map */
23*4882a593Smuzhiyun #define REG_CTRL 0x00
24*4882a593Smuzhiyun #define REG_SLAVE_ADDR 0x04
25*4882a593Smuzhiyun #define REG_TOK_LIST0 0x08
26*4882a593Smuzhiyun #define REG_TOK_LIST1 0x0c
27*4882a593Smuzhiyun #define REG_TOK_WDATA0 0x10
28*4882a593Smuzhiyun #define REG_TOK_WDATA1 0x14
29*4882a593Smuzhiyun #define REG_TOK_RDATA0 0x18
30*4882a593Smuzhiyun #define REG_TOK_RDATA1 0x1c
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* Control register fields */
33*4882a593Smuzhiyun #define REG_CTRL_START BIT(0)
34*4882a593Smuzhiyun #define REG_CTRL_ACK_IGNORE BIT(1)
35*4882a593Smuzhiyun #define REG_CTRL_STATUS BIT(2)
36*4882a593Smuzhiyun #define REG_CTRL_ERROR BIT(3)
37*4882a593Smuzhiyun #define REG_CTRL_CLKDIV GENMASK(21, 12)
38*4882a593Smuzhiyun #define REG_CTRL_CLKDIVEXT GENMASK(29, 28)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define REG_SLV_ADDR GENMASK(7, 0)
41*4882a593Smuzhiyun #define REG_SLV_SDA_FILTER GENMASK(10, 8)
42*4882a593Smuzhiyun #define REG_SLV_SCL_FILTER GENMASK(13, 11)
43*4882a593Smuzhiyun #define REG_SLV_SCL_LOW GENMASK(27, 16)
44*4882a593Smuzhiyun #define REG_SLV_SCL_LOW_EN BIT(28)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define I2C_TIMEOUT_MS 500
47*4882a593Smuzhiyun #define FILTER_DELAY 15
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun enum {
50*4882a593Smuzhiyun TOKEN_END = 0,
51*4882a593Smuzhiyun TOKEN_START,
52*4882a593Smuzhiyun TOKEN_SLAVE_ADDR_WRITE,
53*4882a593Smuzhiyun TOKEN_SLAVE_ADDR_READ,
54*4882a593Smuzhiyun TOKEN_DATA,
55*4882a593Smuzhiyun TOKEN_DATA_LAST,
56*4882a593Smuzhiyun TOKEN_STOP,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun enum {
60*4882a593Smuzhiyun STATE_IDLE,
61*4882a593Smuzhiyun STATE_READ,
62*4882a593Smuzhiyun STATE_WRITE,
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun struct meson_i2c_data {
66*4882a593Smuzhiyun unsigned char div_factor;
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /**
70*4882a593Smuzhiyun * struct meson_i2c - Meson I2C device private data
71*4882a593Smuzhiyun *
72*4882a593Smuzhiyun * @adap: I2C adapter instance
73*4882a593Smuzhiyun * @dev: Pointer to device structure
74*4882a593Smuzhiyun * @regs: Base address of the device memory mapped registers
75*4882a593Smuzhiyun * @clk: Pointer to clock structure
76*4882a593Smuzhiyun * @msg: Pointer to the current I2C message
77*4882a593Smuzhiyun * @state: Current state in the driver state machine
78*4882a593Smuzhiyun * @last: Flag set for the last message in the transfer
79*4882a593Smuzhiyun * @count: Number of bytes to be sent/received in current transfer
80*4882a593Smuzhiyun * @pos: Current position in the send/receive buffer
81*4882a593Smuzhiyun * @error: Flag set when an error is received
82*4882a593Smuzhiyun * @lock: To avoid race conditions between irq handler and xfer code
83*4882a593Smuzhiyun * @done: Completion used to wait for transfer termination
84*4882a593Smuzhiyun * @tokens: Sequence of tokens to be written to the device
85*4882a593Smuzhiyun * @num_tokens: Number of tokens
86*4882a593Smuzhiyun * @data: Pointer to the controlller's platform data
87*4882a593Smuzhiyun */
88*4882a593Smuzhiyun struct meson_i2c {
89*4882a593Smuzhiyun struct i2c_adapter adap;
90*4882a593Smuzhiyun struct device *dev;
91*4882a593Smuzhiyun void __iomem *regs;
92*4882a593Smuzhiyun struct clk *clk;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun struct i2c_msg *msg;
95*4882a593Smuzhiyun int state;
96*4882a593Smuzhiyun bool last;
97*4882a593Smuzhiyun int count;
98*4882a593Smuzhiyun int pos;
99*4882a593Smuzhiyun int error;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun spinlock_t lock;
102*4882a593Smuzhiyun struct completion done;
103*4882a593Smuzhiyun u32 tokens[2];
104*4882a593Smuzhiyun int num_tokens;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun const struct meson_i2c_data *data;
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
meson_i2c_set_mask(struct meson_i2c * i2c,int reg,u32 mask,u32 val)109*4882a593Smuzhiyun static void meson_i2c_set_mask(struct meson_i2c *i2c, int reg, u32 mask,
110*4882a593Smuzhiyun u32 val)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun u32 data;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun data = readl(i2c->regs + reg);
115*4882a593Smuzhiyun data &= ~mask;
116*4882a593Smuzhiyun data |= val & mask;
117*4882a593Smuzhiyun writel(data, i2c->regs + reg);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
meson_i2c_reset_tokens(struct meson_i2c * i2c)120*4882a593Smuzhiyun static void meson_i2c_reset_tokens(struct meson_i2c *i2c)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun i2c->tokens[0] = 0;
123*4882a593Smuzhiyun i2c->tokens[1] = 0;
124*4882a593Smuzhiyun i2c->num_tokens = 0;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
meson_i2c_add_token(struct meson_i2c * i2c,int token)127*4882a593Smuzhiyun static void meson_i2c_add_token(struct meson_i2c *i2c, int token)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun if (i2c->num_tokens < 8)
130*4882a593Smuzhiyun i2c->tokens[0] |= (token & 0xf) << (i2c->num_tokens * 4);
131*4882a593Smuzhiyun else
132*4882a593Smuzhiyun i2c->tokens[1] |= (token & 0xf) << ((i2c->num_tokens % 8) * 4);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun i2c->num_tokens++;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
meson_i2c_set_clk_div(struct meson_i2c * i2c,unsigned int freq)137*4882a593Smuzhiyun static void meson_i2c_set_clk_div(struct meson_i2c *i2c, unsigned int freq)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun unsigned long clk_rate = clk_get_rate(i2c->clk);
140*4882a593Smuzhiyun unsigned int div;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun div = DIV_ROUND_UP(clk_rate, freq);
143*4882a593Smuzhiyun div -= FILTER_DELAY;
144*4882a593Smuzhiyun div = DIV_ROUND_UP(div, i2c->data->div_factor);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* clock divider has 12 bits */
147*4882a593Smuzhiyun if (div > GENMASK(11, 0)) {
148*4882a593Smuzhiyun dev_err(i2c->dev, "requested bus frequency too low\n");
149*4882a593Smuzhiyun div = GENMASK(11, 0);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_CLKDIV,
153*4882a593Smuzhiyun FIELD_PREP(REG_CTRL_CLKDIV, div & GENMASK(9, 0)));
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_CLKDIVEXT,
156*4882a593Smuzhiyun FIELD_PREP(REG_CTRL_CLKDIVEXT, div >> 10));
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* Disable HIGH/LOW mode */
159*4882a593Smuzhiyun meson_i2c_set_mask(i2c, REG_SLAVE_ADDR, REG_SLV_SCL_LOW_EN, 0);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun dev_dbg(i2c->dev, "%s: clk %lu, freq %u, div %u\n", __func__,
162*4882a593Smuzhiyun clk_rate, freq, div);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
meson_i2c_get_data(struct meson_i2c * i2c,char * buf,int len)165*4882a593Smuzhiyun static void meson_i2c_get_data(struct meson_i2c *i2c, char *buf, int len)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun u32 rdata0, rdata1;
168*4882a593Smuzhiyun int i;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun rdata0 = readl(i2c->regs + REG_TOK_RDATA0);
171*4882a593Smuzhiyun rdata1 = readl(i2c->regs + REG_TOK_RDATA1);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun dev_dbg(i2c->dev, "%s: data %08x %08x len %d\n", __func__,
174*4882a593Smuzhiyun rdata0, rdata1, len);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun for (i = 0; i < min(4, len); i++)
177*4882a593Smuzhiyun *buf++ = (rdata0 >> i * 8) & 0xff;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun for (i = 4; i < min(8, len); i++)
180*4882a593Smuzhiyun *buf++ = (rdata1 >> (i - 4) * 8) & 0xff;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
meson_i2c_put_data(struct meson_i2c * i2c,char * buf,int len)183*4882a593Smuzhiyun static void meson_i2c_put_data(struct meson_i2c *i2c, char *buf, int len)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun u32 wdata0 = 0, wdata1 = 0;
186*4882a593Smuzhiyun int i;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun for (i = 0; i < min(4, len); i++)
189*4882a593Smuzhiyun wdata0 |= *buf++ << (i * 8);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun for (i = 4; i < min(8, len); i++)
192*4882a593Smuzhiyun wdata1 |= *buf++ << ((i - 4) * 8);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun writel(wdata0, i2c->regs + REG_TOK_WDATA0);
195*4882a593Smuzhiyun writel(wdata1, i2c->regs + REG_TOK_WDATA1);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun dev_dbg(i2c->dev, "%s: data %08x %08x len %d\n", __func__,
198*4882a593Smuzhiyun wdata0, wdata1, len);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
meson_i2c_prepare_xfer(struct meson_i2c * i2c)201*4882a593Smuzhiyun static void meson_i2c_prepare_xfer(struct meson_i2c *i2c)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun bool write = !(i2c->msg->flags & I2C_M_RD);
204*4882a593Smuzhiyun int i;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun i2c->count = min(i2c->msg->len - i2c->pos, 8);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun for (i = 0; i < i2c->count - 1; i++)
209*4882a593Smuzhiyun meson_i2c_add_token(i2c, TOKEN_DATA);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (i2c->count) {
212*4882a593Smuzhiyun if (write || i2c->pos + i2c->count < i2c->msg->len)
213*4882a593Smuzhiyun meson_i2c_add_token(i2c, TOKEN_DATA);
214*4882a593Smuzhiyun else
215*4882a593Smuzhiyun meson_i2c_add_token(i2c, TOKEN_DATA_LAST);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (write)
219*4882a593Smuzhiyun meson_i2c_put_data(i2c, i2c->msg->buf + i2c->pos, i2c->count);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun if (i2c->last && i2c->pos + i2c->count >= i2c->msg->len)
222*4882a593Smuzhiyun meson_i2c_add_token(i2c, TOKEN_STOP);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun writel(i2c->tokens[0], i2c->regs + REG_TOK_LIST0);
225*4882a593Smuzhiyun writel(i2c->tokens[1], i2c->regs + REG_TOK_LIST1);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
meson_i2c_transfer_complete(struct meson_i2c * i2c,u32 ctrl)228*4882a593Smuzhiyun static void meson_i2c_transfer_complete(struct meson_i2c *i2c, u32 ctrl)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun if (ctrl & REG_CTRL_ERROR) {
231*4882a593Smuzhiyun /*
232*4882a593Smuzhiyun * The bit is set when the IGNORE_NAK bit is cleared
233*4882a593Smuzhiyun * and the device didn't respond. In this case, the
234*4882a593Smuzhiyun * I2C controller automatically generates a STOP
235*4882a593Smuzhiyun * condition.
236*4882a593Smuzhiyun */
237*4882a593Smuzhiyun dev_dbg(i2c->dev, "error bit set\n");
238*4882a593Smuzhiyun i2c->error = -ENXIO;
239*4882a593Smuzhiyun i2c->state = STATE_IDLE;
240*4882a593Smuzhiyun } else {
241*4882a593Smuzhiyun if (i2c->state == STATE_READ && i2c->count)
242*4882a593Smuzhiyun meson_i2c_get_data(i2c, i2c->msg->buf + i2c->pos,
243*4882a593Smuzhiyun i2c->count);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun i2c->pos += i2c->count;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (i2c->pos >= i2c->msg->len)
248*4882a593Smuzhiyun i2c->state = STATE_IDLE;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
meson_i2c_irq(int irqno,void * dev_id)252*4882a593Smuzhiyun static irqreturn_t meson_i2c_irq(int irqno, void *dev_id)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun struct meson_i2c *i2c = dev_id;
255*4882a593Smuzhiyun unsigned int ctrl;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun spin_lock(&i2c->lock);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun meson_i2c_reset_tokens(i2c);
260*4882a593Smuzhiyun meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, 0);
261*4882a593Smuzhiyun ctrl = readl(i2c->regs + REG_CTRL);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun dev_dbg(i2c->dev, "irq: state %d, pos %d, count %d, ctrl %08x\n",
264*4882a593Smuzhiyun i2c->state, i2c->pos, i2c->count, ctrl);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if (i2c->state == STATE_IDLE) {
267*4882a593Smuzhiyun spin_unlock(&i2c->lock);
268*4882a593Smuzhiyun return IRQ_NONE;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun meson_i2c_transfer_complete(i2c, ctrl);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (i2c->state == STATE_IDLE) {
274*4882a593Smuzhiyun complete(&i2c->done);
275*4882a593Smuzhiyun goto out;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* Restart the processing */
279*4882a593Smuzhiyun meson_i2c_prepare_xfer(i2c);
280*4882a593Smuzhiyun meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, REG_CTRL_START);
281*4882a593Smuzhiyun out:
282*4882a593Smuzhiyun spin_unlock(&i2c->lock);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun return IRQ_HANDLED;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
meson_i2c_do_start(struct meson_i2c * i2c,struct i2c_msg * msg)287*4882a593Smuzhiyun static void meson_i2c_do_start(struct meson_i2c *i2c, struct i2c_msg *msg)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun int token;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun token = (msg->flags & I2C_M_RD) ? TOKEN_SLAVE_ADDR_READ :
292*4882a593Smuzhiyun TOKEN_SLAVE_ADDR_WRITE;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun meson_i2c_set_mask(i2c, REG_SLAVE_ADDR, REG_SLV_ADDR,
296*4882a593Smuzhiyun FIELD_PREP(REG_SLV_ADDR, msg->addr << 1));
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun meson_i2c_add_token(i2c, TOKEN_START);
299*4882a593Smuzhiyun meson_i2c_add_token(i2c, token);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
meson_i2c_xfer_msg(struct meson_i2c * i2c,struct i2c_msg * msg,int last,bool atomic)302*4882a593Smuzhiyun static int meson_i2c_xfer_msg(struct meson_i2c *i2c, struct i2c_msg *msg,
303*4882a593Smuzhiyun int last, bool atomic)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun unsigned long time_left, flags;
306*4882a593Smuzhiyun int ret = 0;
307*4882a593Smuzhiyun u32 ctrl;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun i2c->msg = msg;
310*4882a593Smuzhiyun i2c->last = last;
311*4882a593Smuzhiyun i2c->pos = 0;
312*4882a593Smuzhiyun i2c->count = 0;
313*4882a593Smuzhiyun i2c->error = 0;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun meson_i2c_reset_tokens(i2c);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun flags = (msg->flags & I2C_M_IGNORE_NAK) ? REG_CTRL_ACK_IGNORE : 0;
318*4882a593Smuzhiyun meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_ACK_IGNORE, flags);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (!(msg->flags & I2C_M_NOSTART))
321*4882a593Smuzhiyun meson_i2c_do_start(i2c, msg);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun i2c->state = (msg->flags & I2C_M_RD) ? STATE_READ : STATE_WRITE;
324*4882a593Smuzhiyun meson_i2c_prepare_xfer(i2c);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (!atomic)
327*4882a593Smuzhiyun reinit_completion(&i2c->done);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* Start the transfer */
330*4882a593Smuzhiyun meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, REG_CTRL_START);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if (atomic) {
333*4882a593Smuzhiyun ret = readl_poll_timeout_atomic(i2c->regs + REG_CTRL, ctrl,
334*4882a593Smuzhiyun !(ctrl & REG_CTRL_STATUS),
335*4882a593Smuzhiyun 10, I2C_TIMEOUT_MS * 1000);
336*4882a593Smuzhiyun } else {
337*4882a593Smuzhiyun time_left = msecs_to_jiffies(I2C_TIMEOUT_MS);
338*4882a593Smuzhiyun time_left = wait_for_completion_timeout(&i2c->done, time_left);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun if (!time_left)
341*4882a593Smuzhiyun ret = -ETIMEDOUT;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /*
345*4882a593Smuzhiyun * Protect access to i2c struct and registers from interrupt
346*4882a593Smuzhiyun * handlers triggered by a transfer terminated after the
347*4882a593Smuzhiyun * timeout period
348*4882a593Smuzhiyun */
349*4882a593Smuzhiyun spin_lock_irqsave(&i2c->lock, flags);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (atomic && !ret)
352*4882a593Smuzhiyun meson_i2c_transfer_complete(i2c, ctrl);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* Abort any active operation */
355*4882a593Smuzhiyun meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, 0);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun if (ret)
358*4882a593Smuzhiyun i2c->state = STATE_IDLE;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun if (i2c->error)
361*4882a593Smuzhiyun ret = i2c->error;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun spin_unlock_irqrestore(&i2c->lock, flags);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun return ret;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
meson_i2c_xfer_messages(struct i2c_adapter * adap,struct i2c_msg * msgs,int num,bool atomic)368*4882a593Smuzhiyun static int meson_i2c_xfer_messages(struct i2c_adapter *adap,
369*4882a593Smuzhiyun struct i2c_msg *msgs, int num, bool atomic)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun struct meson_i2c *i2c = adap->algo_data;
372*4882a593Smuzhiyun int i, ret = 0;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun for (i = 0; i < num; i++) {
375*4882a593Smuzhiyun ret = meson_i2c_xfer_msg(i2c, msgs + i, i == num - 1, atomic);
376*4882a593Smuzhiyun if (ret)
377*4882a593Smuzhiyun break;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun return ret ?: i;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
meson_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)383*4882a593Smuzhiyun static int meson_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
384*4882a593Smuzhiyun int num)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun return meson_i2c_xfer_messages(adap, msgs, num, false);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
meson_i2c_xfer_atomic(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)389*4882a593Smuzhiyun static int meson_i2c_xfer_atomic(struct i2c_adapter *adap,
390*4882a593Smuzhiyun struct i2c_msg *msgs, int num)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun return meson_i2c_xfer_messages(adap, msgs, num, true);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
meson_i2c_func(struct i2c_adapter * adap)395*4882a593Smuzhiyun static u32 meson_i2c_func(struct i2c_adapter *adap)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun static const struct i2c_algorithm meson_i2c_algorithm = {
401*4882a593Smuzhiyun .master_xfer = meson_i2c_xfer,
402*4882a593Smuzhiyun .master_xfer_atomic = meson_i2c_xfer_atomic,
403*4882a593Smuzhiyun .functionality = meson_i2c_func,
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun
meson_i2c_probe(struct platform_device * pdev)406*4882a593Smuzhiyun static int meson_i2c_probe(struct platform_device *pdev)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
409*4882a593Smuzhiyun struct meson_i2c *i2c;
410*4882a593Smuzhiyun struct i2c_timings timings;
411*4882a593Smuzhiyun int irq, ret = 0;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun i2c = devm_kzalloc(&pdev->dev, sizeof(struct meson_i2c), GFP_KERNEL);
414*4882a593Smuzhiyun if (!i2c)
415*4882a593Smuzhiyun return -ENOMEM;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun i2c_parse_fw_timings(&pdev->dev, &timings, true);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun i2c->dev = &pdev->dev;
420*4882a593Smuzhiyun platform_set_drvdata(pdev, i2c);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun spin_lock_init(&i2c->lock);
423*4882a593Smuzhiyun init_completion(&i2c->done);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun i2c->data = (const struct meson_i2c_data *)
426*4882a593Smuzhiyun of_device_get_match_data(&pdev->dev);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun i2c->clk = devm_clk_get(&pdev->dev, NULL);
429*4882a593Smuzhiyun if (IS_ERR(i2c->clk)) {
430*4882a593Smuzhiyun dev_err(&pdev->dev, "can't get device clock\n");
431*4882a593Smuzhiyun return PTR_ERR(i2c->clk);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun i2c->regs = devm_platform_ioremap_resource(pdev, 0);
435*4882a593Smuzhiyun if (IS_ERR(i2c->regs))
436*4882a593Smuzhiyun return PTR_ERR(i2c->regs);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
439*4882a593Smuzhiyun if (irq < 0)
440*4882a593Smuzhiyun return irq;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, meson_i2c_irq, 0, NULL, i2c);
443*4882a593Smuzhiyun if (ret < 0) {
444*4882a593Smuzhiyun dev_err(&pdev->dev, "can't request IRQ\n");
445*4882a593Smuzhiyun return ret;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun ret = clk_prepare_enable(i2c->clk);
449*4882a593Smuzhiyun if (ret < 0) {
450*4882a593Smuzhiyun dev_err(&pdev->dev, "can't prepare clock\n");
451*4882a593Smuzhiyun return ret;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun strlcpy(i2c->adap.name, "Meson I2C adapter",
455*4882a593Smuzhiyun sizeof(i2c->adap.name));
456*4882a593Smuzhiyun i2c->adap.owner = THIS_MODULE;
457*4882a593Smuzhiyun i2c->adap.algo = &meson_i2c_algorithm;
458*4882a593Smuzhiyun i2c->adap.dev.parent = &pdev->dev;
459*4882a593Smuzhiyun i2c->adap.dev.of_node = np;
460*4882a593Smuzhiyun i2c->adap.algo_data = i2c;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /*
463*4882a593Smuzhiyun * A transfer is triggered when START bit changes from 0 to 1.
464*4882a593Smuzhiyun * Ensure that the bit is set to 0 after probe
465*4882a593Smuzhiyun */
466*4882a593Smuzhiyun meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, 0);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /* Disable filtering */
469*4882a593Smuzhiyun meson_i2c_set_mask(i2c, REG_SLAVE_ADDR,
470*4882a593Smuzhiyun REG_SLV_SDA_FILTER | REG_SLV_SCL_FILTER, 0);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun meson_i2c_set_clk_div(i2c, timings.bus_freq_hz);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun ret = i2c_add_adapter(&i2c->adap);
475*4882a593Smuzhiyun if (ret < 0) {
476*4882a593Smuzhiyun clk_disable_unprepare(i2c->clk);
477*4882a593Smuzhiyun return ret;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun return 0;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
meson_i2c_remove(struct platform_device * pdev)483*4882a593Smuzhiyun static int meson_i2c_remove(struct platform_device *pdev)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun struct meson_i2c *i2c = platform_get_drvdata(pdev);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun i2c_del_adapter(&i2c->adap);
488*4882a593Smuzhiyun clk_disable_unprepare(i2c->clk);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun return 0;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun static const struct meson_i2c_data i2c_meson6_data = {
494*4882a593Smuzhiyun .div_factor = 4,
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun static const struct meson_i2c_data i2c_gxbb_data = {
498*4882a593Smuzhiyun .div_factor = 4,
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun static const struct meson_i2c_data i2c_axg_data = {
502*4882a593Smuzhiyun .div_factor = 3,
503*4882a593Smuzhiyun };
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun static const struct of_device_id meson_i2c_match[] = {
506*4882a593Smuzhiyun { .compatible = "amlogic,meson6-i2c", .data = &i2c_meson6_data },
507*4882a593Smuzhiyun { .compatible = "amlogic,meson-gxbb-i2c", .data = &i2c_gxbb_data },
508*4882a593Smuzhiyun { .compatible = "amlogic,meson-axg-i2c", .data = &i2c_axg_data },
509*4882a593Smuzhiyun {},
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, meson_i2c_match);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun static struct platform_driver meson_i2c_driver = {
515*4882a593Smuzhiyun .probe = meson_i2c_probe,
516*4882a593Smuzhiyun .remove = meson_i2c_remove,
517*4882a593Smuzhiyun .driver = {
518*4882a593Smuzhiyun .name = "meson-i2c",
519*4882a593Smuzhiyun .of_match_table = meson_i2c_match,
520*4882a593Smuzhiyun },
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun module_platform_driver(meson_i2c_driver);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun MODULE_DESCRIPTION("Amlogic Meson I2C Bus driver");
526*4882a593Smuzhiyun MODULE_AUTHOR("Beniamino Galvani <b.galvani@gmail.com>");
527*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
528