xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-lpc2k.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2011 NXP Semiconductors
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Code portions referenced from the i2x-pxa and i2c-pnx drivers
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Make SMBus byte and word transactions work on LPC178x/7x
8*4882a593Smuzhiyun  * Copyright (c) 2012
9*4882a593Smuzhiyun  * Alexander Potashev, Emcraft Systems, aspotashev@emcraft.com
10*4882a593Smuzhiyun  * Anton Protopopov, Emcraft Systems, antonp@emcraft.com
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Copyright (C) 2015 Joachim Eastwood <manabian@gmail.com>
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/errno.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/kernel.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/of.h>
23*4882a593Smuzhiyun #include <linux/of_device.h>
24*4882a593Smuzhiyun #include <linux/platform_device.h>
25*4882a593Smuzhiyun #include <linux/sched.h>
26*4882a593Smuzhiyun #include <linux/time.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* LPC24xx register offsets and bits */
29*4882a593Smuzhiyun #define LPC24XX_I2CONSET	0x00
30*4882a593Smuzhiyun #define LPC24XX_I2STAT		0x04
31*4882a593Smuzhiyun #define LPC24XX_I2DAT		0x08
32*4882a593Smuzhiyun #define LPC24XX_I2ADDR		0x0c
33*4882a593Smuzhiyun #define LPC24XX_I2SCLH		0x10
34*4882a593Smuzhiyun #define LPC24XX_I2SCLL		0x14
35*4882a593Smuzhiyun #define LPC24XX_I2CONCLR	0x18
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define LPC24XX_AA		BIT(2)
38*4882a593Smuzhiyun #define LPC24XX_SI		BIT(3)
39*4882a593Smuzhiyun #define LPC24XX_STO		BIT(4)
40*4882a593Smuzhiyun #define LPC24XX_STA		BIT(5)
41*4882a593Smuzhiyun #define LPC24XX_I2EN		BIT(6)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define LPC24XX_STO_AA		(LPC24XX_STO | LPC24XX_AA)
44*4882a593Smuzhiyun #define LPC24XX_CLEAR_ALL	(LPC24XX_AA | LPC24XX_SI | LPC24XX_STO | \
45*4882a593Smuzhiyun 				 LPC24XX_STA | LPC24XX_I2EN)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* I2C SCL clock has different duty cycle depending on mode */
48*4882a593Smuzhiyun #define I2C_STD_MODE_DUTY		46
49*4882a593Smuzhiyun #define I2C_FAST_MODE_DUTY		36
50*4882a593Smuzhiyun #define I2C_FAST_MODE_PLUS_DUTY		38
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /*
53*4882a593Smuzhiyun  * 26 possible I2C status codes, but codes applicable only
54*4882a593Smuzhiyun  * to master are listed here and used in this driver
55*4882a593Smuzhiyun  */
56*4882a593Smuzhiyun enum {
57*4882a593Smuzhiyun 	M_BUS_ERROR		= 0x00,
58*4882a593Smuzhiyun 	M_START			= 0x08,
59*4882a593Smuzhiyun 	M_REPSTART		= 0x10,
60*4882a593Smuzhiyun 	MX_ADDR_W_ACK		= 0x18,
61*4882a593Smuzhiyun 	MX_ADDR_W_NACK		= 0x20,
62*4882a593Smuzhiyun 	MX_DATA_W_ACK		= 0x28,
63*4882a593Smuzhiyun 	MX_DATA_W_NACK		= 0x30,
64*4882a593Smuzhiyun 	M_DATA_ARB_LOST		= 0x38,
65*4882a593Smuzhiyun 	MR_ADDR_R_ACK		= 0x40,
66*4882a593Smuzhiyun 	MR_ADDR_R_NACK		= 0x48,
67*4882a593Smuzhiyun 	MR_DATA_R_ACK		= 0x50,
68*4882a593Smuzhiyun 	MR_DATA_R_NACK		= 0x58,
69*4882a593Smuzhiyun 	M_I2C_IDLE		= 0xf8,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun struct lpc2k_i2c {
73*4882a593Smuzhiyun 	void __iomem		*base;
74*4882a593Smuzhiyun 	struct clk		*clk;
75*4882a593Smuzhiyun 	int			irq;
76*4882a593Smuzhiyun 	wait_queue_head_t	wait;
77*4882a593Smuzhiyun 	struct i2c_adapter	adap;
78*4882a593Smuzhiyun 	struct i2c_msg		*msg;
79*4882a593Smuzhiyun 	int			msg_idx;
80*4882a593Smuzhiyun 	int			msg_status;
81*4882a593Smuzhiyun 	int			is_last;
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
i2c_lpc2k_reset(struct lpc2k_i2c * i2c)84*4882a593Smuzhiyun static void i2c_lpc2k_reset(struct lpc2k_i2c *i2c)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	/* Will force clear all statuses */
87*4882a593Smuzhiyun 	writel(LPC24XX_CLEAR_ALL, i2c->base + LPC24XX_I2CONCLR);
88*4882a593Smuzhiyun 	writel(0, i2c->base + LPC24XX_I2ADDR);
89*4882a593Smuzhiyun 	writel(LPC24XX_I2EN, i2c->base + LPC24XX_I2CONSET);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
i2c_lpc2k_clear_arb(struct lpc2k_i2c * i2c)92*4882a593Smuzhiyun static int i2c_lpc2k_clear_arb(struct lpc2k_i2c *i2c)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	unsigned long timeout = jiffies + msecs_to_jiffies(1000);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/*
97*4882a593Smuzhiyun 	 * If the transfer needs to abort for some reason, we'll try to
98*4882a593Smuzhiyun 	 * force a stop condition to clear any pending bus conditions
99*4882a593Smuzhiyun 	 */
100*4882a593Smuzhiyun 	writel(LPC24XX_STO, i2c->base + LPC24XX_I2CONSET);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* Wait for status change */
103*4882a593Smuzhiyun 	while (readl(i2c->base + LPC24XX_I2STAT) != M_I2C_IDLE) {
104*4882a593Smuzhiyun 		if (time_after(jiffies, timeout)) {
105*4882a593Smuzhiyun 			/* Bus was not idle, try to reset adapter */
106*4882a593Smuzhiyun 			i2c_lpc2k_reset(i2c);
107*4882a593Smuzhiyun 			return -EBUSY;
108*4882a593Smuzhiyun 		}
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 		cpu_relax();
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	return 0;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
i2c_lpc2k_pump_msg(struct lpc2k_i2c * i2c)116*4882a593Smuzhiyun static void i2c_lpc2k_pump_msg(struct lpc2k_i2c *i2c)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	unsigned char data;
119*4882a593Smuzhiyun 	u32 status;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/*
122*4882a593Smuzhiyun 	 * I2C in the LPC2xxx series is basically a state machine.
123*4882a593Smuzhiyun 	 * Just run through the steps based on the current status.
124*4882a593Smuzhiyun 	 */
125*4882a593Smuzhiyun 	status = readl(i2c->base + LPC24XX_I2STAT);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	switch (status) {
128*4882a593Smuzhiyun 	case M_START:
129*4882a593Smuzhiyun 	case M_REPSTART:
130*4882a593Smuzhiyun 		/* Start bit was just sent out, send out addr and dir */
131*4882a593Smuzhiyun 		data = i2c_8bit_addr_from_msg(i2c->msg);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 		writel(data, i2c->base + LPC24XX_I2DAT);
134*4882a593Smuzhiyun 		writel(LPC24XX_STA, i2c->base + LPC24XX_I2CONCLR);
135*4882a593Smuzhiyun 		break;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	case MX_ADDR_W_ACK:
138*4882a593Smuzhiyun 	case MX_DATA_W_ACK:
139*4882a593Smuzhiyun 		/*
140*4882a593Smuzhiyun 		 * Address or data was sent out with an ACK. If there is more
141*4882a593Smuzhiyun 		 * data to send, send it now
142*4882a593Smuzhiyun 		 */
143*4882a593Smuzhiyun 		if (i2c->msg_idx < i2c->msg->len) {
144*4882a593Smuzhiyun 			writel(i2c->msg->buf[i2c->msg_idx],
145*4882a593Smuzhiyun 			       i2c->base + LPC24XX_I2DAT);
146*4882a593Smuzhiyun 		} else if (i2c->is_last) {
147*4882a593Smuzhiyun 			/* Last message, send stop */
148*4882a593Smuzhiyun 			writel(LPC24XX_STO_AA, i2c->base + LPC24XX_I2CONSET);
149*4882a593Smuzhiyun 			writel(LPC24XX_SI, i2c->base + LPC24XX_I2CONCLR);
150*4882a593Smuzhiyun 			i2c->msg_status = 0;
151*4882a593Smuzhiyun 			disable_irq_nosync(i2c->irq);
152*4882a593Smuzhiyun 		} else {
153*4882a593Smuzhiyun 			i2c->msg_status = 0;
154*4882a593Smuzhiyun 			disable_irq_nosync(i2c->irq);
155*4882a593Smuzhiyun 		}
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 		i2c->msg_idx++;
158*4882a593Smuzhiyun 		break;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	case MR_ADDR_R_ACK:
161*4882a593Smuzhiyun 		/* Receive first byte from slave */
162*4882a593Smuzhiyun 		if (i2c->msg->len == 1) {
163*4882a593Smuzhiyun 			/* Last byte, return NACK */
164*4882a593Smuzhiyun 			writel(LPC24XX_AA, i2c->base + LPC24XX_I2CONCLR);
165*4882a593Smuzhiyun 		} else {
166*4882a593Smuzhiyun 			/* Not last byte, return ACK */
167*4882a593Smuzhiyun 			writel(LPC24XX_AA, i2c->base + LPC24XX_I2CONSET);
168*4882a593Smuzhiyun 		}
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 		writel(LPC24XX_STA, i2c->base + LPC24XX_I2CONCLR);
171*4882a593Smuzhiyun 		break;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	case MR_DATA_R_NACK:
174*4882a593Smuzhiyun 		/*
175*4882a593Smuzhiyun 		 * The I2C shows NACK status on reads, so we need to accept
176*4882a593Smuzhiyun 		 * the NACK as an ACK here. This should be ok, as the real
177*4882a593Smuzhiyun 		 * BACK would of been caught on the address write.
178*4882a593Smuzhiyun 		 */
179*4882a593Smuzhiyun 	case MR_DATA_R_ACK:
180*4882a593Smuzhiyun 		/* Data was received */
181*4882a593Smuzhiyun 		if (i2c->msg_idx < i2c->msg->len) {
182*4882a593Smuzhiyun 			i2c->msg->buf[i2c->msg_idx] =
183*4882a593Smuzhiyun 					readl(i2c->base + LPC24XX_I2DAT);
184*4882a593Smuzhiyun 		}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 		/* If transfer is done, send STOP */
187*4882a593Smuzhiyun 		if (i2c->msg_idx >= i2c->msg->len - 1 && i2c->is_last) {
188*4882a593Smuzhiyun 			writel(LPC24XX_STO_AA, i2c->base + LPC24XX_I2CONSET);
189*4882a593Smuzhiyun 			writel(LPC24XX_SI, i2c->base + LPC24XX_I2CONCLR);
190*4882a593Smuzhiyun 			i2c->msg_status = 0;
191*4882a593Smuzhiyun 		}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 		/* Message is done */
194*4882a593Smuzhiyun 		if (i2c->msg_idx >= i2c->msg->len - 1) {
195*4882a593Smuzhiyun 			i2c->msg_status = 0;
196*4882a593Smuzhiyun 			disable_irq_nosync(i2c->irq);
197*4882a593Smuzhiyun 		}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 		/*
200*4882a593Smuzhiyun 		 * One pre-last data input, send NACK to tell the slave that
201*4882a593Smuzhiyun 		 * this is going to be the last data byte to be transferred.
202*4882a593Smuzhiyun 		 */
203*4882a593Smuzhiyun 		if (i2c->msg_idx >= i2c->msg->len - 2) {
204*4882a593Smuzhiyun 			/* One byte left to receive - NACK */
205*4882a593Smuzhiyun 			writel(LPC24XX_AA, i2c->base + LPC24XX_I2CONCLR);
206*4882a593Smuzhiyun 		} else {
207*4882a593Smuzhiyun 			/* More than one byte left to receive - ACK */
208*4882a593Smuzhiyun 			writel(LPC24XX_AA, i2c->base + LPC24XX_I2CONSET);
209*4882a593Smuzhiyun 		}
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 		writel(LPC24XX_STA, i2c->base + LPC24XX_I2CONCLR);
212*4882a593Smuzhiyun 		i2c->msg_idx++;
213*4882a593Smuzhiyun 		break;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	case MX_ADDR_W_NACK:
216*4882a593Smuzhiyun 	case MX_DATA_W_NACK:
217*4882a593Smuzhiyun 	case MR_ADDR_R_NACK:
218*4882a593Smuzhiyun 		/* NACK processing is done */
219*4882a593Smuzhiyun 		writel(LPC24XX_STO_AA, i2c->base + LPC24XX_I2CONSET);
220*4882a593Smuzhiyun 		i2c->msg_status = -ENXIO;
221*4882a593Smuzhiyun 		disable_irq_nosync(i2c->irq);
222*4882a593Smuzhiyun 		break;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	case M_DATA_ARB_LOST:
225*4882a593Smuzhiyun 		/* Arbitration lost */
226*4882a593Smuzhiyun 		i2c->msg_status = -EAGAIN;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 		/* Release the I2C bus */
229*4882a593Smuzhiyun 		writel(LPC24XX_STA | LPC24XX_STO, i2c->base + LPC24XX_I2CONCLR);
230*4882a593Smuzhiyun 		disable_irq_nosync(i2c->irq);
231*4882a593Smuzhiyun 		break;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	default:
234*4882a593Smuzhiyun 		/* Unexpected statuses */
235*4882a593Smuzhiyun 		i2c->msg_status = -EIO;
236*4882a593Smuzhiyun 		disable_irq_nosync(i2c->irq);
237*4882a593Smuzhiyun 		break;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	/* Exit on failure or all bytes transferred */
241*4882a593Smuzhiyun 	if (i2c->msg_status != -EBUSY)
242*4882a593Smuzhiyun 		wake_up(&i2c->wait);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/*
245*4882a593Smuzhiyun 	 * If `msg_status` is zero, then `lpc2k_process_msg()`
246*4882a593Smuzhiyun 	 * is responsible for clearing the SI flag.
247*4882a593Smuzhiyun 	 */
248*4882a593Smuzhiyun 	if (i2c->msg_status != 0)
249*4882a593Smuzhiyun 		writel(LPC24XX_SI, i2c->base + LPC24XX_I2CONCLR);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
lpc2k_process_msg(struct lpc2k_i2c * i2c,int msgidx)252*4882a593Smuzhiyun static int lpc2k_process_msg(struct lpc2k_i2c *i2c, int msgidx)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	/* A new transfer is kicked off by initiating a start condition */
255*4882a593Smuzhiyun 	if (!msgidx) {
256*4882a593Smuzhiyun 		writel(LPC24XX_STA, i2c->base + LPC24XX_I2CONSET);
257*4882a593Smuzhiyun 	} else {
258*4882a593Smuzhiyun 		/*
259*4882a593Smuzhiyun 		 * A multi-message I2C transfer continues where the
260*4882a593Smuzhiyun 		 * previous I2C transfer left off and uses the
261*4882a593Smuzhiyun 		 * current condition of the I2C adapter.
262*4882a593Smuzhiyun 		 */
263*4882a593Smuzhiyun 		if (unlikely(i2c->msg->flags & I2C_M_NOSTART)) {
264*4882a593Smuzhiyun 			WARN_ON(i2c->msg->len == 0);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 			if (!(i2c->msg->flags & I2C_M_RD)) {
267*4882a593Smuzhiyun 				/* Start transmit of data */
268*4882a593Smuzhiyun 				writel(i2c->msg->buf[0],
269*4882a593Smuzhiyun 				       i2c->base + LPC24XX_I2DAT);
270*4882a593Smuzhiyun 				i2c->msg_idx++;
271*4882a593Smuzhiyun 			}
272*4882a593Smuzhiyun 		} else {
273*4882a593Smuzhiyun 			/* Start or repeated start */
274*4882a593Smuzhiyun 			writel(LPC24XX_STA, i2c->base + LPC24XX_I2CONSET);
275*4882a593Smuzhiyun 		}
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 		writel(LPC24XX_SI, i2c->base + LPC24XX_I2CONCLR);
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	enable_irq(i2c->irq);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	/* Wait for transfer completion */
283*4882a593Smuzhiyun 	if (wait_event_timeout(i2c->wait, i2c->msg_status != -EBUSY,
284*4882a593Smuzhiyun 			       msecs_to_jiffies(1000)) == 0) {
285*4882a593Smuzhiyun 		disable_irq_nosync(i2c->irq);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 		return -ETIMEDOUT;
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	return i2c->msg_status;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
i2c_lpc2k_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int msg_num)293*4882a593Smuzhiyun static int i2c_lpc2k_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
294*4882a593Smuzhiyun 			  int msg_num)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	struct lpc2k_i2c *i2c = i2c_get_adapdata(adap);
297*4882a593Smuzhiyun 	int ret, i;
298*4882a593Smuzhiyun 	u32 stat;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* Check for bus idle condition */
301*4882a593Smuzhiyun 	stat = readl(i2c->base + LPC24XX_I2STAT);
302*4882a593Smuzhiyun 	if (stat != M_I2C_IDLE) {
303*4882a593Smuzhiyun 		/* Something is holding the bus, try to clear it */
304*4882a593Smuzhiyun 		return i2c_lpc2k_clear_arb(i2c);
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	/* Process a single message at a time */
308*4882a593Smuzhiyun 	for (i = 0; i < msg_num; i++) {
309*4882a593Smuzhiyun 		/* Save message pointer and current message data index */
310*4882a593Smuzhiyun 		i2c->msg = &msgs[i];
311*4882a593Smuzhiyun 		i2c->msg_idx = 0;
312*4882a593Smuzhiyun 		i2c->msg_status = -EBUSY;
313*4882a593Smuzhiyun 		i2c->is_last = (i == (msg_num - 1));
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 		ret = lpc2k_process_msg(i2c, i);
316*4882a593Smuzhiyun 		if (ret)
317*4882a593Smuzhiyun 			return ret;
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	return msg_num;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
i2c_lpc2k_handler(int irq,void * dev_id)323*4882a593Smuzhiyun static irqreturn_t i2c_lpc2k_handler(int irq, void *dev_id)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	struct lpc2k_i2c *i2c = dev_id;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	if (readl(i2c->base + LPC24XX_I2CONSET) & LPC24XX_SI) {
328*4882a593Smuzhiyun 		i2c_lpc2k_pump_msg(i2c);
329*4882a593Smuzhiyun 		return IRQ_HANDLED;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	return IRQ_NONE;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
i2c_lpc2k_functionality(struct i2c_adapter * adap)335*4882a593Smuzhiyun static u32 i2c_lpc2k_functionality(struct i2c_adapter *adap)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	/* Only emulated SMBus for now */
338*4882a593Smuzhiyun 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun static const struct i2c_algorithm i2c_lpc2k_algorithm = {
342*4882a593Smuzhiyun 	.master_xfer	= i2c_lpc2k_xfer,
343*4882a593Smuzhiyun 	.functionality	= i2c_lpc2k_functionality,
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun 
i2c_lpc2k_probe(struct platform_device * pdev)346*4882a593Smuzhiyun static int i2c_lpc2k_probe(struct platform_device *pdev)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	struct lpc2k_i2c *i2c;
349*4882a593Smuzhiyun 	u32 bus_clk_rate;
350*4882a593Smuzhiyun 	u32 scl_high;
351*4882a593Smuzhiyun 	u32 clkrate;
352*4882a593Smuzhiyun 	int ret;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	i2c = devm_kzalloc(&pdev->dev, sizeof(*i2c), GFP_KERNEL);
355*4882a593Smuzhiyun 	if (!i2c)
356*4882a593Smuzhiyun 		return -ENOMEM;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	i2c->base = devm_platform_ioremap_resource(pdev, 0);
359*4882a593Smuzhiyun 	if (IS_ERR(i2c->base))
360*4882a593Smuzhiyun 		return PTR_ERR(i2c->base);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	i2c->irq = platform_get_irq(pdev, 0);
363*4882a593Smuzhiyun 	if (i2c->irq < 0)
364*4882a593Smuzhiyun 		return i2c->irq;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	init_waitqueue_head(&i2c->wait);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	i2c->clk = devm_clk_get(&pdev->dev, NULL);
369*4882a593Smuzhiyun 	if (IS_ERR(i2c->clk)) {
370*4882a593Smuzhiyun 		dev_err(&pdev->dev, "error getting clock\n");
371*4882a593Smuzhiyun 		return PTR_ERR(i2c->clk);
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	ret = clk_prepare_enable(i2c->clk);
375*4882a593Smuzhiyun 	if (ret) {
376*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unable to enable clock.\n");
377*4882a593Smuzhiyun 		return ret;
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, i2c->irq, i2c_lpc2k_handler, 0,
381*4882a593Smuzhiyun 			       dev_name(&pdev->dev), i2c);
382*4882a593Smuzhiyun 	if (ret < 0) {
383*4882a593Smuzhiyun 		dev_err(&pdev->dev, "can't request interrupt.\n");
384*4882a593Smuzhiyun 		goto fail_clk;
385*4882a593Smuzhiyun 	}
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	disable_irq_nosync(i2c->irq);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	/* Place controller is a known state */
390*4882a593Smuzhiyun 	i2c_lpc2k_reset(i2c);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	ret = of_property_read_u32(pdev->dev.of_node, "clock-frequency",
393*4882a593Smuzhiyun 				   &bus_clk_rate);
394*4882a593Smuzhiyun 	if (ret)
395*4882a593Smuzhiyun 		bus_clk_rate = I2C_MAX_STANDARD_MODE_FREQ;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	clkrate = clk_get_rate(i2c->clk);
398*4882a593Smuzhiyun 	if (clkrate == 0) {
399*4882a593Smuzhiyun 		dev_err(&pdev->dev, "can't get I2C base clock\n");
400*4882a593Smuzhiyun 		ret = -EINVAL;
401*4882a593Smuzhiyun 		goto fail_clk;
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	/* Setup I2C dividers to generate clock with proper duty cycle */
405*4882a593Smuzhiyun 	clkrate = clkrate / bus_clk_rate;
406*4882a593Smuzhiyun 	if (bus_clk_rate <= I2C_MAX_STANDARD_MODE_FREQ)
407*4882a593Smuzhiyun 		scl_high = (clkrate * I2C_STD_MODE_DUTY) / 100;
408*4882a593Smuzhiyun 	else if (bus_clk_rate <= I2C_MAX_FAST_MODE_FREQ)
409*4882a593Smuzhiyun 		scl_high = (clkrate * I2C_FAST_MODE_DUTY) / 100;
410*4882a593Smuzhiyun 	else
411*4882a593Smuzhiyun 		scl_high = (clkrate * I2C_FAST_MODE_PLUS_DUTY) / 100;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	writel(scl_high, i2c->base + LPC24XX_I2SCLH);
414*4882a593Smuzhiyun 	writel(clkrate - scl_high, i2c->base + LPC24XX_I2SCLL);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	platform_set_drvdata(pdev, i2c);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	i2c_set_adapdata(&i2c->adap, i2c);
419*4882a593Smuzhiyun 	i2c->adap.owner = THIS_MODULE;
420*4882a593Smuzhiyun 	strlcpy(i2c->adap.name, "LPC2K I2C adapter", sizeof(i2c->adap.name));
421*4882a593Smuzhiyun 	i2c->adap.algo = &i2c_lpc2k_algorithm;
422*4882a593Smuzhiyun 	i2c->adap.dev.parent = &pdev->dev;
423*4882a593Smuzhiyun 	i2c->adap.dev.of_node = pdev->dev.of_node;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	ret = i2c_add_adapter(&i2c->adap);
426*4882a593Smuzhiyun 	if (ret < 0)
427*4882a593Smuzhiyun 		goto fail_clk;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	dev_info(&pdev->dev, "LPC2K I2C adapter\n");
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	return 0;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun fail_clk:
434*4882a593Smuzhiyun 	clk_disable_unprepare(i2c->clk);
435*4882a593Smuzhiyun 	return ret;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
i2c_lpc2k_remove(struct platform_device * dev)438*4882a593Smuzhiyun static int i2c_lpc2k_remove(struct platform_device *dev)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	struct lpc2k_i2c *i2c = platform_get_drvdata(dev);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	i2c_del_adapter(&i2c->adap);
443*4882a593Smuzhiyun 	clk_disable_unprepare(i2c->clk);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	return 0;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun #ifdef CONFIG_PM
i2c_lpc2k_suspend(struct device * dev)449*4882a593Smuzhiyun static int i2c_lpc2k_suspend(struct device *dev)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	struct lpc2k_i2c *i2c = dev_get_drvdata(dev);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	clk_disable(i2c->clk);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	return 0;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
i2c_lpc2k_resume(struct device * dev)458*4882a593Smuzhiyun static int i2c_lpc2k_resume(struct device *dev)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	struct lpc2k_i2c *i2c = dev_get_drvdata(dev);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	clk_enable(i2c->clk);
463*4882a593Smuzhiyun 	i2c_lpc2k_reset(i2c);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	return 0;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun static const struct dev_pm_ops i2c_lpc2k_dev_pm_ops = {
469*4882a593Smuzhiyun 	.suspend_noirq = i2c_lpc2k_suspend,
470*4882a593Smuzhiyun 	.resume_noirq = i2c_lpc2k_resume,
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun #define I2C_LPC2K_DEV_PM_OPS (&i2c_lpc2k_dev_pm_ops)
474*4882a593Smuzhiyun #else
475*4882a593Smuzhiyun #define I2C_LPC2K_DEV_PM_OPS NULL
476*4882a593Smuzhiyun #endif
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun static const struct of_device_id lpc2k_i2c_match[] = {
479*4882a593Smuzhiyun 	{ .compatible = "nxp,lpc1788-i2c" },
480*4882a593Smuzhiyun 	{},
481*4882a593Smuzhiyun };
482*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, lpc2k_i2c_match);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun static struct platform_driver i2c_lpc2k_driver = {
485*4882a593Smuzhiyun 	.probe	= i2c_lpc2k_probe,
486*4882a593Smuzhiyun 	.remove	= i2c_lpc2k_remove,
487*4882a593Smuzhiyun 	.driver	= {
488*4882a593Smuzhiyun 		.name		= "lpc2k-i2c",
489*4882a593Smuzhiyun 		.pm		= I2C_LPC2K_DEV_PM_OPS,
490*4882a593Smuzhiyun 		.of_match_table	= lpc2k_i2c_match,
491*4882a593Smuzhiyun 	},
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun module_platform_driver(i2c_lpc2k_driver);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun MODULE_AUTHOR("Kevin Wells <kevin.wells@nxp.com>");
496*4882a593Smuzhiyun MODULE_DESCRIPTION("I2C driver for LPC2xxx devices");
497*4882a593Smuzhiyun MODULE_LICENSE("GPL");
498*4882a593Smuzhiyun MODULE_ALIAS("platform:lpc2k-i2c");
499