1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Ingenic JZ4780 I2C bus driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2006 - 2009 Ingenic Semiconductor Inc.
6*4882a593Smuzhiyun * Copyright (C) 2015 Imagination Technologies
7*4882a593Smuzhiyun * Copyright (C) 2019 周琰杰 (Zhou Yanjie) <zhouyanjie@wanyeetech.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/completion.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/of_device.h>
22*4882a593Smuzhiyun #include <linux/platform_device.h>
23*4882a593Smuzhiyun #include <linux/sched.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/time.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define JZ4780_I2C_CTRL 0x00
28*4882a593Smuzhiyun #define JZ4780_I2C_TAR 0x04
29*4882a593Smuzhiyun #define JZ4780_I2C_SAR 0x08
30*4882a593Smuzhiyun #define JZ4780_I2C_DC 0x10
31*4882a593Smuzhiyun #define JZ4780_I2C_SHCNT 0x14
32*4882a593Smuzhiyun #define JZ4780_I2C_SLCNT 0x18
33*4882a593Smuzhiyun #define JZ4780_I2C_FHCNT 0x1C
34*4882a593Smuzhiyun #define JZ4780_I2C_FLCNT 0x20
35*4882a593Smuzhiyun #define JZ4780_I2C_INTST 0x2C
36*4882a593Smuzhiyun #define JZ4780_I2C_INTM 0x30
37*4882a593Smuzhiyun #define JZ4780_I2C_RXTL 0x38
38*4882a593Smuzhiyun #define JZ4780_I2C_TXTL 0x3C
39*4882a593Smuzhiyun #define JZ4780_I2C_CINTR 0x40
40*4882a593Smuzhiyun #define JZ4780_I2C_CRXUF 0x44
41*4882a593Smuzhiyun #define JZ4780_I2C_CRXOF 0x48
42*4882a593Smuzhiyun #define JZ4780_I2C_CTXOF 0x4C
43*4882a593Smuzhiyun #define JZ4780_I2C_CRXREQ 0x50
44*4882a593Smuzhiyun #define JZ4780_I2C_CTXABRT 0x54
45*4882a593Smuzhiyun #define JZ4780_I2C_CRXDONE 0x58
46*4882a593Smuzhiyun #define JZ4780_I2C_CACT 0x5C
47*4882a593Smuzhiyun #define JZ4780_I2C_CSTP 0x60
48*4882a593Smuzhiyun #define JZ4780_I2C_CSTT 0x64
49*4882a593Smuzhiyun #define JZ4780_I2C_CGC 0x68
50*4882a593Smuzhiyun #define JZ4780_I2C_ENB 0x6C
51*4882a593Smuzhiyun #define JZ4780_I2C_STA 0x70
52*4882a593Smuzhiyun #define JZ4780_I2C_TXABRT 0x80
53*4882a593Smuzhiyun #define JZ4780_I2C_DMACR 0x88
54*4882a593Smuzhiyun #define JZ4780_I2C_DMATDLR 0x8C
55*4882a593Smuzhiyun #define JZ4780_I2C_DMARDLR 0x90
56*4882a593Smuzhiyun #define JZ4780_I2C_SDASU 0x94
57*4882a593Smuzhiyun #define JZ4780_I2C_ACKGC 0x98
58*4882a593Smuzhiyun #define JZ4780_I2C_ENSTA 0x9C
59*4882a593Smuzhiyun #define JZ4780_I2C_SDAHD 0xD0
60*4882a593Smuzhiyun #define X1000_I2C_SDAHD 0x7C
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define JZ4780_I2C_CTRL_STPHLD BIT(7)
63*4882a593Smuzhiyun #define JZ4780_I2C_CTRL_SLVDIS BIT(6)
64*4882a593Smuzhiyun #define JZ4780_I2C_CTRL_REST BIT(5)
65*4882a593Smuzhiyun #define JZ4780_I2C_CTRL_MATP BIT(4)
66*4882a593Smuzhiyun #define JZ4780_I2C_CTRL_SATP BIT(3)
67*4882a593Smuzhiyun #define JZ4780_I2C_CTRL_SPDF BIT(2)
68*4882a593Smuzhiyun #define JZ4780_I2C_CTRL_SPDS BIT(1)
69*4882a593Smuzhiyun #define JZ4780_I2C_CTRL_MD BIT(0)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define JZ4780_I2C_STA_SLVACT BIT(6)
72*4882a593Smuzhiyun #define JZ4780_I2C_STA_MSTACT BIT(5)
73*4882a593Smuzhiyun #define JZ4780_I2C_STA_RFF BIT(4)
74*4882a593Smuzhiyun #define JZ4780_I2C_STA_RFNE BIT(3)
75*4882a593Smuzhiyun #define JZ4780_I2C_STA_TFE BIT(2)
76*4882a593Smuzhiyun #define JZ4780_I2C_STA_TFNF BIT(1)
77*4882a593Smuzhiyun #define JZ4780_I2C_STA_ACT BIT(0)
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define X1000_I2C_DC_STOP BIT(9)
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define JZ4780_I2C_INTST_IGC BIT(11)
82*4882a593Smuzhiyun #define JZ4780_I2C_INTST_ISTT BIT(10)
83*4882a593Smuzhiyun #define JZ4780_I2C_INTST_ISTP BIT(9)
84*4882a593Smuzhiyun #define JZ4780_I2C_INTST_IACT BIT(8)
85*4882a593Smuzhiyun #define JZ4780_I2C_INTST_RXDN BIT(7)
86*4882a593Smuzhiyun #define JZ4780_I2C_INTST_TXABT BIT(6)
87*4882a593Smuzhiyun #define JZ4780_I2C_INTST_RDREQ BIT(5)
88*4882a593Smuzhiyun #define JZ4780_I2C_INTST_TXEMP BIT(4)
89*4882a593Smuzhiyun #define JZ4780_I2C_INTST_TXOF BIT(3)
90*4882a593Smuzhiyun #define JZ4780_I2C_INTST_RXFL BIT(2)
91*4882a593Smuzhiyun #define JZ4780_I2C_INTST_RXOF BIT(1)
92*4882a593Smuzhiyun #define JZ4780_I2C_INTST_RXUF BIT(0)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define JZ4780_I2C_INTM_MIGC BIT(11)
95*4882a593Smuzhiyun #define JZ4780_I2C_INTM_MISTT BIT(10)
96*4882a593Smuzhiyun #define JZ4780_I2C_INTM_MISTP BIT(9)
97*4882a593Smuzhiyun #define JZ4780_I2C_INTM_MIACT BIT(8)
98*4882a593Smuzhiyun #define JZ4780_I2C_INTM_MRXDN BIT(7)
99*4882a593Smuzhiyun #define JZ4780_I2C_INTM_MTXABT BIT(6)
100*4882a593Smuzhiyun #define JZ4780_I2C_INTM_MRDREQ BIT(5)
101*4882a593Smuzhiyun #define JZ4780_I2C_INTM_MTXEMP BIT(4)
102*4882a593Smuzhiyun #define JZ4780_I2C_INTM_MTXOF BIT(3)
103*4882a593Smuzhiyun #define JZ4780_I2C_INTM_MRXFL BIT(2)
104*4882a593Smuzhiyun #define JZ4780_I2C_INTM_MRXOF BIT(1)
105*4882a593Smuzhiyun #define JZ4780_I2C_INTM_MRXUF BIT(0)
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #define JZ4780_I2C_DC_READ BIT(8)
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define JZ4780_I2C_SDAHD_HDENB BIT(8)
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define JZ4780_I2C_ENB_I2C BIT(0)
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun #define JZ4780_I2CSHCNT_ADJUST(n) (((n) - 8) < 6 ? 6 : ((n) - 8))
114*4882a593Smuzhiyun #define JZ4780_I2CSLCNT_ADJUST(n) (((n) - 1) < 8 ? 8 : ((n) - 1))
115*4882a593Smuzhiyun #define JZ4780_I2CFHCNT_ADJUST(n) (((n) - 8) < 6 ? 6 : ((n) - 8))
116*4882a593Smuzhiyun #define JZ4780_I2CFLCNT_ADJUST(n) (((n) - 1) < 8 ? 8 : ((n) - 1))
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define JZ4780_I2C_FIFO_LEN 16
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define X1000_I2C_FIFO_LEN 64
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define JZ4780_I2C_TIMEOUT 300
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #define BUFSIZE 200
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun enum ingenic_i2c_version {
127*4882a593Smuzhiyun ID_JZ4780,
128*4882a593Smuzhiyun ID_X1000,
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* ingenic_i2c_config: SoC specific config data. */
132*4882a593Smuzhiyun struct ingenic_i2c_config {
133*4882a593Smuzhiyun enum ingenic_i2c_version version;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun int fifosize;
136*4882a593Smuzhiyun int tx_level;
137*4882a593Smuzhiyun int rx_level;
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun struct jz4780_i2c {
141*4882a593Smuzhiyun void __iomem *iomem;
142*4882a593Smuzhiyun int irq;
143*4882a593Smuzhiyun struct clk *clk;
144*4882a593Smuzhiyun struct i2c_adapter adap;
145*4882a593Smuzhiyun const struct ingenic_i2c_config *cdata;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* lock to protect rbuf and wbuf between xfer_rd/wr and irq handler */
148*4882a593Smuzhiyun spinlock_t lock;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* beginning of lock scope */
151*4882a593Smuzhiyun unsigned char *rbuf;
152*4882a593Smuzhiyun int rd_total_len;
153*4882a593Smuzhiyun int rd_data_xfered;
154*4882a593Smuzhiyun int rd_cmd_xfered;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun unsigned char *wbuf;
157*4882a593Smuzhiyun int wt_len;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun int is_write;
160*4882a593Smuzhiyun int stop_hold;
161*4882a593Smuzhiyun int speed;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun int data_buf[BUFSIZE];
164*4882a593Smuzhiyun int cmd_buf[BUFSIZE];
165*4882a593Smuzhiyun int cmd;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* end of lock scope */
168*4882a593Smuzhiyun struct completion trans_waitq;
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
jz4780_i2c_readw(struct jz4780_i2c * i2c,unsigned long offset)171*4882a593Smuzhiyun static inline unsigned short jz4780_i2c_readw(struct jz4780_i2c *i2c,
172*4882a593Smuzhiyun unsigned long offset)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun return readw(i2c->iomem + offset);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
jz4780_i2c_writew(struct jz4780_i2c * i2c,unsigned long offset,unsigned short val)177*4882a593Smuzhiyun static inline void jz4780_i2c_writew(struct jz4780_i2c *i2c,
178*4882a593Smuzhiyun unsigned long offset, unsigned short val)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun writew(val, i2c->iomem + offset);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
jz4780_i2c_disable(struct jz4780_i2c * i2c)183*4882a593Smuzhiyun static int jz4780_i2c_disable(struct jz4780_i2c *i2c)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun unsigned short regval;
186*4882a593Smuzhiyun unsigned long loops = 5;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_ENB, 0);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun do {
191*4882a593Smuzhiyun regval = jz4780_i2c_readw(i2c, JZ4780_I2C_ENSTA);
192*4882a593Smuzhiyun if (!(regval & JZ4780_I2C_ENB_I2C))
193*4882a593Smuzhiyun return 0;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun usleep_range(5000, 15000);
196*4882a593Smuzhiyun } while (--loops);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun dev_err(&i2c->adap.dev, "disable failed: ENSTA=0x%04x\n", regval);
199*4882a593Smuzhiyun return -ETIMEDOUT;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
jz4780_i2c_enable(struct jz4780_i2c * i2c)202*4882a593Smuzhiyun static int jz4780_i2c_enable(struct jz4780_i2c *i2c)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun unsigned short regval;
205*4882a593Smuzhiyun unsigned long loops = 5;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_ENB, 1);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun do {
210*4882a593Smuzhiyun regval = jz4780_i2c_readw(i2c, JZ4780_I2C_ENSTA);
211*4882a593Smuzhiyun if (regval & JZ4780_I2C_ENB_I2C)
212*4882a593Smuzhiyun return 0;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun usleep_range(5000, 15000);
215*4882a593Smuzhiyun } while (--loops);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun dev_err(&i2c->adap.dev, "enable failed: ENSTA=0x%04x\n", regval);
218*4882a593Smuzhiyun return -ETIMEDOUT;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
jz4780_i2c_set_target(struct jz4780_i2c * i2c,unsigned char address)221*4882a593Smuzhiyun static int jz4780_i2c_set_target(struct jz4780_i2c *i2c, unsigned char address)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun unsigned short regval;
224*4882a593Smuzhiyun unsigned long loops = 5;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun do {
227*4882a593Smuzhiyun regval = jz4780_i2c_readw(i2c, JZ4780_I2C_STA);
228*4882a593Smuzhiyun if ((regval & JZ4780_I2C_STA_TFE) &&
229*4882a593Smuzhiyun !(regval & JZ4780_I2C_STA_MSTACT))
230*4882a593Smuzhiyun break;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun usleep_range(5000, 15000);
233*4882a593Smuzhiyun } while (--loops);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun if (loops) {
236*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_TAR, address);
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun dev_err(&i2c->adap.dev,
241*4882a593Smuzhiyun "set device to address 0x%02x failed, STA=0x%04x\n",
242*4882a593Smuzhiyun address, regval);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return -ENXIO;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
jz4780_i2c_set_speed(struct jz4780_i2c * i2c)247*4882a593Smuzhiyun static int jz4780_i2c_set_speed(struct jz4780_i2c *i2c)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun int dev_clk_khz = clk_get_rate(i2c->clk) / 1000;
250*4882a593Smuzhiyun int cnt_high = 0; /* HIGH period count of the SCL clock */
251*4882a593Smuzhiyun int cnt_low = 0; /* LOW period count of the SCL clock */
252*4882a593Smuzhiyun int cnt_period = 0; /* period count of the SCL clock */
253*4882a593Smuzhiyun int setup_time = 0;
254*4882a593Smuzhiyun int hold_time = 0;
255*4882a593Smuzhiyun unsigned short tmp = 0;
256*4882a593Smuzhiyun int i2c_clk = i2c->speed;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun if (jz4780_i2c_disable(i2c))
259*4882a593Smuzhiyun dev_dbg(&i2c->adap.dev, "i2c not disabled\n");
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun * 1 JZ4780_I2C cycle equals to cnt_period PCLK(i2c_clk)
263*4882a593Smuzhiyun * standard mode, min LOW and HIGH period are 4700 ns and 4000 ns
264*4882a593Smuzhiyun * fast mode, min LOW and HIGH period are 1300 ns and 600 ns
265*4882a593Smuzhiyun */
266*4882a593Smuzhiyun cnt_period = dev_clk_khz / i2c_clk;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (i2c_clk <= 100)
269*4882a593Smuzhiyun cnt_high = (cnt_period * 4000) / (4700 + 4000);
270*4882a593Smuzhiyun else
271*4882a593Smuzhiyun cnt_high = (cnt_period * 600) / (1300 + 600);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun cnt_low = cnt_period - cnt_high;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /*
276*4882a593Smuzhiyun * NOTE: JZ4780_I2C_CTRL_REST can't set when i2c enabled, because
277*4882a593Smuzhiyun * normal read are 2 messages, we cannot disable i2c controller
278*4882a593Smuzhiyun * between these two messages, this means that we must always set
279*4882a593Smuzhiyun * JZ4780_I2C_CTRL_REST when init JZ4780_I2C_CTRL
280*4882a593Smuzhiyun *
281*4882a593Smuzhiyun */
282*4882a593Smuzhiyun if (i2c_clk <= 100) {
283*4882a593Smuzhiyun tmp = JZ4780_I2C_CTRL_SPDS | JZ4780_I2C_CTRL_REST
284*4882a593Smuzhiyun | JZ4780_I2C_CTRL_SLVDIS | JZ4780_I2C_CTRL_MD;
285*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_CTRL, tmp);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_SHCNT,
288*4882a593Smuzhiyun JZ4780_I2CSHCNT_ADJUST(cnt_high));
289*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_SLCNT,
290*4882a593Smuzhiyun JZ4780_I2CSLCNT_ADJUST(cnt_low));
291*4882a593Smuzhiyun } else {
292*4882a593Smuzhiyun tmp = JZ4780_I2C_CTRL_SPDF | JZ4780_I2C_CTRL_REST
293*4882a593Smuzhiyun | JZ4780_I2C_CTRL_SLVDIS | JZ4780_I2C_CTRL_MD;
294*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_CTRL, tmp);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_FHCNT,
297*4882a593Smuzhiyun JZ4780_I2CFHCNT_ADJUST(cnt_high));
298*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_FLCNT,
299*4882a593Smuzhiyun JZ4780_I2CFLCNT_ADJUST(cnt_low));
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /*
303*4882a593Smuzhiyun * a i2c device must internally provide a hold time at least 300ns
304*4882a593Smuzhiyun * tHD:DAT
305*4882a593Smuzhiyun * Standard Mode: min=300ns, max=3450ns
306*4882a593Smuzhiyun * Fast Mode: min=0ns, max=900ns
307*4882a593Smuzhiyun * tSU:DAT
308*4882a593Smuzhiyun * Standard Mode: min=250ns, max=infinite
309*4882a593Smuzhiyun * Fast Mode: min=100(250ns is recommended), max=infinite
310*4882a593Smuzhiyun *
311*4882a593Smuzhiyun * 1i2c_clk = 10^6 / dev_clk_khz
312*4882a593Smuzhiyun * on FPGA, dev_clk_khz = 12000, so 1i2c_clk = 1000/12 = 83ns
313*4882a593Smuzhiyun * on Pisces(1008M), dev_clk_khz=126000, so 1i2c_clk = 1000 / 126 = 8ns
314*4882a593Smuzhiyun *
315*4882a593Smuzhiyun * The actual hold time is (SDAHD + 1) * (i2c_clk period).
316*4882a593Smuzhiyun *
317*4882a593Smuzhiyun * Length of setup time calculated using (SDASU - 1) * (ic_clk_period)
318*4882a593Smuzhiyun *
319*4882a593Smuzhiyun */
320*4882a593Smuzhiyun if (i2c_clk <= 100) { /* standard mode */
321*4882a593Smuzhiyun setup_time = 300;
322*4882a593Smuzhiyun hold_time = 400;
323*4882a593Smuzhiyun } else {
324*4882a593Smuzhiyun setup_time = 450;
325*4882a593Smuzhiyun hold_time = 450;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun hold_time = ((hold_time * dev_clk_khz) / 1000000) - 1;
329*4882a593Smuzhiyun setup_time = ((setup_time * dev_clk_khz) / 1000000) + 1;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun if (setup_time > 255)
332*4882a593Smuzhiyun setup_time = 255;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun if (setup_time <= 0)
335*4882a593Smuzhiyun setup_time = 1;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_SDASU, setup_time);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (hold_time > 255)
340*4882a593Smuzhiyun hold_time = 255;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun if (hold_time >= 0) {
343*4882a593Smuzhiyun /*i2c hold time enable */
344*4882a593Smuzhiyun if (i2c->cdata->version >= ID_X1000) {
345*4882a593Smuzhiyun jz4780_i2c_writew(i2c, X1000_I2C_SDAHD, hold_time);
346*4882a593Smuzhiyun } else {
347*4882a593Smuzhiyun hold_time |= JZ4780_I2C_SDAHD_HDENB;
348*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_SDAHD, hold_time);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun } else {
351*4882a593Smuzhiyun /* disable hold time */
352*4882a593Smuzhiyun if (i2c->cdata->version >= ID_X1000)
353*4882a593Smuzhiyun jz4780_i2c_writew(i2c, X1000_I2C_SDAHD, 0);
354*4882a593Smuzhiyun else
355*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_SDAHD, 0);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return 0;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
jz4780_i2c_cleanup(struct jz4780_i2c * i2c)361*4882a593Smuzhiyun static int jz4780_i2c_cleanup(struct jz4780_i2c *i2c)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun int ret;
364*4882a593Smuzhiyun unsigned long flags;
365*4882a593Smuzhiyun unsigned short tmp;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun spin_lock_irqsave(&i2c->lock, flags);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* can send stop now if need */
370*4882a593Smuzhiyun if (i2c->cdata->version < ID_X1000) {
371*4882a593Smuzhiyun tmp = jz4780_i2c_readw(i2c, JZ4780_I2C_CTRL);
372*4882a593Smuzhiyun tmp &= ~JZ4780_I2C_CTRL_STPHLD;
373*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_CTRL, tmp);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /* disable all interrupts first */
377*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_INTM, 0);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun /* then clear all interrupts */
380*4882a593Smuzhiyun jz4780_i2c_readw(i2c, JZ4780_I2C_CTXABRT);
381*4882a593Smuzhiyun jz4780_i2c_readw(i2c, JZ4780_I2C_CINTR);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /* then disable the controller */
384*4882a593Smuzhiyun tmp = jz4780_i2c_readw(i2c, JZ4780_I2C_CTRL);
385*4882a593Smuzhiyun tmp &= ~JZ4780_I2C_ENB_I2C;
386*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_CTRL, tmp);
387*4882a593Smuzhiyun udelay(10);
388*4882a593Smuzhiyun tmp |= JZ4780_I2C_ENB_I2C;
389*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_CTRL, tmp);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun spin_unlock_irqrestore(&i2c->lock, flags);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun ret = jz4780_i2c_disable(i2c);
394*4882a593Smuzhiyun if (ret)
395*4882a593Smuzhiyun dev_err(&i2c->adap.dev,
396*4882a593Smuzhiyun "unable to disable device during cleanup!\n");
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (unlikely(jz4780_i2c_readw(i2c, JZ4780_I2C_INTM)
399*4882a593Smuzhiyun & jz4780_i2c_readw(i2c, JZ4780_I2C_INTST)))
400*4882a593Smuzhiyun dev_err(&i2c->adap.dev,
401*4882a593Smuzhiyun "device has interrupts after a complete cleanup!\n");
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun return ret;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
jz4780_i2c_prepare(struct jz4780_i2c * i2c)406*4882a593Smuzhiyun static int jz4780_i2c_prepare(struct jz4780_i2c *i2c)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun jz4780_i2c_set_speed(i2c);
409*4882a593Smuzhiyun return jz4780_i2c_enable(i2c);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
jz4780_i2c_send_rcmd(struct jz4780_i2c * i2c,int cmd_count,int cmd_left)412*4882a593Smuzhiyun static void jz4780_i2c_send_rcmd(struct jz4780_i2c *i2c,
413*4882a593Smuzhiyun int cmd_count,
414*4882a593Smuzhiyun int cmd_left)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun int i;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun for (i = 0; i < cmd_count - 1; i++)
419*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_DC, JZ4780_I2C_DC_READ);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if ((cmd_left == 0) && (i2c->cdata->version >= ID_X1000))
422*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_DC,
423*4882a593Smuzhiyun JZ4780_I2C_DC_READ | X1000_I2C_DC_STOP);
424*4882a593Smuzhiyun else
425*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_DC, JZ4780_I2C_DC_READ);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
jz4780_i2c_trans_done(struct jz4780_i2c * i2c)428*4882a593Smuzhiyun static void jz4780_i2c_trans_done(struct jz4780_i2c *i2c)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_INTM, 0);
431*4882a593Smuzhiyun complete(&i2c->trans_waitq);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
jz4780_i2c_irq(int irqno,void * dev_id)434*4882a593Smuzhiyun static irqreturn_t jz4780_i2c_irq(int irqno, void *dev_id)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun unsigned short tmp;
437*4882a593Smuzhiyun unsigned short intst;
438*4882a593Smuzhiyun unsigned short intmsk;
439*4882a593Smuzhiyun struct jz4780_i2c *i2c = dev_id;
440*4882a593Smuzhiyun unsigned long flags;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun spin_lock_irqsave(&i2c->lock, flags);
443*4882a593Smuzhiyun intmsk = jz4780_i2c_readw(i2c, JZ4780_I2C_INTM);
444*4882a593Smuzhiyun intst = jz4780_i2c_readw(i2c, JZ4780_I2C_INTST);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun intst &= intmsk;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun if (intst & JZ4780_I2C_INTST_TXABT) {
449*4882a593Smuzhiyun jz4780_i2c_trans_done(i2c);
450*4882a593Smuzhiyun goto done;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun if (intst & JZ4780_I2C_INTST_RXOF) {
454*4882a593Smuzhiyun dev_dbg(&i2c->adap.dev, "received fifo overflow!\n");
455*4882a593Smuzhiyun jz4780_i2c_trans_done(i2c);
456*4882a593Smuzhiyun goto done;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /*
460*4882a593Smuzhiyun * When reading, always drain RX FIFO before we send more Read
461*4882a593Smuzhiyun * Commands to avoid fifo overrun
462*4882a593Smuzhiyun */
463*4882a593Smuzhiyun if (i2c->is_write == 0) {
464*4882a593Smuzhiyun int rd_left;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun while ((jz4780_i2c_readw(i2c, JZ4780_I2C_STA)
467*4882a593Smuzhiyun & JZ4780_I2C_STA_RFNE)) {
468*4882a593Smuzhiyun *(i2c->rbuf++) = jz4780_i2c_readw(i2c, JZ4780_I2C_DC)
469*4882a593Smuzhiyun & 0xff;
470*4882a593Smuzhiyun i2c->rd_data_xfered++;
471*4882a593Smuzhiyun if (i2c->rd_data_xfered == i2c->rd_total_len) {
472*4882a593Smuzhiyun jz4780_i2c_trans_done(i2c);
473*4882a593Smuzhiyun goto done;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun rd_left = i2c->rd_total_len - i2c->rd_data_xfered;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun if (rd_left <= i2c->cdata->fifosize)
480*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_RXTL, rd_left - 1);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (intst & JZ4780_I2C_INTST_TXEMP) {
484*4882a593Smuzhiyun if (i2c->is_write == 0) {
485*4882a593Smuzhiyun int cmd_left = i2c->rd_total_len - i2c->rd_cmd_xfered;
486*4882a593Smuzhiyun int max_send = (i2c->cdata->fifosize - 1)
487*4882a593Smuzhiyun - (i2c->rd_cmd_xfered
488*4882a593Smuzhiyun - i2c->rd_data_xfered);
489*4882a593Smuzhiyun int cmd_to_send = min(cmd_left, max_send);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (i2c->rd_cmd_xfered != 0)
492*4882a593Smuzhiyun cmd_to_send = min(cmd_to_send,
493*4882a593Smuzhiyun i2c->cdata->fifosize
494*4882a593Smuzhiyun - i2c->cdata->tx_level - 1);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun if (cmd_to_send) {
497*4882a593Smuzhiyun i2c->rd_cmd_xfered += cmd_to_send;
498*4882a593Smuzhiyun cmd_left = i2c->rd_total_len -
499*4882a593Smuzhiyun i2c->rd_cmd_xfered;
500*4882a593Smuzhiyun jz4780_i2c_send_rcmd(i2c,
501*4882a593Smuzhiyun cmd_to_send, cmd_left);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (cmd_left == 0) {
506*4882a593Smuzhiyun intmsk = jz4780_i2c_readw(i2c, JZ4780_I2C_INTM);
507*4882a593Smuzhiyun intmsk &= ~JZ4780_I2C_INTM_MTXEMP;
508*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_INTM, intmsk);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun if (i2c->cdata->version < ID_X1000) {
511*4882a593Smuzhiyun tmp = jz4780_i2c_readw(i2c,
512*4882a593Smuzhiyun JZ4780_I2C_CTRL);
513*4882a593Smuzhiyun tmp &= ~JZ4780_I2C_CTRL_STPHLD;
514*4882a593Smuzhiyun jz4780_i2c_writew(i2c,
515*4882a593Smuzhiyun JZ4780_I2C_CTRL, tmp);
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun } else {
519*4882a593Smuzhiyun unsigned short data;
520*4882a593Smuzhiyun unsigned short i2c_sta;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun i2c_sta = jz4780_i2c_readw(i2c, JZ4780_I2C_STA);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun while ((i2c_sta & JZ4780_I2C_STA_TFNF) &&
525*4882a593Smuzhiyun (i2c->wt_len > 0)) {
526*4882a593Smuzhiyun i2c_sta = jz4780_i2c_readw(i2c, JZ4780_I2C_STA);
527*4882a593Smuzhiyun data = *i2c->wbuf;
528*4882a593Smuzhiyun data &= ~JZ4780_I2C_DC_READ;
529*4882a593Smuzhiyun if ((i2c->wt_len == 1) && (!i2c->stop_hold) &&
530*4882a593Smuzhiyun (i2c->cdata->version >= ID_X1000))
531*4882a593Smuzhiyun data |= X1000_I2C_DC_STOP;
532*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_DC, data);
533*4882a593Smuzhiyun i2c->wbuf++;
534*4882a593Smuzhiyun i2c->wt_len--;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun if (i2c->wt_len == 0) {
538*4882a593Smuzhiyun if ((!i2c->stop_hold) && (i2c->cdata->version <
539*4882a593Smuzhiyun ID_X1000)) {
540*4882a593Smuzhiyun tmp = jz4780_i2c_readw(i2c,
541*4882a593Smuzhiyun JZ4780_I2C_CTRL);
542*4882a593Smuzhiyun tmp &= ~JZ4780_I2C_CTRL_STPHLD;
543*4882a593Smuzhiyun jz4780_i2c_writew(i2c,
544*4882a593Smuzhiyun JZ4780_I2C_CTRL, tmp);
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun jz4780_i2c_trans_done(i2c);
548*4882a593Smuzhiyun goto done;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun done:
554*4882a593Smuzhiyun spin_unlock_irqrestore(&i2c->lock, flags);
555*4882a593Smuzhiyun return IRQ_HANDLED;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
jz4780_i2c_txabrt(struct jz4780_i2c * i2c,int src)558*4882a593Smuzhiyun static void jz4780_i2c_txabrt(struct jz4780_i2c *i2c, int src)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun dev_dbg(&i2c->adap.dev, "txabrt: 0x%08x, cmd: %d, send: %d, recv: %d\n",
561*4882a593Smuzhiyun src, i2c->cmd, i2c->cmd_buf[i2c->cmd], i2c->data_buf[i2c->cmd]);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
jz4780_i2c_xfer_read(struct jz4780_i2c * i2c,unsigned char * buf,int len,int cnt,int idx)564*4882a593Smuzhiyun static inline int jz4780_i2c_xfer_read(struct jz4780_i2c *i2c,
565*4882a593Smuzhiyun unsigned char *buf, int len, int cnt,
566*4882a593Smuzhiyun int idx)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun int ret = 0;
569*4882a593Smuzhiyun long timeout;
570*4882a593Smuzhiyun int wait_time = JZ4780_I2C_TIMEOUT * (len + 5);
571*4882a593Smuzhiyun unsigned short tmp;
572*4882a593Smuzhiyun unsigned long flags;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun memset(buf, 0, len);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun spin_lock_irqsave(&i2c->lock, flags);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun i2c->stop_hold = 0;
579*4882a593Smuzhiyun i2c->is_write = 0;
580*4882a593Smuzhiyun i2c->rbuf = buf;
581*4882a593Smuzhiyun i2c->rd_total_len = len;
582*4882a593Smuzhiyun i2c->rd_data_xfered = 0;
583*4882a593Smuzhiyun i2c->rd_cmd_xfered = 0;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun if (len <= i2c->cdata->fifosize)
586*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_RXTL, len - 1);
587*4882a593Smuzhiyun else
588*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_RXTL, i2c->cdata->rx_level);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_TXTL, i2c->cdata->tx_level);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_INTM,
593*4882a593Smuzhiyun JZ4780_I2C_INTM_MRXFL | JZ4780_I2C_INTM_MTXEMP
594*4882a593Smuzhiyun | JZ4780_I2C_INTM_MTXABT | JZ4780_I2C_INTM_MRXOF);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (i2c->cdata->version < ID_X1000) {
597*4882a593Smuzhiyun tmp = jz4780_i2c_readw(i2c, JZ4780_I2C_CTRL);
598*4882a593Smuzhiyun tmp |= JZ4780_I2C_CTRL_STPHLD;
599*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_CTRL, tmp);
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun spin_unlock_irqrestore(&i2c->lock, flags);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun timeout = wait_for_completion_timeout(&i2c->trans_waitq,
605*4882a593Smuzhiyun msecs_to_jiffies(wait_time));
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if (!timeout) {
608*4882a593Smuzhiyun dev_err(&i2c->adap.dev, "irq read timeout\n");
609*4882a593Smuzhiyun dev_dbg(&i2c->adap.dev, "send cmd count:%d %d\n",
610*4882a593Smuzhiyun i2c->cmd, i2c->cmd_buf[i2c->cmd]);
611*4882a593Smuzhiyun dev_dbg(&i2c->adap.dev, "receive data count:%d %d\n",
612*4882a593Smuzhiyun i2c->cmd, i2c->data_buf[i2c->cmd]);
613*4882a593Smuzhiyun ret = -EIO;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun tmp = jz4780_i2c_readw(i2c, JZ4780_I2C_TXABRT);
617*4882a593Smuzhiyun if (tmp) {
618*4882a593Smuzhiyun jz4780_i2c_txabrt(i2c, tmp);
619*4882a593Smuzhiyun ret = -EIO;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun return ret;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
jz4780_i2c_xfer_write(struct jz4780_i2c * i2c,unsigned char * buf,int len,int cnt,int idx)625*4882a593Smuzhiyun static inline int jz4780_i2c_xfer_write(struct jz4780_i2c *i2c,
626*4882a593Smuzhiyun unsigned char *buf, int len,
627*4882a593Smuzhiyun int cnt, int idx)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun int ret = 0;
630*4882a593Smuzhiyun int wait_time = JZ4780_I2C_TIMEOUT * (len + 5);
631*4882a593Smuzhiyun long timeout;
632*4882a593Smuzhiyun unsigned short tmp;
633*4882a593Smuzhiyun unsigned long flags;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun spin_lock_irqsave(&i2c->lock, flags);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun if (idx < (cnt - 1))
638*4882a593Smuzhiyun i2c->stop_hold = 1;
639*4882a593Smuzhiyun else
640*4882a593Smuzhiyun i2c->stop_hold = 0;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun i2c->is_write = 1;
643*4882a593Smuzhiyun i2c->wbuf = buf;
644*4882a593Smuzhiyun i2c->wt_len = len;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_TXTL, i2c->cdata->tx_level);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_INTM, JZ4780_I2C_INTM_MTXEMP
649*4882a593Smuzhiyun | JZ4780_I2C_INTM_MTXABT);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun if (i2c->cdata->version < ID_X1000) {
652*4882a593Smuzhiyun tmp = jz4780_i2c_readw(i2c, JZ4780_I2C_CTRL);
653*4882a593Smuzhiyun tmp |= JZ4780_I2C_CTRL_STPHLD;
654*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_CTRL, tmp);
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun spin_unlock_irqrestore(&i2c->lock, flags);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun timeout = wait_for_completion_timeout(&i2c->trans_waitq,
660*4882a593Smuzhiyun msecs_to_jiffies(wait_time));
661*4882a593Smuzhiyun if (timeout && !i2c->stop_hold) {
662*4882a593Smuzhiyun unsigned short i2c_sta;
663*4882a593Smuzhiyun int write_in_process;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun timeout = JZ4780_I2C_TIMEOUT * 100;
666*4882a593Smuzhiyun for (; timeout > 0; timeout--) {
667*4882a593Smuzhiyun i2c_sta = jz4780_i2c_readw(i2c, JZ4780_I2C_STA);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun write_in_process = (i2c_sta & JZ4780_I2C_STA_MSTACT) ||
670*4882a593Smuzhiyun !(i2c_sta & JZ4780_I2C_STA_TFE);
671*4882a593Smuzhiyun if (!write_in_process)
672*4882a593Smuzhiyun break;
673*4882a593Smuzhiyun udelay(10);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun if (!timeout) {
678*4882a593Smuzhiyun dev_err(&i2c->adap.dev, "write wait timeout\n");
679*4882a593Smuzhiyun ret = -EIO;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun tmp = jz4780_i2c_readw(i2c, JZ4780_I2C_TXABRT);
683*4882a593Smuzhiyun if (tmp) {
684*4882a593Smuzhiyun jz4780_i2c_txabrt(i2c, tmp);
685*4882a593Smuzhiyun ret = -EIO;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun return ret;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
jz4780_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msg,int count)691*4882a593Smuzhiyun static int jz4780_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msg,
692*4882a593Smuzhiyun int count)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun int i = -EIO;
695*4882a593Smuzhiyun int ret = 0;
696*4882a593Smuzhiyun struct jz4780_i2c *i2c = adap->algo_data;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun ret = jz4780_i2c_prepare(i2c);
699*4882a593Smuzhiyun if (ret) {
700*4882a593Smuzhiyun dev_err(&i2c->adap.dev, "I2C prepare failed\n");
701*4882a593Smuzhiyun goto out;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun if (msg->addr != jz4780_i2c_readw(i2c, JZ4780_I2C_TAR)) {
705*4882a593Smuzhiyun ret = jz4780_i2c_set_target(i2c, msg->addr);
706*4882a593Smuzhiyun if (ret)
707*4882a593Smuzhiyun goto out;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun for (i = 0; i < count; i++, msg++) {
710*4882a593Smuzhiyun if (msg->flags & I2C_M_RD)
711*4882a593Smuzhiyun ret = jz4780_i2c_xfer_read(i2c, msg->buf, msg->len,
712*4882a593Smuzhiyun count, i);
713*4882a593Smuzhiyun else
714*4882a593Smuzhiyun ret = jz4780_i2c_xfer_write(i2c, msg->buf, msg->len,
715*4882a593Smuzhiyun count, i);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun if (ret)
718*4882a593Smuzhiyun goto out;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun ret = i;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun out:
724*4882a593Smuzhiyun jz4780_i2c_cleanup(i2c);
725*4882a593Smuzhiyun return ret;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
jz4780_i2c_functionality(struct i2c_adapter * adap)728*4882a593Smuzhiyun static u32 jz4780_i2c_functionality(struct i2c_adapter *adap)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun static const struct i2c_algorithm jz4780_i2c_algorithm = {
734*4882a593Smuzhiyun .master_xfer = jz4780_i2c_xfer,
735*4882a593Smuzhiyun .functionality = jz4780_i2c_functionality,
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun static const struct ingenic_i2c_config jz4780_i2c_config = {
739*4882a593Smuzhiyun .version = ID_JZ4780,
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun .fifosize = JZ4780_I2C_FIFO_LEN,
742*4882a593Smuzhiyun .tx_level = JZ4780_I2C_FIFO_LEN / 2,
743*4882a593Smuzhiyun .rx_level = JZ4780_I2C_FIFO_LEN / 2 - 1,
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun static const struct ingenic_i2c_config x1000_i2c_config = {
747*4882a593Smuzhiyun .version = ID_X1000,
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun .fifosize = X1000_I2C_FIFO_LEN,
750*4882a593Smuzhiyun .tx_level = X1000_I2C_FIFO_LEN / 2,
751*4882a593Smuzhiyun .rx_level = X1000_I2C_FIFO_LEN / 2 - 1,
752*4882a593Smuzhiyun };
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun static const struct of_device_id jz4780_i2c_of_matches[] = {
755*4882a593Smuzhiyun { .compatible = "ingenic,jz4770-i2c", .data = &jz4780_i2c_config },
756*4882a593Smuzhiyun { .compatible = "ingenic,jz4780-i2c", .data = &jz4780_i2c_config },
757*4882a593Smuzhiyun { .compatible = "ingenic,x1000-i2c", .data = &x1000_i2c_config },
758*4882a593Smuzhiyun { /* sentinel */ }
759*4882a593Smuzhiyun };
760*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, jz4780_i2c_of_matches);
761*4882a593Smuzhiyun
jz4780_i2c_probe(struct platform_device * pdev)762*4882a593Smuzhiyun static int jz4780_i2c_probe(struct platform_device *pdev)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun int ret = 0;
765*4882a593Smuzhiyun unsigned int clk_freq = 0;
766*4882a593Smuzhiyun unsigned short tmp;
767*4882a593Smuzhiyun struct jz4780_i2c *i2c;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun i2c = devm_kzalloc(&pdev->dev, sizeof(struct jz4780_i2c), GFP_KERNEL);
770*4882a593Smuzhiyun if (!i2c)
771*4882a593Smuzhiyun return -ENOMEM;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun i2c->cdata = device_get_match_data(&pdev->dev);
774*4882a593Smuzhiyun if (!i2c->cdata) {
775*4882a593Smuzhiyun dev_err(&pdev->dev, "Error: No device match found\n");
776*4882a593Smuzhiyun return -ENODEV;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun i2c->adap.owner = THIS_MODULE;
780*4882a593Smuzhiyun i2c->adap.algo = &jz4780_i2c_algorithm;
781*4882a593Smuzhiyun i2c->adap.algo_data = i2c;
782*4882a593Smuzhiyun i2c->adap.retries = 5;
783*4882a593Smuzhiyun i2c->adap.dev.parent = &pdev->dev;
784*4882a593Smuzhiyun i2c->adap.dev.of_node = pdev->dev.of_node;
785*4882a593Smuzhiyun sprintf(i2c->adap.name, "%s", pdev->name);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun init_completion(&i2c->trans_waitq);
788*4882a593Smuzhiyun spin_lock_init(&i2c->lock);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun i2c->iomem = devm_platform_ioremap_resource(pdev, 0);
791*4882a593Smuzhiyun if (IS_ERR(i2c->iomem))
792*4882a593Smuzhiyun return PTR_ERR(i2c->iomem);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun platform_set_drvdata(pdev, i2c);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun i2c->clk = devm_clk_get(&pdev->dev, NULL);
797*4882a593Smuzhiyun if (IS_ERR(i2c->clk))
798*4882a593Smuzhiyun return PTR_ERR(i2c->clk);
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun ret = clk_prepare_enable(i2c->clk);
801*4882a593Smuzhiyun if (ret)
802*4882a593Smuzhiyun return ret;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun ret = of_property_read_u32(pdev->dev.of_node, "clock-frequency",
805*4882a593Smuzhiyun &clk_freq);
806*4882a593Smuzhiyun if (ret) {
807*4882a593Smuzhiyun dev_err(&pdev->dev, "clock-frequency not specified in DT\n");
808*4882a593Smuzhiyun goto err;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun i2c->speed = clk_freq / 1000;
812*4882a593Smuzhiyun if (i2c->speed == 0) {
813*4882a593Smuzhiyun ret = -EINVAL;
814*4882a593Smuzhiyun dev_err(&pdev->dev, "clock-frequency minimum is 1000\n");
815*4882a593Smuzhiyun goto err;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun jz4780_i2c_set_speed(i2c);
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun dev_info(&pdev->dev, "Bus frequency is %d KHz\n", i2c->speed);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun if (i2c->cdata->version < ID_X1000) {
822*4882a593Smuzhiyun tmp = jz4780_i2c_readw(i2c, JZ4780_I2C_CTRL);
823*4882a593Smuzhiyun tmp &= ~JZ4780_I2C_CTRL_STPHLD;
824*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_CTRL, tmp);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun jz4780_i2c_writew(i2c, JZ4780_I2C_INTM, 0x0);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun ret = platform_get_irq(pdev, 0);
830*4882a593Smuzhiyun if (ret < 0)
831*4882a593Smuzhiyun goto err;
832*4882a593Smuzhiyun i2c->irq = ret;
833*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, i2c->irq, jz4780_i2c_irq, 0,
834*4882a593Smuzhiyun dev_name(&pdev->dev), i2c);
835*4882a593Smuzhiyun if (ret)
836*4882a593Smuzhiyun goto err;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun ret = i2c_add_adapter(&i2c->adap);
839*4882a593Smuzhiyun if (ret < 0)
840*4882a593Smuzhiyun goto err;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun return 0;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun err:
845*4882a593Smuzhiyun clk_disable_unprepare(i2c->clk);
846*4882a593Smuzhiyun return ret;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
jz4780_i2c_remove(struct platform_device * pdev)849*4882a593Smuzhiyun static int jz4780_i2c_remove(struct platform_device *pdev)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun struct jz4780_i2c *i2c = platform_get_drvdata(pdev);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun clk_disable_unprepare(i2c->clk);
854*4882a593Smuzhiyun i2c_del_adapter(&i2c->adap);
855*4882a593Smuzhiyun return 0;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun static struct platform_driver jz4780_i2c_driver = {
859*4882a593Smuzhiyun .probe = jz4780_i2c_probe,
860*4882a593Smuzhiyun .remove = jz4780_i2c_remove,
861*4882a593Smuzhiyun .driver = {
862*4882a593Smuzhiyun .name = "jz4780-i2c",
863*4882a593Smuzhiyun .of_match_table = jz4780_i2c_of_matches,
864*4882a593Smuzhiyun },
865*4882a593Smuzhiyun };
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun module_platform_driver(jz4780_i2c_driver);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun MODULE_LICENSE("GPL");
870*4882a593Smuzhiyun MODULE_AUTHOR("ztyan<ztyan@ingenic.cn>");
871*4882a593Smuzhiyun MODULE_DESCRIPTION("i2c driver for JZ4780 SoCs");
872