xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-ismt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is provided under a dual BSD/GPLv2 license.  When using or
3*4882a593Smuzhiyun  * redistributing this file, you may do so under either license.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright(c) 2012 Intel Corporation. All rights reserved.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * GPL LICENSE SUMMARY
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify
10*4882a593Smuzhiyun  * it under the terms of version 2 of the GNU General Public License as
11*4882a593Smuzhiyun  * published by the Free Software Foundation.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but
14*4882a593Smuzhiyun  * WITHOUT ANY WARRANTY; without even the implied warranty of
15*4882a593Smuzhiyun  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
16*4882a593Smuzhiyun  * General Public License for more details.
17*4882a593Smuzhiyun  * The full GNU General Public License is included in this distribution
18*4882a593Smuzhiyun  * in the file called LICENSE.GPL.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * BSD LICENSE
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
23*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions
24*4882a593Smuzhiyun  * are met:
25*4882a593Smuzhiyun  *
26*4882a593Smuzhiyun  *   * Redistributions of source code must retain the above copyright
27*4882a593Smuzhiyun  *     notice, this list of conditions and the following disclaimer.
28*4882a593Smuzhiyun  *   * Redistributions in binary form must reproduce the above copyright
29*4882a593Smuzhiyun  *     notice, this list of conditions and the following disclaimer in
30*4882a593Smuzhiyun  *     the documentation and/or other materials provided with the
31*4882a593Smuzhiyun  *     distribution.
32*4882a593Smuzhiyun  *   * Neither the name of Intel Corporation nor the names of its
33*4882a593Smuzhiyun  *     contributors may be used to endorse or promote products derived
34*4882a593Smuzhiyun  *     from this software without specific prior written permission.
35*4882a593Smuzhiyun  *
36*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
37*4882a593Smuzhiyun  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
38*4882a593Smuzhiyun  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
39*4882a593Smuzhiyun  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
40*4882a593Smuzhiyun  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
41*4882a593Smuzhiyun  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
42*4882a593Smuzhiyun  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
43*4882a593Smuzhiyun  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
44*4882a593Smuzhiyun  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
45*4882a593Smuzhiyun  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
46*4882a593Smuzhiyun  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
47*4882a593Smuzhiyun  */
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun  *  Supports the SMBus Message Transport (SMT) in the Intel Atom Processor
51*4882a593Smuzhiyun  *  S12xx Product Family.
52*4882a593Smuzhiyun  *
53*4882a593Smuzhiyun  *  Features supported by this driver:
54*4882a593Smuzhiyun  *  Hardware PEC                     yes
55*4882a593Smuzhiyun  *  Block buffer                     yes
56*4882a593Smuzhiyun  *  Block process call transaction   no
57*4882a593Smuzhiyun  *  Slave mode                       no
58*4882a593Smuzhiyun  */
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #include <linux/module.h>
61*4882a593Smuzhiyun #include <linux/pci.h>
62*4882a593Smuzhiyun #include <linux/kernel.h>
63*4882a593Smuzhiyun #include <linux/stddef.h>
64*4882a593Smuzhiyun #include <linux/completion.h>
65*4882a593Smuzhiyun #include <linux/dma-mapping.h>
66*4882a593Smuzhiyun #include <linux/i2c.h>
67*4882a593Smuzhiyun #include <linux/acpi.h>
68*4882a593Smuzhiyun #include <linux/interrupt.h>
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #include <linux/io-64-nonatomic-lo-hi.h>
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* PCI Address Constants */
73*4882a593Smuzhiyun #define SMBBAR		0
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* PCI DIDs for the Intel SMBus Message Transport (SMT) Devices */
76*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_S1200_SMT0	0x0c59
77*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_S1200_SMT1	0x0c5a
78*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_CDF_SMT	0x18ac
79*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_DNV_SMT	0x19ac
80*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_EBG_SMT	0x1bff
81*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_AVOTON_SMT	0x1f15
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define ISMT_DESC_ENTRIES	2	/* number of descriptor entries */
84*4882a593Smuzhiyun #define ISMT_MAX_RETRIES	3	/* number of SMBus retries to attempt */
85*4882a593Smuzhiyun #define ISMT_LOG_ENTRIES	3	/* number of interrupt cause log entries */
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* Hardware Descriptor Constants - Control Field */
88*4882a593Smuzhiyun #define ISMT_DESC_CWRL	0x01	/* Command/Write Length */
89*4882a593Smuzhiyun #define ISMT_DESC_BLK	0X04	/* Perform Block Transaction */
90*4882a593Smuzhiyun #define ISMT_DESC_FAIR	0x08	/* Set fairness flag upon successful arbit. */
91*4882a593Smuzhiyun #define ISMT_DESC_PEC	0x10	/* Packet Error Code */
92*4882a593Smuzhiyun #define ISMT_DESC_I2C	0x20	/* I2C Enable */
93*4882a593Smuzhiyun #define ISMT_DESC_INT	0x40	/* Interrupt */
94*4882a593Smuzhiyun #define ISMT_DESC_SOE	0x80	/* Stop On Error */
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* Hardware Descriptor Constants - Status Field */
97*4882a593Smuzhiyun #define ISMT_DESC_SCS	0x01	/* Success */
98*4882a593Smuzhiyun #define ISMT_DESC_DLTO	0x04	/* Data Low Time Out */
99*4882a593Smuzhiyun #define ISMT_DESC_NAK	0x08	/* NAK Received */
100*4882a593Smuzhiyun #define ISMT_DESC_CRC	0x10	/* CRC Error */
101*4882a593Smuzhiyun #define ISMT_DESC_CLTO	0x20	/* Clock Low Time Out */
102*4882a593Smuzhiyun #define ISMT_DESC_COL	0x40	/* Collisions */
103*4882a593Smuzhiyun #define ISMT_DESC_LPR	0x80	/* Large Packet Received */
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* Macros */
106*4882a593Smuzhiyun #define ISMT_DESC_ADDR_RW(addr, rw) (((addr) << 1) | (rw))
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* iSMT General Register address offsets (SMBBAR + <addr>) */
109*4882a593Smuzhiyun #define ISMT_GR_GCTRL		0x000	/* General Control */
110*4882a593Smuzhiyun #define ISMT_GR_SMTICL		0x008	/* SMT Interrupt Cause Location */
111*4882a593Smuzhiyun #define ISMT_GR_ERRINTMSK	0x010	/* Error Interrupt Mask */
112*4882a593Smuzhiyun #define ISMT_GR_ERRAERMSK	0x014	/* Error AER Mask */
113*4882a593Smuzhiyun #define ISMT_GR_ERRSTS		0x018	/* Error Status */
114*4882a593Smuzhiyun #define ISMT_GR_ERRINFO		0x01c	/* Error Information */
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* iSMT Master Registers */
117*4882a593Smuzhiyun #define ISMT_MSTR_MDBA		0x100	/* Master Descriptor Base Address */
118*4882a593Smuzhiyun #define ISMT_MSTR_MCTRL		0x108	/* Master Control */
119*4882a593Smuzhiyun #define ISMT_MSTR_MSTS		0x10c	/* Master Status */
120*4882a593Smuzhiyun #define ISMT_MSTR_MDS		0x110	/* Master Descriptor Size */
121*4882a593Smuzhiyun #define ISMT_MSTR_RPOLICY	0x114	/* Retry Policy */
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /* iSMT Miscellaneous Registers */
124*4882a593Smuzhiyun #define ISMT_SPGT	0x300	/* SMBus PHY Global Timing */
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /* General Control Register (GCTRL) bit definitions */
127*4882a593Smuzhiyun #define ISMT_GCTRL_TRST	0x04	/* Target Reset */
128*4882a593Smuzhiyun #define ISMT_GCTRL_KILL	0x08	/* Kill */
129*4882a593Smuzhiyun #define ISMT_GCTRL_SRST	0x40	/* Soft Reset */
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* Master Control Register (MCTRL) bit definitions */
132*4882a593Smuzhiyun #define ISMT_MCTRL_SS	0x01		/* Start/Stop */
133*4882a593Smuzhiyun #define ISMT_MCTRL_MEIE	0x10		/* Master Error Interrupt Enable */
134*4882a593Smuzhiyun #define ISMT_MCTRL_FMHP	0x00ff0000	/* Firmware Master Head Ptr (FMHP) */
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* Master Status Register (MSTS) bit definitions */
137*4882a593Smuzhiyun #define ISMT_MSTS_HMTP	0xff0000	/* HW Master Tail Pointer (HMTP) */
138*4882a593Smuzhiyun #define ISMT_MSTS_MIS	0x20		/* Master Interrupt Status (MIS) */
139*4882a593Smuzhiyun #define ISMT_MSTS_MEIS	0x10		/* Master Error Int Status (MEIS) */
140*4882a593Smuzhiyun #define ISMT_MSTS_IP	0x01		/* In Progress */
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* Master Descriptor Size (MDS) bit definitions */
143*4882a593Smuzhiyun #define ISMT_MDS_MASK	0xff	/* Master Descriptor Size mask (MDS) */
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /* SMBus PHY Global Timing Register (SPGT) bit definitions */
146*4882a593Smuzhiyun #define ISMT_SPGT_SPD_MASK	0xc0000000	/* SMBus Speed mask */
147*4882a593Smuzhiyun #define ISMT_SPGT_SPD_80K	0x00		/* 80 kHz */
148*4882a593Smuzhiyun #define ISMT_SPGT_SPD_100K	(0x1 << 30)	/* 100 kHz */
149*4882a593Smuzhiyun #define ISMT_SPGT_SPD_400K	(0x2 << 30)	/* 400 kHz */
150*4882a593Smuzhiyun #define ISMT_SPGT_SPD_1M	(0x3 << 30)	/* 1 MHz */
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /* MSI Control Register (MSICTL) bit definitions */
154*4882a593Smuzhiyun #define ISMT_MSICTL_MSIE	0x01	/* MSI Enable */
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /* iSMT Hardware Descriptor */
157*4882a593Smuzhiyun struct ismt_desc {
158*4882a593Smuzhiyun 	u8 tgtaddr_rw;	/* target address & r/w bit */
159*4882a593Smuzhiyun 	u8 wr_len_cmd;	/* write length in bytes or a command */
160*4882a593Smuzhiyun 	u8 rd_len;	/* read length */
161*4882a593Smuzhiyun 	u8 control;	/* control bits */
162*4882a593Smuzhiyun 	u8 status;	/* status bits */
163*4882a593Smuzhiyun 	u8 retry;	/* collision retry and retry count */
164*4882a593Smuzhiyun 	u8 rxbytes;	/* received bytes */
165*4882a593Smuzhiyun 	u8 txbytes;	/* transmitted bytes */
166*4882a593Smuzhiyun 	u32 dptr_low;	/* lower 32 bit of the data pointer */
167*4882a593Smuzhiyun 	u32 dptr_high;	/* upper 32 bit of the data pointer */
168*4882a593Smuzhiyun } __packed;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun struct ismt_priv {
171*4882a593Smuzhiyun 	struct i2c_adapter adapter;
172*4882a593Smuzhiyun 	void __iomem *smba;			/* PCI BAR */
173*4882a593Smuzhiyun 	struct pci_dev *pci_dev;
174*4882a593Smuzhiyun 	struct ismt_desc *hw;			/* descriptor virt base addr */
175*4882a593Smuzhiyun 	dma_addr_t io_rng_dma;			/* descriptor HW base addr */
176*4882a593Smuzhiyun 	u8 head;				/* ring buffer head pointer */
177*4882a593Smuzhiyun 	struct completion cmp;			/* interrupt completion */
178*4882a593Smuzhiyun 	u8 buffer[I2C_SMBUS_BLOCK_MAX + 16];	/* temp R/W data buffer */
179*4882a593Smuzhiyun 	dma_addr_t log_dma;
180*4882a593Smuzhiyun 	u32 *log;
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun static const struct pci_device_id ismt_ids[] = {
184*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_S1200_SMT0) },
185*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_S1200_SMT1) },
186*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CDF_SMT) },
187*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DNV_SMT) },
188*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EBG_SMT) },
189*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_AVOTON_SMT) },
190*4882a593Smuzhiyun 	{ 0, }
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, ismt_ids);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* Bus speed control bits for slow debuggers - refer to the docs for usage */
196*4882a593Smuzhiyun static unsigned int bus_speed;
197*4882a593Smuzhiyun module_param(bus_speed, uint, S_IRUGO);
198*4882a593Smuzhiyun MODULE_PARM_DESC(bus_speed, "Bus Speed in kHz (0 = BIOS default)");
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /**
201*4882a593Smuzhiyun  * __ismt_desc_dump() - dump the contents of a specific descriptor
202*4882a593Smuzhiyun  * @dev: the iSMT device
203*4882a593Smuzhiyun  * @desc: the iSMT hardware descriptor
204*4882a593Smuzhiyun  */
__ismt_desc_dump(struct device * dev,const struct ismt_desc * desc)205*4882a593Smuzhiyun static void __ismt_desc_dump(struct device *dev, const struct ismt_desc *desc)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	dev_dbg(dev, "Descriptor struct:  %p\n", desc);
209*4882a593Smuzhiyun 	dev_dbg(dev, "\ttgtaddr_rw=0x%02X\n", desc->tgtaddr_rw);
210*4882a593Smuzhiyun 	dev_dbg(dev, "\twr_len_cmd=0x%02X\n", desc->wr_len_cmd);
211*4882a593Smuzhiyun 	dev_dbg(dev, "\trd_len=    0x%02X\n", desc->rd_len);
212*4882a593Smuzhiyun 	dev_dbg(dev, "\tcontrol=   0x%02X\n", desc->control);
213*4882a593Smuzhiyun 	dev_dbg(dev, "\tstatus=    0x%02X\n", desc->status);
214*4882a593Smuzhiyun 	dev_dbg(dev, "\tretry=     0x%02X\n", desc->retry);
215*4882a593Smuzhiyun 	dev_dbg(dev, "\trxbytes=   0x%02X\n", desc->rxbytes);
216*4882a593Smuzhiyun 	dev_dbg(dev, "\ttxbytes=   0x%02X\n", desc->txbytes);
217*4882a593Smuzhiyun 	dev_dbg(dev, "\tdptr_low=  0x%08X\n", desc->dptr_low);
218*4882a593Smuzhiyun 	dev_dbg(dev, "\tdptr_high= 0x%08X\n", desc->dptr_high);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun /**
221*4882a593Smuzhiyun  * ismt_desc_dump() - dump the contents of a descriptor for debug purposes
222*4882a593Smuzhiyun  * @priv: iSMT private data
223*4882a593Smuzhiyun  */
ismt_desc_dump(struct ismt_priv * priv)224*4882a593Smuzhiyun static void ismt_desc_dump(struct ismt_priv *priv)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	struct device *dev = &priv->pci_dev->dev;
227*4882a593Smuzhiyun 	struct ismt_desc *desc = &priv->hw[priv->head];
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	dev_dbg(dev, "Dump of the descriptor struct:  0x%X\n", priv->head);
230*4882a593Smuzhiyun 	__ismt_desc_dump(dev, desc);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /**
234*4882a593Smuzhiyun  * ismt_gen_reg_dump() - dump the iSMT General Registers
235*4882a593Smuzhiyun  * @priv: iSMT private data
236*4882a593Smuzhiyun  */
ismt_gen_reg_dump(struct ismt_priv * priv)237*4882a593Smuzhiyun static void ismt_gen_reg_dump(struct ismt_priv *priv)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	struct device *dev = &priv->pci_dev->dev;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	dev_dbg(dev, "Dump of the iSMT General Registers\n");
242*4882a593Smuzhiyun 	dev_dbg(dev, "  GCTRL.... : (0x%p)=0x%X\n",
243*4882a593Smuzhiyun 		priv->smba + ISMT_GR_GCTRL,
244*4882a593Smuzhiyun 		readl(priv->smba + ISMT_GR_GCTRL));
245*4882a593Smuzhiyun 	dev_dbg(dev, "  SMTICL... : (0x%p)=0x%016llX\n",
246*4882a593Smuzhiyun 		priv->smba + ISMT_GR_SMTICL,
247*4882a593Smuzhiyun 		(long long unsigned int)readq(priv->smba + ISMT_GR_SMTICL));
248*4882a593Smuzhiyun 	dev_dbg(dev, "  ERRINTMSK : (0x%p)=0x%X\n",
249*4882a593Smuzhiyun 		priv->smba + ISMT_GR_ERRINTMSK,
250*4882a593Smuzhiyun 		readl(priv->smba + ISMT_GR_ERRINTMSK));
251*4882a593Smuzhiyun 	dev_dbg(dev, "  ERRAERMSK : (0x%p)=0x%X\n",
252*4882a593Smuzhiyun 		priv->smba + ISMT_GR_ERRAERMSK,
253*4882a593Smuzhiyun 		readl(priv->smba + ISMT_GR_ERRAERMSK));
254*4882a593Smuzhiyun 	dev_dbg(dev, "  ERRSTS... : (0x%p)=0x%X\n",
255*4882a593Smuzhiyun 		priv->smba + ISMT_GR_ERRSTS,
256*4882a593Smuzhiyun 		readl(priv->smba + ISMT_GR_ERRSTS));
257*4882a593Smuzhiyun 	dev_dbg(dev, "  ERRINFO.. : (0x%p)=0x%X\n",
258*4882a593Smuzhiyun 		priv->smba + ISMT_GR_ERRINFO,
259*4882a593Smuzhiyun 		readl(priv->smba + ISMT_GR_ERRINFO));
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /**
263*4882a593Smuzhiyun  * ismt_mstr_reg_dump() - dump the iSMT Master Registers
264*4882a593Smuzhiyun  * @priv: iSMT private data
265*4882a593Smuzhiyun  */
ismt_mstr_reg_dump(struct ismt_priv * priv)266*4882a593Smuzhiyun static void ismt_mstr_reg_dump(struct ismt_priv *priv)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct device *dev = &priv->pci_dev->dev;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	dev_dbg(dev, "Dump of the iSMT Master Registers\n");
271*4882a593Smuzhiyun 	dev_dbg(dev, "  MDBA..... : (0x%p)=0x%016llX\n",
272*4882a593Smuzhiyun 		priv->smba + ISMT_MSTR_MDBA,
273*4882a593Smuzhiyun 		(long long unsigned int)readq(priv->smba + ISMT_MSTR_MDBA));
274*4882a593Smuzhiyun 	dev_dbg(dev, "  MCTRL.... : (0x%p)=0x%X\n",
275*4882a593Smuzhiyun 		priv->smba + ISMT_MSTR_MCTRL,
276*4882a593Smuzhiyun 		readl(priv->smba + ISMT_MSTR_MCTRL));
277*4882a593Smuzhiyun 	dev_dbg(dev, "  MSTS..... : (0x%p)=0x%X\n",
278*4882a593Smuzhiyun 		priv->smba + ISMT_MSTR_MSTS,
279*4882a593Smuzhiyun 		readl(priv->smba + ISMT_MSTR_MSTS));
280*4882a593Smuzhiyun 	dev_dbg(dev, "  MDS...... : (0x%p)=0x%X\n",
281*4882a593Smuzhiyun 		priv->smba + ISMT_MSTR_MDS,
282*4882a593Smuzhiyun 		readl(priv->smba + ISMT_MSTR_MDS));
283*4882a593Smuzhiyun 	dev_dbg(dev, "  RPOLICY.. : (0x%p)=0x%X\n",
284*4882a593Smuzhiyun 		priv->smba + ISMT_MSTR_RPOLICY,
285*4882a593Smuzhiyun 		readl(priv->smba + ISMT_MSTR_RPOLICY));
286*4882a593Smuzhiyun 	dev_dbg(dev, "  SPGT..... : (0x%p)=0x%X\n",
287*4882a593Smuzhiyun 		priv->smba + ISMT_SPGT,
288*4882a593Smuzhiyun 		readl(priv->smba + ISMT_SPGT));
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun /**
292*4882a593Smuzhiyun  * ismt_submit_desc() - add a descriptor to the ring
293*4882a593Smuzhiyun  * @priv: iSMT private data
294*4882a593Smuzhiyun  */
ismt_submit_desc(struct ismt_priv * priv)295*4882a593Smuzhiyun static void ismt_submit_desc(struct ismt_priv *priv)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	uint fmhp;
298*4882a593Smuzhiyun 	uint val;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	ismt_desc_dump(priv);
301*4882a593Smuzhiyun 	ismt_gen_reg_dump(priv);
302*4882a593Smuzhiyun 	ismt_mstr_reg_dump(priv);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* Set the FMHP (Firmware Master Head Pointer)*/
305*4882a593Smuzhiyun 	fmhp = ((priv->head + 1) % ISMT_DESC_ENTRIES) << 16;
306*4882a593Smuzhiyun 	val = readl(priv->smba + ISMT_MSTR_MCTRL);
307*4882a593Smuzhiyun 	writel((val & ~ISMT_MCTRL_FMHP) | fmhp,
308*4882a593Smuzhiyun 	       priv->smba + ISMT_MSTR_MCTRL);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/* Set the start bit */
311*4882a593Smuzhiyun 	val = readl(priv->smba + ISMT_MSTR_MCTRL);
312*4882a593Smuzhiyun 	writel(val | ISMT_MCTRL_SS,
313*4882a593Smuzhiyun 	       priv->smba + ISMT_MSTR_MCTRL);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun /**
317*4882a593Smuzhiyun  * ismt_process_desc() - handle the completion of the descriptor
318*4882a593Smuzhiyun  * @desc: the iSMT hardware descriptor
319*4882a593Smuzhiyun  * @data: data buffer from the upper layer
320*4882a593Smuzhiyun  * @priv: ismt_priv struct holding our dma buffer
321*4882a593Smuzhiyun  * @size: SMBus transaction type
322*4882a593Smuzhiyun  * @read_write: flag to indicate if this is a read or write
323*4882a593Smuzhiyun  */
ismt_process_desc(const struct ismt_desc * desc,union i2c_smbus_data * data,struct ismt_priv * priv,int size,char read_write)324*4882a593Smuzhiyun static int ismt_process_desc(const struct ismt_desc *desc,
325*4882a593Smuzhiyun 			     union i2c_smbus_data *data,
326*4882a593Smuzhiyun 			     struct ismt_priv *priv, int size,
327*4882a593Smuzhiyun 			     char read_write)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	u8 *dma_buffer = PTR_ALIGN(&priv->buffer[0], 16);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	dev_dbg(&priv->pci_dev->dev, "Processing completed descriptor\n");
332*4882a593Smuzhiyun 	__ismt_desc_dump(&priv->pci_dev->dev, desc);
333*4882a593Smuzhiyun 	ismt_gen_reg_dump(priv);
334*4882a593Smuzhiyun 	ismt_mstr_reg_dump(priv);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (desc->status & ISMT_DESC_SCS) {
337*4882a593Smuzhiyun 		if (read_write == I2C_SMBUS_WRITE &&
338*4882a593Smuzhiyun 		    size != I2C_SMBUS_PROC_CALL)
339*4882a593Smuzhiyun 			return 0;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 		switch (size) {
342*4882a593Smuzhiyun 		case I2C_SMBUS_BYTE:
343*4882a593Smuzhiyun 		case I2C_SMBUS_BYTE_DATA:
344*4882a593Smuzhiyun 			data->byte = dma_buffer[0];
345*4882a593Smuzhiyun 			break;
346*4882a593Smuzhiyun 		case I2C_SMBUS_WORD_DATA:
347*4882a593Smuzhiyun 		case I2C_SMBUS_PROC_CALL:
348*4882a593Smuzhiyun 			data->word = dma_buffer[0] | (dma_buffer[1] << 8);
349*4882a593Smuzhiyun 			break;
350*4882a593Smuzhiyun 		case I2C_SMBUS_BLOCK_DATA:
351*4882a593Smuzhiyun 			if (desc->rxbytes != dma_buffer[0] + 1)
352*4882a593Smuzhiyun 				return -EMSGSIZE;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 			memcpy(data->block, dma_buffer, desc->rxbytes);
355*4882a593Smuzhiyun 			break;
356*4882a593Smuzhiyun 		case I2C_SMBUS_I2C_BLOCK_DATA:
357*4882a593Smuzhiyun 			memcpy(&data->block[1], dma_buffer, desc->rxbytes);
358*4882a593Smuzhiyun 			data->block[0] = desc->rxbytes;
359*4882a593Smuzhiyun 			break;
360*4882a593Smuzhiyun 		}
361*4882a593Smuzhiyun 		return 0;
362*4882a593Smuzhiyun 	}
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	if (likely(desc->status & ISMT_DESC_NAK))
365*4882a593Smuzhiyun 		return -ENXIO;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	if (desc->status & ISMT_DESC_CRC)
368*4882a593Smuzhiyun 		return -EBADMSG;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (desc->status & ISMT_DESC_COL)
371*4882a593Smuzhiyun 		return -EAGAIN;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	if (desc->status & ISMT_DESC_LPR)
374*4882a593Smuzhiyun 		return -EPROTO;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	if (desc->status & (ISMT_DESC_DLTO | ISMT_DESC_CLTO))
377*4882a593Smuzhiyun 		return -ETIMEDOUT;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	return -EIO;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun /**
383*4882a593Smuzhiyun  * ismt_access() - process an SMBus command
384*4882a593Smuzhiyun  * @adap: the i2c host adapter
385*4882a593Smuzhiyun  * @addr: address of the i2c/SMBus target
386*4882a593Smuzhiyun  * @flags: command options
387*4882a593Smuzhiyun  * @read_write: read from or write to device
388*4882a593Smuzhiyun  * @command: the i2c/SMBus command to issue
389*4882a593Smuzhiyun  * @size: SMBus transaction type
390*4882a593Smuzhiyun  * @data: read/write data buffer
391*4882a593Smuzhiyun  */
ismt_access(struct i2c_adapter * adap,u16 addr,unsigned short flags,char read_write,u8 command,int size,union i2c_smbus_data * data)392*4882a593Smuzhiyun static int ismt_access(struct i2c_adapter *adap, u16 addr,
393*4882a593Smuzhiyun 		       unsigned short flags, char read_write, u8 command,
394*4882a593Smuzhiyun 		       int size, union i2c_smbus_data *data)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	int ret;
397*4882a593Smuzhiyun 	unsigned long time_left;
398*4882a593Smuzhiyun 	dma_addr_t dma_addr = 0; /* address of the data buffer */
399*4882a593Smuzhiyun 	u8 dma_size = 0;
400*4882a593Smuzhiyun 	enum dma_data_direction dma_direction = 0;
401*4882a593Smuzhiyun 	struct ismt_desc *desc;
402*4882a593Smuzhiyun 	struct ismt_priv *priv = i2c_get_adapdata(adap);
403*4882a593Smuzhiyun 	struct device *dev = &priv->pci_dev->dev;
404*4882a593Smuzhiyun 	u8 *dma_buffer = PTR_ALIGN(&priv->buffer[0], 16);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	desc = &priv->hw[priv->head];
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* Initialize the DMA buffer */
409*4882a593Smuzhiyun 	memset(priv->buffer, 0, sizeof(priv->buffer));
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* Initialize the descriptor */
412*4882a593Smuzhiyun 	memset(desc, 0, sizeof(struct ismt_desc));
413*4882a593Smuzhiyun 	desc->tgtaddr_rw = ISMT_DESC_ADDR_RW(addr, read_write);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/* Always clear the log entries */
416*4882a593Smuzhiyun 	memset(priv->log, 0, ISMT_LOG_ENTRIES * sizeof(u32));
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	/* Initialize common control bits */
419*4882a593Smuzhiyun 	if (likely(pci_dev_msi_enabled(priv->pci_dev)))
420*4882a593Smuzhiyun 		desc->control = ISMT_DESC_INT | ISMT_DESC_FAIR;
421*4882a593Smuzhiyun 	else
422*4882a593Smuzhiyun 		desc->control = ISMT_DESC_FAIR;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	if ((flags & I2C_CLIENT_PEC) && (size != I2C_SMBUS_QUICK)
425*4882a593Smuzhiyun 	    && (size != I2C_SMBUS_I2C_BLOCK_DATA))
426*4882a593Smuzhiyun 		desc->control |= ISMT_DESC_PEC;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	switch (size) {
429*4882a593Smuzhiyun 	case I2C_SMBUS_QUICK:
430*4882a593Smuzhiyun 		dev_dbg(dev, "I2C_SMBUS_QUICK\n");
431*4882a593Smuzhiyun 		break;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	case I2C_SMBUS_BYTE:
434*4882a593Smuzhiyun 		if (read_write == I2C_SMBUS_WRITE) {
435*4882a593Smuzhiyun 			/*
436*4882a593Smuzhiyun 			 * Send Byte
437*4882a593Smuzhiyun 			 * The command field contains the write data
438*4882a593Smuzhiyun 			 */
439*4882a593Smuzhiyun 			dev_dbg(dev, "I2C_SMBUS_BYTE:  WRITE\n");
440*4882a593Smuzhiyun 			desc->control |= ISMT_DESC_CWRL;
441*4882a593Smuzhiyun 			desc->wr_len_cmd = command;
442*4882a593Smuzhiyun 		} else {
443*4882a593Smuzhiyun 			/* Receive Byte */
444*4882a593Smuzhiyun 			dev_dbg(dev, "I2C_SMBUS_BYTE:  READ\n");
445*4882a593Smuzhiyun 			dma_size = 1;
446*4882a593Smuzhiyun 			dma_direction = DMA_FROM_DEVICE;
447*4882a593Smuzhiyun 			desc->rd_len = 1;
448*4882a593Smuzhiyun 		}
449*4882a593Smuzhiyun 		break;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	case I2C_SMBUS_BYTE_DATA:
452*4882a593Smuzhiyun 		if (read_write == I2C_SMBUS_WRITE) {
453*4882a593Smuzhiyun 			/*
454*4882a593Smuzhiyun 			 * Write Byte
455*4882a593Smuzhiyun 			 * Command plus 1 data byte
456*4882a593Smuzhiyun 			 */
457*4882a593Smuzhiyun 			dev_dbg(dev, "I2C_SMBUS_BYTE_DATA:  WRITE\n");
458*4882a593Smuzhiyun 			desc->wr_len_cmd = 2;
459*4882a593Smuzhiyun 			dma_size = 2;
460*4882a593Smuzhiyun 			dma_direction = DMA_TO_DEVICE;
461*4882a593Smuzhiyun 			dma_buffer[0] = command;
462*4882a593Smuzhiyun 			dma_buffer[1] = data->byte;
463*4882a593Smuzhiyun 		} else {
464*4882a593Smuzhiyun 			/* Read Byte */
465*4882a593Smuzhiyun 			dev_dbg(dev, "I2C_SMBUS_BYTE_DATA:  READ\n");
466*4882a593Smuzhiyun 			desc->control |= ISMT_DESC_CWRL;
467*4882a593Smuzhiyun 			desc->wr_len_cmd = command;
468*4882a593Smuzhiyun 			desc->rd_len = 1;
469*4882a593Smuzhiyun 			dma_size = 1;
470*4882a593Smuzhiyun 			dma_direction = DMA_FROM_DEVICE;
471*4882a593Smuzhiyun 		}
472*4882a593Smuzhiyun 		break;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	case I2C_SMBUS_WORD_DATA:
475*4882a593Smuzhiyun 		if (read_write == I2C_SMBUS_WRITE) {
476*4882a593Smuzhiyun 			/* Write Word */
477*4882a593Smuzhiyun 			dev_dbg(dev, "I2C_SMBUS_WORD_DATA:  WRITE\n");
478*4882a593Smuzhiyun 			desc->wr_len_cmd = 3;
479*4882a593Smuzhiyun 			dma_size = 3;
480*4882a593Smuzhiyun 			dma_direction = DMA_TO_DEVICE;
481*4882a593Smuzhiyun 			dma_buffer[0] = command;
482*4882a593Smuzhiyun 			dma_buffer[1] = data->word & 0xff;
483*4882a593Smuzhiyun 			dma_buffer[2] = data->word >> 8;
484*4882a593Smuzhiyun 		} else {
485*4882a593Smuzhiyun 			/* Read Word */
486*4882a593Smuzhiyun 			dev_dbg(dev, "I2C_SMBUS_WORD_DATA:  READ\n");
487*4882a593Smuzhiyun 			desc->wr_len_cmd = command;
488*4882a593Smuzhiyun 			desc->control |= ISMT_DESC_CWRL;
489*4882a593Smuzhiyun 			desc->rd_len = 2;
490*4882a593Smuzhiyun 			dma_size = 2;
491*4882a593Smuzhiyun 			dma_direction = DMA_FROM_DEVICE;
492*4882a593Smuzhiyun 		}
493*4882a593Smuzhiyun 		break;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	case I2C_SMBUS_PROC_CALL:
496*4882a593Smuzhiyun 		dev_dbg(dev, "I2C_SMBUS_PROC_CALL\n");
497*4882a593Smuzhiyun 		desc->wr_len_cmd = 3;
498*4882a593Smuzhiyun 		desc->rd_len = 2;
499*4882a593Smuzhiyun 		dma_size = 3;
500*4882a593Smuzhiyun 		dma_direction = DMA_BIDIRECTIONAL;
501*4882a593Smuzhiyun 		dma_buffer[0] = command;
502*4882a593Smuzhiyun 		dma_buffer[1] = data->word & 0xff;
503*4882a593Smuzhiyun 		dma_buffer[2] = data->word >> 8;
504*4882a593Smuzhiyun 		break;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	case I2C_SMBUS_BLOCK_DATA:
507*4882a593Smuzhiyun 		if (read_write == I2C_SMBUS_WRITE) {
508*4882a593Smuzhiyun 			/* Block Write */
509*4882a593Smuzhiyun 			dev_dbg(dev, "I2C_SMBUS_BLOCK_DATA:  WRITE\n");
510*4882a593Smuzhiyun 			dma_size = data->block[0] + 1;
511*4882a593Smuzhiyun 			dma_direction = DMA_TO_DEVICE;
512*4882a593Smuzhiyun 			desc->wr_len_cmd = dma_size;
513*4882a593Smuzhiyun 			desc->control |= ISMT_DESC_BLK;
514*4882a593Smuzhiyun 			dma_buffer[0] = command;
515*4882a593Smuzhiyun 			memcpy(&dma_buffer[1], &data->block[1], dma_size - 1);
516*4882a593Smuzhiyun 		} else {
517*4882a593Smuzhiyun 			/* Block Read */
518*4882a593Smuzhiyun 			dev_dbg(dev, "I2C_SMBUS_BLOCK_DATA:  READ\n");
519*4882a593Smuzhiyun 			dma_size = I2C_SMBUS_BLOCK_MAX;
520*4882a593Smuzhiyun 			dma_direction = DMA_FROM_DEVICE;
521*4882a593Smuzhiyun 			desc->rd_len = dma_size;
522*4882a593Smuzhiyun 			desc->wr_len_cmd = command;
523*4882a593Smuzhiyun 			desc->control |= (ISMT_DESC_BLK | ISMT_DESC_CWRL);
524*4882a593Smuzhiyun 		}
525*4882a593Smuzhiyun 		break;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	case I2C_SMBUS_I2C_BLOCK_DATA:
528*4882a593Smuzhiyun 		/* Make sure the length is valid */
529*4882a593Smuzhiyun 		if (data->block[0] < 1)
530*4882a593Smuzhiyun 			data->block[0] = 1;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 		if (data->block[0] > I2C_SMBUS_BLOCK_MAX)
533*4882a593Smuzhiyun 			data->block[0] = I2C_SMBUS_BLOCK_MAX;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 		if (read_write == I2C_SMBUS_WRITE) {
536*4882a593Smuzhiyun 			/* i2c Block Write */
537*4882a593Smuzhiyun 			dev_dbg(dev, "I2C_SMBUS_I2C_BLOCK_DATA:  WRITE\n");
538*4882a593Smuzhiyun 			dma_size = data->block[0] + 1;
539*4882a593Smuzhiyun 			dma_direction = DMA_TO_DEVICE;
540*4882a593Smuzhiyun 			desc->wr_len_cmd = dma_size;
541*4882a593Smuzhiyun 			desc->control |= ISMT_DESC_I2C;
542*4882a593Smuzhiyun 			dma_buffer[0] = command;
543*4882a593Smuzhiyun 			memcpy(&dma_buffer[1], &data->block[1], dma_size - 1);
544*4882a593Smuzhiyun 		} else {
545*4882a593Smuzhiyun 			/* i2c Block Read */
546*4882a593Smuzhiyun 			dev_dbg(dev, "I2C_SMBUS_I2C_BLOCK_DATA:  READ\n");
547*4882a593Smuzhiyun 			dma_size = data->block[0];
548*4882a593Smuzhiyun 			dma_direction = DMA_FROM_DEVICE;
549*4882a593Smuzhiyun 			desc->rd_len = dma_size;
550*4882a593Smuzhiyun 			desc->wr_len_cmd = command;
551*4882a593Smuzhiyun 			desc->control |= (ISMT_DESC_I2C | ISMT_DESC_CWRL);
552*4882a593Smuzhiyun 			/*
553*4882a593Smuzhiyun 			 * Per the "Table 15-15. I2C Commands",
554*4882a593Smuzhiyun 			 * in the External Design Specification (EDS),
555*4882a593Smuzhiyun 			 * (Document Number: 508084, Revision: 2.0),
556*4882a593Smuzhiyun 			 * the _rw bit must be 0
557*4882a593Smuzhiyun 			 */
558*4882a593Smuzhiyun 			desc->tgtaddr_rw = ISMT_DESC_ADDR_RW(addr, 0);
559*4882a593Smuzhiyun 		}
560*4882a593Smuzhiyun 		break;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	default:
563*4882a593Smuzhiyun 		dev_err(dev, "Unsupported transaction %d\n",
564*4882a593Smuzhiyun 			size);
565*4882a593Smuzhiyun 		return -EOPNOTSUPP;
566*4882a593Smuzhiyun 	}
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	/* map the data buffer */
569*4882a593Smuzhiyun 	if (dma_size != 0) {
570*4882a593Smuzhiyun 		dev_dbg(dev, " dev=%p\n", dev);
571*4882a593Smuzhiyun 		dev_dbg(dev, " data=%p\n", data);
572*4882a593Smuzhiyun 		dev_dbg(dev, " dma_buffer=%p\n", dma_buffer);
573*4882a593Smuzhiyun 		dev_dbg(dev, " dma_size=%d\n", dma_size);
574*4882a593Smuzhiyun 		dev_dbg(dev, " dma_direction=%d\n", dma_direction);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 		dma_addr = dma_map_single(dev,
577*4882a593Smuzhiyun 				      dma_buffer,
578*4882a593Smuzhiyun 				      dma_size,
579*4882a593Smuzhiyun 				      dma_direction);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 		if (dma_mapping_error(dev, dma_addr)) {
582*4882a593Smuzhiyun 			dev_err(dev, "Error in mapping dma buffer %p\n",
583*4882a593Smuzhiyun 				dma_buffer);
584*4882a593Smuzhiyun 			return -EIO;
585*4882a593Smuzhiyun 		}
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 		dev_dbg(dev, " dma_addr = %pad\n", &dma_addr);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 		desc->dptr_low = lower_32_bits(dma_addr);
590*4882a593Smuzhiyun 		desc->dptr_high = upper_32_bits(dma_addr);
591*4882a593Smuzhiyun 	}
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	reinit_completion(&priv->cmp);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	/* Add the descriptor */
596*4882a593Smuzhiyun 	ismt_submit_desc(priv);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	/* Now we wait for interrupt completion, 1s */
599*4882a593Smuzhiyun 	time_left = wait_for_completion_timeout(&priv->cmp, HZ*1);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	/* unmap the data buffer */
602*4882a593Smuzhiyun 	if (dma_size != 0)
603*4882a593Smuzhiyun 		dma_unmap_single(dev, dma_addr, dma_size, dma_direction);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	if (unlikely(!time_left)) {
606*4882a593Smuzhiyun 		dev_err(dev, "completion wait timed out\n");
607*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
608*4882a593Smuzhiyun 		goto out;
609*4882a593Smuzhiyun 	}
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	/* do any post processing of the descriptor here */
612*4882a593Smuzhiyun 	ret = ismt_process_desc(desc, data, priv, size, read_write);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun out:
615*4882a593Smuzhiyun 	/* Update the ring pointer */
616*4882a593Smuzhiyun 	priv->head++;
617*4882a593Smuzhiyun 	priv->head %= ISMT_DESC_ENTRIES;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	return ret;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun /**
623*4882a593Smuzhiyun  * ismt_func() - report which i2c commands are supported by this adapter
624*4882a593Smuzhiyun  * @adap: the i2c host adapter
625*4882a593Smuzhiyun  */
ismt_func(struct i2c_adapter * adap)626*4882a593Smuzhiyun static u32 ismt_func(struct i2c_adapter *adap)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	return I2C_FUNC_SMBUS_QUICK		|
629*4882a593Smuzhiyun 	       I2C_FUNC_SMBUS_BYTE		|
630*4882a593Smuzhiyun 	       I2C_FUNC_SMBUS_BYTE_DATA		|
631*4882a593Smuzhiyun 	       I2C_FUNC_SMBUS_WORD_DATA		|
632*4882a593Smuzhiyun 	       I2C_FUNC_SMBUS_PROC_CALL		|
633*4882a593Smuzhiyun 	       I2C_FUNC_SMBUS_BLOCK_DATA	|
634*4882a593Smuzhiyun 	       I2C_FUNC_SMBUS_I2C_BLOCK		|
635*4882a593Smuzhiyun 	       I2C_FUNC_SMBUS_PEC;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun static const struct i2c_algorithm smbus_algorithm = {
639*4882a593Smuzhiyun 	.smbus_xfer	= ismt_access,
640*4882a593Smuzhiyun 	.functionality	= ismt_func,
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun /**
644*4882a593Smuzhiyun  * ismt_handle_isr() - interrupt handler bottom half
645*4882a593Smuzhiyun  * @priv: iSMT private data
646*4882a593Smuzhiyun  */
ismt_handle_isr(struct ismt_priv * priv)647*4882a593Smuzhiyun static irqreturn_t ismt_handle_isr(struct ismt_priv *priv)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 	complete(&priv->cmp);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	return IRQ_HANDLED;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun /**
656*4882a593Smuzhiyun  * ismt_do_interrupt() - IRQ interrupt handler
657*4882a593Smuzhiyun  * @vec: interrupt vector
658*4882a593Smuzhiyun  * @data: iSMT private data
659*4882a593Smuzhiyun  */
ismt_do_interrupt(int vec,void * data)660*4882a593Smuzhiyun static irqreturn_t ismt_do_interrupt(int vec, void *data)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun 	u32 val;
663*4882a593Smuzhiyun 	struct ismt_priv *priv = data;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	/*
666*4882a593Smuzhiyun 	 * check to see it's our interrupt, return IRQ_NONE if not ours
667*4882a593Smuzhiyun 	 * since we are sharing interrupt
668*4882a593Smuzhiyun 	 */
669*4882a593Smuzhiyun 	val = readl(priv->smba + ISMT_MSTR_MSTS);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	if (!(val & (ISMT_MSTS_MIS | ISMT_MSTS_MEIS)))
672*4882a593Smuzhiyun 		return IRQ_NONE;
673*4882a593Smuzhiyun 	else
674*4882a593Smuzhiyun 		writel(val | ISMT_MSTS_MIS | ISMT_MSTS_MEIS,
675*4882a593Smuzhiyun 		       priv->smba + ISMT_MSTR_MSTS);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	return ismt_handle_isr(priv);
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun /**
681*4882a593Smuzhiyun  * ismt_do_msi_interrupt() - MSI interrupt handler
682*4882a593Smuzhiyun  * @vec: interrupt vector
683*4882a593Smuzhiyun  * @data: iSMT private data
684*4882a593Smuzhiyun  */
ismt_do_msi_interrupt(int vec,void * data)685*4882a593Smuzhiyun static irqreturn_t ismt_do_msi_interrupt(int vec, void *data)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun 	return ismt_handle_isr(data);
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun /**
691*4882a593Smuzhiyun  * ismt_hw_init() - initialize the iSMT hardware
692*4882a593Smuzhiyun  * @priv: iSMT private data
693*4882a593Smuzhiyun  */
ismt_hw_init(struct ismt_priv * priv)694*4882a593Smuzhiyun static void ismt_hw_init(struct ismt_priv *priv)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun 	u32 val;
697*4882a593Smuzhiyun 	struct device *dev = &priv->pci_dev->dev;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	/* initialize the Master Descriptor Base Address (MDBA) */
700*4882a593Smuzhiyun 	writeq(priv->io_rng_dma, priv->smba + ISMT_MSTR_MDBA);
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	writeq(priv->log_dma, priv->smba + ISMT_GR_SMTICL);
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	/* initialize the Master Control Register (MCTRL) */
705*4882a593Smuzhiyun 	writel(ISMT_MCTRL_MEIE, priv->smba + ISMT_MSTR_MCTRL);
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	/* initialize the Master Status Register (MSTS) */
708*4882a593Smuzhiyun 	writel(0, priv->smba + ISMT_MSTR_MSTS);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	/* initialize the Master Descriptor Size (MDS) */
711*4882a593Smuzhiyun 	val = readl(priv->smba + ISMT_MSTR_MDS);
712*4882a593Smuzhiyun 	writel((val & ~ISMT_MDS_MASK) | (ISMT_DESC_ENTRIES - 1),
713*4882a593Smuzhiyun 		priv->smba + ISMT_MSTR_MDS);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	/*
716*4882a593Smuzhiyun 	 * Set the SMBus speed (could use this for slow HW debuggers)
717*4882a593Smuzhiyun 	 */
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	val = readl(priv->smba + ISMT_SPGT);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	switch (bus_speed) {
722*4882a593Smuzhiyun 	case 0:
723*4882a593Smuzhiyun 		break;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	case 80:
726*4882a593Smuzhiyun 		dev_dbg(dev, "Setting SMBus clock to 80 kHz\n");
727*4882a593Smuzhiyun 		writel(((val & ~ISMT_SPGT_SPD_MASK) | ISMT_SPGT_SPD_80K),
728*4882a593Smuzhiyun 			priv->smba + ISMT_SPGT);
729*4882a593Smuzhiyun 		break;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	case 100:
732*4882a593Smuzhiyun 		dev_dbg(dev, "Setting SMBus clock to 100 kHz\n");
733*4882a593Smuzhiyun 		writel(((val & ~ISMT_SPGT_SPD_MASK) | ISMT_SPGT_SPD_100K),
734*4882a593Smuzhiyun 			priv->smba + ISMT_SPGT);
735*4882a593Smuzhiyun 		break;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	case 400:
738*4882a593Smuzhiyun 		dev_dbg(dev, "Setting SMBus clock to 400 kHz\n");
739*4882a593Smuzhiyun 		writel(((val & ~ISMT_SPGT_SPD_MASK) | ISMT_SPGT_SPD_400K),
740*4882a593Smuzhiyun 			priv->smba + ISMT_SPGT);
741*4882a593Smuzhiyun 		break;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	case 1000:
744*4882a593Smuzhiyun 		dev_dbg(dev, "Setting SMBus clock to 1000 kHz\n");
745*4882a593Smuzhiyun 		writel(((val & ~ISMT_SPGT_SPD_MASK) | ISMT_SPGT_SPD_1M),
746*4882a593Smuzhiyun 			priv->smba + ISMT_SPGT);
747*4882a593Smuzhiyun 		break;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	default:
750*4882a593Smuzhiyun 		dev_warn(dev, "Invalid SMBus clock speed, only 0, 80, 100, 400, and 1000 are valid\n");
751*4882a593Smuzhiyun 		break;
752*4882a593Smuzhiyun 	}
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	val = readl(priv->smba + ISMT_SPGT);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	switch (val & ISMT_SPGT_SPD_MASK) {
757*4882a593Smuzhiyun 	case ISMT_SPGT_SPD_80K:
758*4882a593Smuzhiyun 		bus_speed = 80;
759*4882a593Smuzhiyun 		break;
760*4882a593Smuzhiyun 	case ISMT_SPGT_SPD_100K:
761*4882a593Smuzhiyun 		bus_speed = 100;
762*4882a593Smuzhiyun 		break;
763*4882a593Smuzhiyun 	case ISMT_SPGT_SPD_400K:
764*4882a593Smuzhiyun 		bus_speed = 400;
765*4882a593Smuzhiyun 		break;
766*4882a593Smuzhiyun 	case ISMT_SPGT_SPD_1M:
767*4882a593Smuzhiyun 		bus_speed = 1000;
768*4882a593Smuzhiyun 		break;
769*4882a593Smuzhiyun 	}
770*4882a593Smuzhiyun 	dev_dbg(dev, "SMBus clock is running at %d kHz\n", bus_speed);
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun /**
774*4882a593Smuzhiyun  * ismt_dev_init() - initialize the iSMT data structures
775*4882a593Smuzhiyun  * @priv: iSMT private data
776*4882a593Smuzhiyun  */
ismt_dev_init(struct ismt_priv * priv)777*4882a593Smuzhiyun static int ismt_dev_init(struct ismt_priv *priv)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun 	/* allocate memory for the descriptor */
780*4882a593Smuzhiyun 	priv->hw = dmam_alloc_coherent(&priv->pci_dev->dev,
781*4882a593Smuzhiyun 				       (ISMT_DESC_ENTRIES
782*4882a593Smuzhiyun 					       * sizeof(struct ismt_desc)),
783*4882a593Smuzhiyun 				       &priv->io_rng_dma,
784*4882a593Smuzhiyun 				       GFP_KERNEL);
785*4882a593Smuzhiyun 	if (!priv->hw)
786*4882a593Smuzhiyun 		return -ENOMEM;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	priv->head = 0;
789*4882a593Smuzhiyun 	init_completion(&priv->cmp);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	priv->log = dmam_alloc_coherent(&priv->pci_dev->dev,
792*4882a593Smuzhiyun 					ISMT_LOG_ENTRIES * sizeof(u32),
793*4882a593Smuzhiyun 					&priv->log_dma, GFP_KERNEL);
794*4882a593Smuzhiyun 	if (!priv->log)
795*4882a593Smuzhiyun 		return -ENOMEM;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	return 0;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun /**
801*4882a593Smuzhiyun  * ismt_int_init() - initialize interrupts
802*4882a593Smuzhiyun  * @priv: iSMT private data
803*4882a593Smuzhiyun  */
ismt_int_init(struct ismt_priv * priv)804*4882a593Smuzhiyun static int ismt_int_init(struct ismt_priv *priv)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun 	int err;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	/* Try using MSI interrupts */
809*4882a593Smuzhiyun 	err = pci_enable_msi(priv->pci_dev);
810*4882a593Smuzhiyun 	if (err)
811*4882a593Smuzhiyun 		goto intx;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	err = devm_request_irq(&priv->pci_dev->dev,
814*4882a593Smuzhiyun 			       priv->pci_dev->irq,
815*4882a593Smuzhiyun 			       ismt_do_msi_interrupt,
816*4882a593Smuzhiyun 			       0,
817*4882a593Smuzhiyun 			       "ismt-msi",
818*4882a593Smuzhiyun 			       priv);
819*4882a593Smuzhiyun 	if (err) {
820*4882a593Smuzhiyun 		pci_disable_msi(priv->pci_dev);
821*4882a593Smuzhiyun 		goto intx;
822*4882a593Smuzhiyun 	}
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	return 0;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	/* Try using legacy interrupts */
827*4882a593Smuzhiyun intx:
828*4882a593Smuzhiyun 	dev_warn(&priv->pci_dev->dev,
829*4882a593Smuzhiyun 		 "Unable to use MSI interrupts, falling back to legacy\n");
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	err = devm_request_irq(&priv->pci_dev->dev,
832*4882a593Smuzhiyun 			       priv->pci_dev->irq,
833*4882a593Smuzhiyun 			       ismt_do_interrupt,
834*4882a593Smuzhiyun 			       IRQF_SHARED,
835*4882a593Smuzhiyun 			       "ismt-intx",
836*4882a593Smuzhiyun 			       priv);
837*4882a593Smuzhiyun 	if (err) {
838*4882a593Smuzhiyun 		dev_err(&priv->pci_dev->dev, "no usable interrupts\n");
839*4882a593Smuzhiyun 		return err;
840*4882a593Smuzhiyun 	}
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	return 0;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun static struct pci_driver ismt_driver;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun /**
848*4882a593Smuzhiyun  * ismt_probe() - probe for iSMT devices
849*4882a593Smuzhiyun  * @pdev: PCI-Express device
850*4882a593Smuzhiyun  * @id: PCI-Express device ID
851*4882a593Smuzhiyun  */
852*4882a593Smuzhiyun static int
ismt_probe(struct pci_dev * pdev,const struct pci_device_id * id)853*4882a593Smuzhiyun ismt_probe(struct pci_dev *pdev, const struct pci_device_id *id)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun 	int err;
856*4882a593Smuzhiyun 	struct ismt_priv *priv;
857*4882a593Smuzhiyun 	unsigned long start, len;
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
860*4882a593Smuzhiyun 	if (!priv)
861*4882a593Smuzhiyun 		return -ENOMEM;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	pci_set_drvdata(pdev, priv);
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	i2c_set_adapdata(&priv->adapter, priv);
866*4882a593Smuzhiyun 	priv->adapter.owner = THIS_MODULE;
867*4882a593Smuzhiyun 	priv->adapter.class = I2C_CLASS_HWMON;
868*4882a593Smuzhiyun 	priv->adapter.algo = &smbus_algorithm;
869*4882a593Smuzhiyun 	priv->adapter.dev.parent = &pdev->dev;
870*4882a593Smuzhiyun 	ACPI_COMPANION_SET(&priv->adapter.dev, ACPI_COMPANION(&pdev->dev));
871*4882a593Smuzhiyun 	priv->adapter.retries = ISMT_MAX_RETRIES;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	priv->pci_dev = pdev;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	err = pcim_enable_device(pdev);
876*4882a593Smuzhiyun 	if (err) {
877*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to enable SMBus PCI device (%d)\n",
878*4882a593Smuzhiyun 			err);
879*4882a593Smuzhiyun 		return err;
880*4882a593Smuzhiyun 	}
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	/* enable bus mastering */
883*4882a593Smuzhiyun 	pci_set_master(pdev);
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	/* Determine the address of the SMBus area */
886*4882a593Smuzhiyun 	start = pci_resource_start(pdev, SMBBAR);
887*4882a593Smuzhiyun 	len = pci_resource_len(pdev, SMBBAR);
888*4882a593Smuzhiyun 	if (!start || !len) {
889*4882a593Smuzhiyun 		dev_err(&pdev->dev,
890*4882a593Smuzhiyun 			"SMBus base address uninitialized, upgrade BIOS\n");
891*4882a593Smuzhiyun 		return -ENODEV;
892*4882a593Smuzhiyun 	}
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	snprintf(priv->adapter.name, sizeof(priv->adapter.name),
895*4882a593Smuzhiyun 		 "SMBus iSMT adapter at %lx", start);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	dev_dbg(&priv->pci_dev->dev, " start=0x%lX\n", start);
898*4882a593Smuzhiyun 	dev_dbg(&priv->pci_dev->dev, " len=0x%lX\n", len);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	err = acpi_check_resource_conflict(&pdev->resource[SMBBAR]);
901*4882a593Smuzhiyun 	if (err) {
902*4882a593Smuzhiyun 		dev_err(&pdev->dev, "ACPI resource conflict!\n");
903*4882a593Smuzhiyun 		return err;
904*4882a593Smuzhiyun 	}
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	err = pci_request_region(pdev, SMBBAR, ismt_driver.name);
907*4882a593Smuzhiyun 	if (err) {
908*4882a593Smuzhiyun 		dev_err(&pdev->dev,
909*4882a593Smuzhiyun 			"Failed to request SMBus region 0x%lx-0x%lx\n",
910*4882a593Smuzhiyun 			start, start + len);
911*4882a593Smuzhiyun 		return err;
912*4882a593Smuzhiyun 	}
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	priv->smba = pcim_iomap(pdev, SMBBAR, len);
915*4882a593Smuzhiyun 	if (!priv->smba) {
916*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unable to ioremap SMBus BAR\n");
917*4882a593Smuzhiyun 		return -ENODEV;
918*4882a593Smuzhiyun 	}
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	if ((pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) ||
921*4882a593Smuzhiyun 	    (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0)) {
922*4882a593Smuzhiyun 		if ((pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) ||
923*4882a593Smuzhiyun 		    (pci_set_consistent_dma_mask(pdev,
924*4882a593Smuzhiyun 						 DMA_BIT_MASK(32)) != 0)) {
925*4882a593Smuzhiyun 			dev_err(&pdev->dev, "pci_set_dma_mask fail %p\n",
926*4882a593Smuzhiyun 				pdev);
927*4882a593Smuzhiyun 			return -ENODEV;
928*4882a593Smuzhiyun 		}
929*4882a593Smuzhiyun 	}
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	err = ismt_dev_init(priv);
932*4882a593Smuzhiyun 	if (err)
933*4882a593Smuzhiyun 		return err;
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	ismt_hw_init(priv);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	err = ismt_int_init(priv);
938*4882a593Smuzhiyun 	if (err)
939*4882a593Smuzhiyun 		return err;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	err = i2c_add_adapter(&priv->adapter);
942*4882a593Smuzhiyun 	if (err)
943*4882a593Smuzhiyun 		return -ENODEV;
944*4882a593Smuzhiyun 	return 0;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun /**
948*4882a593Smuzhiyun  * ismt_remove() - release driver resources
949*4882a593Smuzhiyun  * @pdev: PCI-Express device
950*4882a593Smuzhiyun  */
ismt_remove(struct pci_dev * pdev)951*4882a593Smuzhiyun static void ismt_remove(struct pci_dev *pdev)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun 	struct ismt_priv *priv = pci_get_drvdata(pdev);
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	i2c_del_adapter(&priv->adapter);
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun static struct pci_driver ismt_driver = {
959*4882a593Smuzhiyun 	.name = "ismt_smbus",
960*4882a593Smuzhiyun 	.id_table = ismt_ids,
961*4882a593Smuzhiyun 	.probe = ismt_probe,
962*4882a593Smuzhiyun 	.remove = ismt_remove,
963*4882a593Smuzhiyun };
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun module_pci_driver(ismt_driver);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
968*4882a593Smuzhiyun MODULE_AUTHOR("Bill E. Brown <bill.e.brown@intel.com>");
969*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel SMBus Message Transport (iSMT) driver");
970