xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-isch.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun     i2c-isch.c - Linux kernel driver for Intel SCH chipset SMBus
4*4882a593Smuzhiyun     - Based on i2c-piix4.c
5*4882a593Smuzhiyun     Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl> and
6*4882a593Smuzhiyun     Philip Edelbrock <phil@netroedge.com>
7*4882a593Smuzhiyun     - Intel SCH support
8*4882a593Smuzhiyun     Copyright (c) 2007 - 2008 Jacob Jun Pan <jacob.jun.pan@intel.com>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun /*
13*4882a593Smuzhiyun    Supports:
14*4882a593Smuzhiyun 	Intel SCH chipsets (AF82US15W, AF82US15L, AF82UL11L)
15*4882a593Smuzhiyun    Note: we assume there can only be one device, with one SMBus interface.
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/kernel.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include <linux/stddef.h>
23*4882a593Smuzhiyun #include <linux/ioport.h>
24*4882a593Smuzhiyun #include <linux/i2c.h>
25*4882a593Smuzhiyun #include <linux/io.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* SCH SMBus address offsets */
28*4882a593Smuzhiyun #define SMBHSTCNT	(0 + sch_smba)
29*4882a593Smuzhiyun #define SMBHSTSTS	(1 + sch_smba)
30*4882a593Smuzhiyun #define SMBHSTCLK	(2 + sch_smba)
31*4882a593Smuzhiyun #define SMBHSTADD	(4 + sch_smba) /* TSA */
32*4882a593Smuzhiyun #define SMBHSTCMD	(5 + sch_smba)
33*4882a593Smuzhiyun #define SMBHSTDAT0	(6 + sch_smba)
34*4882a593Smuzhiyun #define SMBHSTDAT1	(7 + sch_smba)
35*4882a593Smuzhiyun #define SMBBLKDAT	(0x20 + sch_smba)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* Other settings */
38*4882a593Smuzhiyun #define MAX_RETRIES	5000
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* I2C constants */
41*4882a593Smuzhiyun #define SCH_QUICK		0x00
42*4882a593Smuzhiyun #define SCH_BYTE		0x01
43*4882a593Smuzhiyun #define SCH_BYTE_DATA		0x02
44*4882a593Smuzhiyun #define SCH_WORD_DATA		0x03
45*4882a593Smuzhiyun #define SCH_BLOCK_DATA		0x05
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun static unsigned short sch_smba;
48*4882a593Smuzhiyun static struct i2c_adapter sch_adapter;
49*4882a593Smuzhiyun static int backbone_speed = 33000; /* backbone speed in kHz */
50*4882a593Smuzhiyun module_param(backbone_speed, int, S_IRUSR | S_IWUSR);
51*4882a593Smuzhiyun MODULE_PARM_DESC(backbone_speed, "Backbone speed in kHz, (default = 33000)");
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun  * Start the i2c transaction -- the i2c_access will prepare the transaction
55*4882a593Smuzhiyun  * and this function will execute it.
56*4882a593Smuzhiyun  * return 0 for success and others for failure.
57*4882a593Smuzhiyun  */
sch_transaction(void)58*4882a593Smuzhiyun static int sch_transaction(void)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	int temp;
61*4882a593Smuzhiyun 	int result = 0;
62*4882a593Smuzhiyun 	int retries = 0;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	dev_dbg(&sch_adapter.dev, "Transaction (pre): CNT=%02x, CMD=%02x, "
65*4882a593Smuzhiyun 		"ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb(SMBHSTCNT),
66*4882a593Smuzhiyun 		inb(SMBHSTCMD), inb(SMBHSTADD), inb(SMBHSTDAT0),
67*4882a593Smuzhiyun 		inb(SMBHSTDAT1));
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	/* Make sure the SMBus host is ready to start transmitting */
70*4882a593Smuzhiyun 	temp = inb(SMBHSTSTS) & 0x0f;
71*4882a593Smuzhiyun 	if (temp) {
72*4882a593Smuzhiyun 		/* Can not be busy since we checked it in sch_access */
73*4882a593Smuzhiyun 		if (temp & 0x01) {
74*4882a593Smuzhiyun 			dev_dbg(&sch_adapter.dev, "Completion (%02x). "
75*4882a593Smuzhiyun 				"Clear...\n", temp);
76*4882a593Smuzhiyun 		}
77*4882a593Smuzhiyun 		if (temp & 0x06) {
78*4882a593Smuzhiyun 			dev_dbg(&sch_adapter.dev, "SMBus error (%02x). "
79*4882a593Smuzhiyun 				"Resetting...\n", temp);
80*4882a593Smuzhiyun 		}
81*4882a593Smuzhiyun 		outb(temp, SMBHSTSTS);
82*4882a593Smuzhiyun 		temp = inb(SMBHSTSTS) & 0x0f;
83*4882a593Smuzhiyun 		if (temp) {
84*4882a593Smuzhiyun 			dev_err(&sch_adapter.dev,
85*4882a593Smuzhiyun 				"SMBus is not ready: (%02x)\n", temp);
86*4882a593Smuzhiyun 			return -EAGAIN;
87*4882a593Smuzhiyun 		}
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* start the transaction by setting bit 4 */
91*4882a593Smuzhiyun 	outb(inb(SMBHSTCNT) | 0x10, SMBHSTCNT);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	do {
94*4882a593Smuzhiyun 		usleep_range(100, 200);
95*4882a593Smuzhiyun 		temp = inb(SMBHSTSTS) & 0x0f;
96*4882a593Smuzhiyun 	} while ((temp & 0x08) && (retries++ < MAX_RETRIES));
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* If the SMBus is still busy, we give up */
99*4882a593Smuzhiyun 	if (retries > MAX_RETRIES) {
100*4882a593Smuzhiyun 		dev_err(&sch_adapter.dev, "SMBus Timeout!\n");
101*4882a593Smuzhiyun 		result = -ETIMEDOUT;
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun 	if (temp & 0x04) {
104*4882a593Smuzhiyun 		result = -EIO;
105*4882a593Smuzhiyun 		dev_dbg(&sch_adapter.dev, "Bus collision! SMBus may be "
106*4882a593Smuzhiyun 			"locked until next hard reset. (sorry!)\n");
107*4882a593Smuzhiyun 		/* Clock stops and slave is stuck in mid-transmission */
108*4882a593Smuzhiyun 	} else if (temp & 0x02) {
109*4882a593Smuzhiyun 		result = -EIO;
110*4882a593Smuzhiyun 		dev_err(&sch_adapter.dev, "Error: no response!\n");
111*4882a593Smuzhiyun 	} else if (temp & 0x01) {
112*4882a593Smuzhiyun 		dev_dbg(&sch_adapter.dev, "Post complete!\n");
113*4882a593Smuzhiyun 		outb(temp, SMBHSTSTS);
114*4882a593Smuzhiyun 		temp = inb(SMBHSTSTS) & 0x07;
115*4882a593Smuzhiyun 		if (temp & 0x06) {
116*4882a593Smuzhiyun 			/* Completion clear failed */
117*4882a593Smuzhiyun 			dev_dbg(&sch_adapter.dev, "Failed reset at end of "
118*4882a593Smuzhiyun 				"transaction (%02x), Bus error!\n", temp);
119*4882a593Smuzhiyun 		}
120*4882a593Smuzhiyun 	} else {
121*4882a593Smuzhiyun 		result = -ENXIO;
122*4882a593Smuzhiyun 		dev_dbg(&sch_adapter.dev, "No such address.\n");
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 	dev_dbg(&sch_adapter.dev, "Transaction (post): CNT=%02x, CMD=%02x, "
125*4882a593Smuzhiyun 		"ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb(SMBHSTCNT),
126*4882a593Smuzhiyun 		inb(SMBHSTCMD), inb(SMBHSTADD), inb(SMBHSTDAT0),
127*4882a593Smuzhiyun 		inb(SMBHSTDAT1));
128*4882a593Smuzhiyun 	return result;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun  * This is the main access entry for i2c-sch access
133*4882a593Smuzhiyun  * adap is i2c_adapter pointer, addr is the i2c device bus address, read_write
134*4882a593Smuzhiyun  * (0 for read and 1 for write), size is i2c transaction type and data is the
135*4882a593Smuzhiyun  * union of transaction for data to be transferred or data read from bus.
136*4882a593Smuzhiyun  * return 0 for success and others for failure.
137*4882a593Smuzhiyun  */
sch_access(struct i2c_adapter * adap,u16 addr,unsigned short flags,char read_write,u8 command,int size,union i2c_smbus_data * data)138*4882a593Smuzhiyun static s32 sch_access(struct i2c_adapter *adap, u16 addr,
139*4882a593Smuzhiyun 		 unsigned short flags, char read_write,
140*4882a593Smuzhiyun 		 u8 command, int size, union i2c_smbus_data *data)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	int i, len, temp, rc;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/* Make sure the SMBus host is not busy */
145*4882a593Smuzhiyun 	temp = inb(SMBHSTSTS) & 0x0f;
146*4882a593Smuzhiyun 	if (temp & 0x08) {
147*4882a593Smuzhiyun 		dev_dbg(&sch_adapter.dev, "SMBus busy (%02x)\n", temp);
148*4882a593Smuzhiyun 		return -EAGAIN;
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun 	temp = inw(SMBHSTCLK);
151*4882a593Smuzhiyun 	if (!temp) {
152*4882a593Smuzhiyun 		/*
153*4882a593Smuzhiyun 		 * We can't determine if we have 33 or 25 MHz clock for
154*4882a593Smuzhiyun 		 * SMBus, so expect 33 MHz and calculate a bus clock of
155*4882a593Smuzhiyun 		 * 100 kHz. If we actually run at 25 MHz the bus will be
156*4882a593Smuzhiyun 		 * run ~75 kHz instead which should do no harm.
157*4882a593Smuzhiyun 		 */
158*4882a593Smuzhiyun 		dev_notice(&sch_adapter.dev,
159*4882a593Smuzhiyun 			"Clock divider uninitialized. Setting defaults\n");
160*4882a593Smuzhiyun 		outw(backbone_speed / (4 * 100), SMBHSTCLK);
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	dev_dbg(&sch_adapter.dev, "access size: %d %s\n", size,
164*4882a593Smuzhiyun 		(read_write)?"READ":"WRITE");
165*4882a593Smuzhiyun 	switch (size) {
166*4882a593Smuzhiyun 	case I2C_SMBUS_QUICK:
167*4882a593Smuzhiyun 		outb((addr << 1) | read_write, SMBHSTADD);
168*4882a593Smuzhiyun 		size = SCH_QUICK;
169*4882a593Smuzhiyun 		break;
170*4882a593Smuzhiyun 	case I2C_SMBUS_BYTE:
171*4882a593Smuzhiyun 		outb((addr << 1) | read_write, SMBHSTADD);
172*4882a593Smuzhiyun 		if (read_write == I2C_SMBUS_WRITE)
173*4882a593Smuzhiyun 			outb(command, SMBHSTCMD);
174*4882a593Smuzhiyun 		size = SCH_BYTE;
175*4882a593Smuzhiyun 		break;
176*4882a593Smuzhiyun 	case I2C_SMBUS_BYTE_DATA:
177*4882a593Smuzhiyun 		outb((addr << 1) | read_write, SMBHSTADD);
178*4882a593Smuzhiyun 		outb(command, SMBHSTCMD);
179*4882a593Smuzhiyun 		if (read_write == I2C_SMBUS_WRITE)
180*4882a593Smuzhiyun 			outb(data->byte, SMBHSTDAT0);
181*4882a593Smuzhiyun 		size = SCH_BYTE_DATA;
182*4882a593Smuzhiyun 		break;
183*4882a593Smuzhiyun 	case I2C_SMBUS_WORD_DATA:
184*4882a593Smuzhiyun 		outb((addr << 1) | read_write, SMBHSTADD);
185*4882a593Smuzhiyun 		outb(command, SMBHSTCMD);
186*4882a593Smuzhiyun 		if (read_write == I2C_SMBUS_WRITE) {
187*4882a593Smuzhiyun 			outb(data->word & 0xff, SMBHSTDAT0);
188*4882a593Smuzhiyun 			outb((data->word & 0xff00) >> 8, SMBHSTDAT1);
189*4882a593Smuzhiyun 		}
190*4882a593Smuzhiyun 		size = SCH_WORD_DATA;
191*4882a593Smuzhiyun 		break;
192*4882a593Smuzhiyun 	case I2C_SMBUS_BLOCK_DATA:
193*4882a593Smuzhiyun 		outb((addr << 1) | read_write, SMBHSTADD);
194*4882a593Smuzhiyun 		outb(command, SMBHSTCMD);
195*4882a593Smuzhiyun 		if (read_write == I2C_SMBUS_WRITE) {
196*4882a593Smuzhiyun 			len = data->block[0];
197*4882a593Smuzhiyun 			if (len == 0 || len > I2C_SMBUS_BLOCK_MAX)
198*4882a593Smuzhiyun 				return -EINVAL;
199*4882a593Smuzhiyun 			outb(len, SMBHSTDAT0);
200*4882a593Smuzhiyun 			for (i = 1; i <= len; i++)
201*4882a593Smuzhiyun 				outb(data->block[i], SMBBLKDAT+i-1);
202*4882a593Smuzhiyun 		}
203*4882a593Smuzhiyun 		size = SCH_BLOCK_DATA;
204*4882a593Smuzhiyun 		break;
205*4882a593Smuzhiyun 	default:
206*4882a593Smuzhiyun 		dev_warn(&adap->dev, "Unsupported transaction %d\n", size);
207*4882a593Smuzhiyun 		return -EOPNOTSUPP;
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 	dev_dbg(&sch_adapter.dev, "write size %d to 0x%04x\n", size, SMBHSTCNT);
210*4882a593Smuzhiyun 	outb((inb(SMBHSTCNT) & 0xb0) | (size & 0x7), SMBHSTCNT);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	rc = sch_transaction();
213*4882a593Smuzhiyun 	if (rc)	/* Error in transaction */
214*4882a593Smuzhiyun 		return rc;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	if ((read_write == I2C_SMBUS_WRITE) || (size == SCH_QUICK))
217*4882a593Smuzhiyun 		return 0;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	switch (size) {
220*4882a593Smuzhiyun 	case SCH_BYTE:
221*4882a593Smuzhiyun 	case SCH_BYTE_DATA:
222*4882a593Smuzhiyun 		data->byte = inb(SMBHSTDAT0);
223*4882a593Smuzhiyun 		break;
224*4882a593Smuzhiyun 	case SCH_WORD_DATA:
225*4882a593Smuzhiyun 		data->word = inb(SMBHSTDAT0) + (inb(SMBHSTDAT1) << 8);
226*4882a593Smuzhiyun 		break;
227*4882a593Smuzhiyun 	case SCH_BLOCK_DATA:
228*4882a593Smuzhiyun 		data->block[0] = inb(SMBHSTDAT0);
229*4882a593Smuzhiyun 		if (data->block[0] == 0 || data->block[0] > I2C_SMBUS_BLOCK_MAX)
230*4882a593Smuzhiyun 			return -EPROTO;
231*4882a593Smuzhiyun 		for (i = 1; i <= data->block[0]; i++)
232*4882a593Smuzhiyun 			data->block[i] = inb(SMBBLKDAT+i-1);
233*4882a593Smuzhiyun 		break;
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 	return 0;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
sch_func(struct i2c_adapter * adapter)238*4882a593Smuzhiyun static u32 sch_func(struct i2c_adapter *adapter)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
241*4882a593Smuzhiyun 	    I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
242*4882a593Smuzhiyun 	    I2C_FUNC_SMBUS_BLOCK_DATA;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun static const struct i2c_algorithm smbus_algorithm = {
246*4882a593Smuzhiyun 	.smbus_xfer	= sch_access,
247*4882a593Smuzhiyun 	.functionality	= sch_func,
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static struct i2c_adapter sch_adapter = {
251*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
252*4882a593Smuzhiyun 	.class		= I2C_CLASS_HWMON | I2C_CLASS_SPD,
253*4882a593Smuzhiyun 	.algo		= &smbus_algorithm,
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun 
smbus_sch_probe(struct platform_device * dev)256*4882a593Smuzhiyun static int smbus_sch_probe(struct platform_device *dev)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	struct resource *res;
259*4882a593Smuzhiyun 	int retval;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	res = platform_get_resource(dev, IORESOURCE_IO, 0);
262*4882a593Smuzhiyun 	if (!res)
263*4882a593Smuzhiyun 		return -EBUSY;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	if (!devm_request_region(&dev->dev, res->start, resource_size(res),
266*4882a593Smuzhiyun 				 dev->name)) {
267*4882a593Smuzhiyun 		dev_err(&dev->dev, "SMBus region 0x%x already in use!\n",
268*4882a593Smuzhiyun 			sch_smba);
269*4882a593Smuzhiyun 		return -EBUSY;
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	sch_smba = res->start;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	dev_dbg(&dev->dev, "SMBA = 0x%X\n", sch_smba);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* set up the sysfs linkage to our parent device */
277*4882a593Smuzhiyun 	sch_adapter.dev.parent = &dev->dev;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	snprintf(sch_adapter.name, sizeof(sch_adapter.name),
280*4882a593Smuzhiyun 		"SMBus SCH adapter at %04x", sch_smba);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	retval = i2c_add_adapter(&sch_adapter);
283*4882a593Smuzhiyun 	if (retval)
284*4882a593Smuzhiyun 		sch_smba = 0;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	return retval;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
smbus_sch_remove(struct platform_device * pdev)289*4882a593Smuzhiyun static int smbus_sch_remove(struct platform_device *pdev)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	if (sch_smba) {
292*4882a593Smuzhiyun 		i2c_del_adapter(&sch_adapter);
293*4882a593Smuzhiyun 		sch_smba = 0;
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	return 0;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static struct platform_driver smbus_sch_driver = {
300*4882a593Smuzhiyun 	.driver = {
301*4882a593Smuzhiyun 		.name = "isch_smbus",
302*4882a593Smuzhiyun 	},
303*4882a593Smuzhiyun 	.probe		= smbus_sch_probe,
304*4882a593Smuzhiyun 	.remove		= smbus_sch_remove,
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun module_platform_driver(smbus_sch_driver);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun MODULE_AUTHOR("Jacob Pan <jacob.jun.pan@intel.com>");
310*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel SCH SMBus driver");
311*4882a593Smuzhiyun MODULE_LICENSE("GPL");
312*4882a593Smuzhiyun MODULE_ALIAS("platform:isch_smbus");
313