xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-imx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *	Copyright (C) 2002 Motorola GSG-China
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author:
6*4882a593Smuzhiyun  *	Darius Augulis, Teltonika Inc.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Desc.:
9*4882a593Smuzhiyun  *	Implementation of I2C Adapter/Algorithm Driver
10*4882a593Smuzhiyun  *	for I2C Bus integrated in Freescale i.MX/MXC processors
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *	Derived from Motorola GSG China I2C example driver
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *	Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de
15*4882a593Smuzhiyun  *	Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de
16*4882a593Smuzhiyun  *	Copyright (C) 2007 RightHand Technologies, Inc.
17*4882a593Smuzhiyun  *	Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt>
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  *	Copyright 2013 Freescale Semiconductor, Inc.
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <linux/acpi.h>
24*4882a593Smuzhiyun #include <linux/clk.h>
25*4882a593Smuzhiyun #include <linux/completion.h>
26*4882a593Smuzhiyun #include <linux/delay.h>
27*4882a593Smuzhiyun #include <linux/dma-mapping.h>
28*4882a593Smuzhiyun #include <linux/dmaengine.h>
29*4882a593Smuzhiyun #include <linux/dmapool.h>
30*4882a593Smuzhiyun #include <linux/err.h>
31*4882a593Smuzhiyun #include <linux/errno.h>
32*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
33*4882a593Smuzhiyun #include <linux/i2c.h>
34*4882a593Smuzhiyun #include <linux/init.h>
35*4882a593Smuzhiyun #include <linux/interrupt.h>
36*4882a593Smuzhiyun #include <linux/io.h>
37*4882a593Smuzhiyun #include <linux/iopoll.h>
38*4882a593Smuzhiyun #include <linux/kernel.h>
39*4882a593Smuzhiyun #include <linux/module.h>
40*4882a593Smuzhiyun #include <linux/of.h>
41*4882a593Smuzhiyun #include <linux/of_device.h>
42*4882a593Smuzhiyun #include <linux/of_dma.h>
43*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
44*4882a593Smuzhiyun #include <linux/platform_data/i2c-imx.h>
45*4882a593Smuzhiyun #include <linux/platform_device.h>
46*4882a593Smuzhiyun #include <linux/pm_runtime.h>
47*4882a593Smuzhiyun #include <linux/sched.h>
48*4882a593Smuzhiyun #include <linux/slab.h>
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* This will be the driver name the kernel reports */
51*4882a593Smuzhiyun #define DRIVER_NAME "imx-i2c"
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun  * Enable DMA if transfer byte size is bigger than this threshold.
55*4882a593Smuzhiyun  * As the hardware request, it must bigger than 4 bytes.\
56*4882a593Smuzhiyun  * I have set '16' here, maybe it's not the best but I think it's
57*4882a593Smuzhiyun  * the appropriate.
58*4882a593Smuzhiyun  */
59*4882a593Smuzhiyun #define DMA_THRESHOLD	16
60*4882a593Smuzhiyun #define DMA_TIMEOUT	1000
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* IMX I2C registers:
63*4882a593Smuzhiyun  * the I2C register offset is different between SoCs,
64*4882a593Smuzhiyun  * to provid support for all these chips, split the
65*4882a593Smuzhiyun  * register offset into a fixed base address and a
66*4882a593Smuzhiyun  * variable shift value, then the full register offset
67*4882a593Smuzhiyun  * will be calculated by
68*4882a593Smuzhiyun  * reg_off = ( reg_base_addr << reg_shift)
69*4882a593Smuzhiyun  */
70*4882a593Smuzhiyun #define IMX_I2C_IADR	0x00	/* i2c slave address */
71*4882a593Smuzhiyun #define IMX_I2C_IFDR	0x01	/* i2c frequency divider */
72*4882a593Smuzhiyun #define IMX_I2C_I2CR	0x02	/* i2c control */
73*4882a593Smuzhiyun #define IMX_I2C_I2SR	0x03	/* i2c status */
74*4882a593Smuzhiyun #define IMX_I2C_I2DR	0x04	/* i2c transfer data */
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define IMX_I2C_REGSHIFT	2
77*4882a593Smuzhiyun #define VF610_I2C_REGSHIFT	0
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* Bits of IMX I2C registers */
80*4882a593Smuzhiyun #define I2SR_RXAK	0x01
81*4882a593Smuzhiyun #define I2SR_IIF	0x02
82*4882a593Smuzhiyun #define I2SR_SRW	0x04
83*4882a593Smuzhiyun #define I2SR_IAL	0x10
84*4882a593Smuzhiyun #define I2SR_IBB	0x20
85*4882a593Smuzhiyun #define I2SR_IAAS	0x40
86*4882a593Smuzhiyun #define I2SR_ICF	0x80
87*4882a593Smuzhiyun #define I2CR_DMAEN	0x02
88*4882a593Smuzhiyun #define I2CR_RSTA	0x04
89*4882a593Smuzhiyun #define I2CR_TXAK	0x08
90*4882a593Smuzhiyun #define I2CR_MTX	0x10
91*4882a593Smuzhiyun #define I2CR_MSTA	0x20
92*4882a593Smuzhiyun #define I2CR_IIEN	0x40
93*4882a593Smuzhiyun #define I2CR_IEN	0x80
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* register bits different operating codes definition:
96*4882a593Smuzhiyun  * 1) I2SR: Interrupt flags clear operation differ between SoCs:
97*4882a593Smuzhiyun  * - write zero to clear(w0c) INT flag on i.MX,
98*4882a593Smuzhiyun  * - but write one to clear(w1c) INT flag on Vybrid.
99*4882a593Smuzhiyun  * 2) I2CR: I2C module enable operation also differ between SoCs:
100*4882a593Smuzhiyun  * - set I2CR_IEN bit enable the module on i.MX,
101*4882a593Smuzhiyun  * - but clear I2CR_IEN bit enable the module on Vybrid.
102*4882a593Smuzhiyun  */
103*4882a593Smuzhiyun #define I2SR_CLR_OPCODE_W0C	0x0
104*4882a593Smuzhiyun #define I2SR_CLR_OPCODE_W1C	(I2SR_IAL | I2SR_IIF)
105*4882a593Smuzhiyun #define I2CR_IEN_OPCODE_0	0x0
106*4882a593Smuzhiyun #define I2CR_IEN_OPCODE_1	I2CR_IEN
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define I2C_PM_TIMEOUT		10 /* ms */
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun  * sorted list of clock divider, register value pairs
112*4882a593Smuzhiyun  * taken from table 26-5, p.26-9, Freescale i.MX
113*4882a593Smuzhiyun  * Integrated Portable System Processor Reference Manual
114*4882a593Smuzhiyun  * Document Number: MC9328MXLRM, Rev. 5.1, 06/2007
115*4882a593Smuzhiyun  *
116*4882a593Smuzhiyun  * Duplicated divider values removed from list
117*4882a593Smuzhiyun  */
118*4882a593Smuzhiyun struct imx_i2c_clk_pair {
119*4882a593Smuzhiyun 	u16	div;
120*4882a593Smuzhiyun 	u16	val;
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun static struct imx_i2c_clk_pair imx_i2c_clk_div[] = {
124*4882a593Smuzhiyun 	{ 22,	0x20 }, { 24,	0x21 }, { 26,	0x22 }, { 28,	0x23 },
125*4882a593Smuzhiyun 	{ 30,	0x00 },	{ 32,	0x24 }, { 36,	0x25 }, { 40,	0x26 },
126*4882a593Smuzhiyun 	{ 42,	0x03 }, { 44,	0x27 },	{ 48,	0x28 }, { 52,	0x05 },
127*4882a593Smuzhiyun 	{ 56,	0x29 }, { 60,	0x06 }, { 64,	0x2A },	{ 72,	0x2B },
128*4882a593Smuzhiyun 	{ 80,	0x2C }, { 88,	0x09 }, { 96,	0x2D }, { 104,	0x0A },
129*4882a593Smuzhiyun 	{ 112,	0x2E }, { 128,	0x2F }, { 144,	0x0C }, { 160,	0x30 },
130*4882a593Smuzhiyun 	{ 192,	0x31 },	{ 224,	0x32 }, { 240,	0x0F }, { 256,	0x33 },
131*4882a593Smuzhiyun 	{ 288,	0x10 }, { 320,	0x34 },	{ 384,	0x35 }, { 448,	0x36 },
132*4882a593Smuzhiyun 	{ 480,	0x13 }, { 512,	0x37 }, { 576,	0x14 },	{ 640,	0x38 },
133*4882a593Smuzhiyun 	{ 768,	0x39 }, { 896,	0x3A }, { 960,	0x17 }, { 1024,	0x3B },
134*4882a593Smuzhiyun 	{ 1152,	0x18 }, { 1280,	0x3C }, { 1536,	0x3D }, { 1792,	0x3E },
135*4882a593Smuzhiyun 	{ 1920,	0x1B },	{ 2048,	0x3F }, { 2304,	0x1C }, { 2560,	0x1D },
136*4882a593Smuzhiyun 	{ 3072,	0x1E }, { 3840,	0x1F }
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* Vybrid VF610 clock divider, register value pairs */
140*4882a593Smuzhiyun static struct imx_i2c_clk_pair vf610_i2c_clk_div[] = {
141*4882a593Smuzhiyun 	{ 20,   0x00 }, { 22,   0x01 }, { 24,   0x02 }, { 26,   0x03 },
142*4882a593Smuzhiyun 	{ 28,   0x04 }, { 30,   0x05 }, { 32,   0x09 }, { 34,   0x06 },
143*4882a593Smuzhiyun 	{ 36,   0x0A }, { 40,   0x07 }, { 44,   0x0C }, { 48,   0x0D },
144*4882a593Smuzhiyun 	{ 52,   0x43 }, { 56,   0x0E }, { 60,   0x45 }, { 64,   0x12 },
145*4882a593Smuzhiyun 	{ 68,   0x0F }, { 72,   0x13 }, { 80,   0x14 }, { 88,   0x15 },
146*4882a593Smuzhiyun 	{ 96,   0x19 }, { 104,  0x16 }, { 112,  0x1A }, { 128,  0x17 },
147*4882a593Smuzhiyun 	{ 136,  0x4F }, { 144,  0x1C }, { 160,  0x1D }, { 176,  0x55 },
148*4882a593Smuzhiyun 	{ 192,  0x1E }, { 208,  0x56 }, { 224,  0x22 }, { 228,  0x24 },
149*4882a593Smuzhiyun 	{ 240,  0x1F }, { 256,  0x23 }, { 288,  0x5C }, { 320,  0x25 },
150*4882a593Smuzhiyun 	{ 384,  0x26 }, { 448,  0x2A }, { 480,  0x27 }, { 512,  0x2B },
151*4882a593Smuzhiyun 	{ 576,  0x2C }, { 640,  0x2D }, { 768,  0x31 }, { 896,  0x32 },
152*4882a593Smuzhiyun 	{ 960,  0x2F }, { 1024, 0x33 }, { 1152, 0x34 }, { 1280, 0x35 },
153*4882a593Smuzhiyun 	{ 1536, 0x36 }, { 1792, 0x3A }, { 1920, 0x37 }, { 2048, 0x3B },
154*4882a593Smuzhiyun 	{ 2304, 0x3C }, { 2560, 0x3D }, { 3072, 0x3E }, { 3584, 0x7A },
155*4882a593Smuzhiyun 	{ 3840, 0x3F }, { 4096, 0x7B }, { 5120, 0x7D }, { 6144, 0x7E },
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun enum imx_i2c_type {
159*4882a593Smuzhiyun 	IMX1_I2C,
160*4882a593Smuzhiyun 	IMX21_I2C,
161*4882a593Smuzhiyun 	VF610_I2C,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun struct imx_i2c_hwdata {
165*4882a593Smuzhiyun 	enum imx_i2c_type	devtype;
166*4882a593Smuzhiyun 	unsigned		regshift;
167*4882a593Smuzhiyun 	struct imx_i2c_clk_pair	*clk_div;
168*4882a593Smuzhiyun 	unsigned		ndivs;
169*4882a593Smuzhiyun 	unsigned		i2sr_clr_opcode;
170*4882a593Smuzhiyun 	unsigned		i2cr_ien_opcode;
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun struct imx_i2c_dma {
174*4882a593Smuzhiyun 	struct dma_chan		*chan_tx;
175*4882a593Smuzhiyun 	struct dma_chan		*chan_rx;
176*4882a593Smuzhiyun 	struct dma_chan		*chan_using;
177*4882a593Smuzhiyun 	struct completion	cmd_complete;
178*4882a593Smuzhiyun 	dma_addr_t		dma_buf;
179*4882a593Smuzhiyun 	unsigned int		dma_len;
180*4882a593Smuzhiyun 	enum dma_transfer_direction dma_transfer_dir;
181*4882a593Smuzhiyun 	enum dma_data_direction dma_data_dir;
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun struct imx_i2c_struct {
185*4882a593Smuzhiyun 	struct i2c_adapter	adapter;
186*4882a593Smuzhiyun 	struct clk		*clk;
187*4882a593Smuzhiyun 	struct notifier_block	clk_change_nb;
188*4882a593Smuzhiyun 	void __iomem		*base;
189*4882a593Smuzhiyun 	wait_queue_head_t	queue;
190*4882a593Smuzhiyun 	unsigned long		i2csr;
191*4882a593Smuzhiyun 	unsigned int		disable_delay;
192*4882a593Smuzhiyun 	int			stopped;
193*4882a593Smuzhiyun 	unsigned int		ifdr; /* IMX_I2C_IFDR */
194*4882a593Smuzhiyun 	unsigned int		cur_clk;
195*4882a593Smuzhiyun 	unsigned int		bitrate;
196*4882a593Smuzhiyun 	const struct imx_i2c_hwdata	*hwdata;
197*4882a593Smuzhiyun 	struct i2c_bus_recovery_info rinfo;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	struct pinctrl *pinctrl;
200*4882a593Smuzhiyun 	struct pinctrl_state *pinctrl_pins_default;
201*4882a593Smuzhiyun 	struct pinctrl_state *pinctrl_pins_gpio;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	struct imx_i2c_dma	*dma;
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun static const struct imx_i2c_hwdata imx1_i2c_hwdata = {
207*4882a593Smuzhiyun 	.devtype		= IMX1_I2C,
208*4882a593Smuzhiyun 	.regshift		= IMX_I2C_REGSHIFT,
209*4882a593Smuzhiyun 	.clk_div		= imx_i2c_clk_div,
210*4882a593Smuzhiyun 	.ndivs			= ARRAY_SIZE(imx_i2c_clk_div),
211*4882a593Smuzhiyun 	.i2sr_clr_opcode	= I2SR_CLR_OPCODE_W0C,
212*4882a593Smuzhiyun 	.i2cr_ien_opcode	= I2CR_IEN_OPCODE_1,
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun static const struct imx_i2c_hwdata imx21_i2c_hwdata = {
217*4882a593Smuzhiyun 	.devtype		= IMX21_I2C,
218*4882a593Smuzhiyun 	.regshift		= IMX_I2C_REGSHIFT,
219*4882a593Smuzhiyun 	.clk_div		= imx_i2c_clk_div,
220*4882a593Smuzhiyun 	.ndivs			= ARRAY_SIZE(imx_i2c_clk_div),
221*4882a593Smuzhiyun 	.i2sr_clr_opcode	= I2SR_CLR_OPCODE_W0C,
222*4882a593Smuzhiyun 	.i2cr_ien_opcode	= I2CR_IEN_OPCODE_1,
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun static struct imx_i2c_hwdata vf610_i2c_hwdata = {
227*4882a593Smuzhiyun 	.devtype		= VF610_I2C,
228*4882a593Smuzhiyun 	.regshift		= VF610_I2C_REGSHIFT,
229*4882a593Smuzhiyun 	.clk_div		= vf610_i2c_clk_div,
230*4882a593Smuzhiyun 	.ndivs			= ARRAY_SIZE(vf610_i2c_clk_div),
231*4882a593Smuzhiyun 	.i2sr_clr_opcode	= I2SR_CLR_OPCODE_W1C,
232*4882a593Smuzhiyun 	.i2cr_ien_opcode	= I2CR_IEN_OPCODE_0,
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun static const struct platform_device_id imx_i2c_devtype[] = {
237*4882a593Smuzhiyun 	{
238*4882a593Smuzhiyun 		.name = "imx1-i2c",
239*4882a593Smuzhiyun 		.driver_data = (kernel_ulong_t)&imx1_i2c_hwdata,
240*4882a593Smuzhiyun 	}, {
241*4882a593Smuzhiyun 		.name = "imx21-i2c",
242*4882a593Smuzhiyun 		.driver_data = (kernel_ulong_t)&imx21_i2c_hwdata,
243*4882a593Smuzhiyun 	}, {
244*4882a593Smuzhiyun 		/* sentinel */
245*4882a593Smuzhiyun 	}
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, imx_i2c_devtype);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun static const struct of_device_id i2c_imx_dt_ids[] = {
250*4882a593Smuzhiyun 	{ .compatible = "fsl,imx1-i2c", .data = &imx1_i2c_hwdata, },
251*4882a593Smuzhiyun 	{ .compatible = "fsl,imx21-i2c", .data = &imx21_i2c_hwdata, },
252*4882a593Smuzhiyun 	{ .compatible = "fsl,vf610-i2c", .data = &vf610_i2c_hwdata, },
253*4882a593Smuzhiyun 	{ /* sentinel */ }
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, i2c_imx_dt_ids);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun static const struct acpi_device_id i2c_imx_acpi_ids[] = {
258*4882a593Smuzhiyun 	{"NXP0001", .driver_data = (kernel_ulong_t)&vf610_i2c_hwdata},
259*4882a593Smuzhiyun 	{ }
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, i2c_imx_acpi_ids);
262*4882a593Smuzhiyun 
is_imx1_i2c(struct imx_i2c_struct * i2c_imx)263*4882a593Smuzhiyun static inline int is_imx1_i2c(struct imx_i2c_struct *i2c_imx)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	return i2c_imx->hwdata->devtype == IMX1_I2C;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
imx_i2c_write_reg(unsigned int val,struct imx_i2c_struct * i2c_imx,unsigned int reg)268*4882a593Smuzhiyun static inline void imx_i2c_write_reg(unsigned int val,
269*4882a593Smuzhiyun 		struct imx_i2c_struct *i2c_imx, unsigned int reg)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	writeb(val, i2c_imx->base + (reg << i2c_imx->hwdata->regshift));
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
imx_i2c_read_reg(struct imx_i2c_struct * i2c_imx,unsigned int reg)274*4882a593Smuzhiyun static inline unsigned char imx_i2c_read_reg(struct imx_i2c_struct *i2c_imx,
275*4882a593Smuzhiyun 		unsigned int reg)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	return readb(i2c_imx->base + (reg << i2c_imx->hwdata->regshift));
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /* Functions for DMA support */
i2c_imx_dma_request(struct imx_i2c_struct * i2c_imx,dma_addr_t phy_addr)281*4882a593Smuzhiyun static void i2c_imx_dma_request(struct imx_i2c_struct *i2c_imx,
282*4882a593Smuzhiyun 						dma_addr_t phy_addr)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	struct imx_i2c_dma *dma;
285*4882a593Smuzhiyun 	struct dma_slave_config dma_sconfig;
286*4882a593Smuzhiyun 	struct device *dev = &i2c_imx->adapter.dev;
287*4882a593Smuzhiyun 	int ret;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
290*4882a593Smuzhiyun 	if (!dma)
291*4882a593Smuzhiyun 		return;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	dma->chan_tx = dma_request_chan(dev, "tx");
294*4882a593Smuzhiyun 	if (IS_ERR(dma->chan_tx)) {
295*4882a593Smuzhiyun 		ret = PTR_ERR(dma->chan_tx);
296*4882a593Smuzhiyun 		if (ret != -ENODEV && ret != -EPROBE_DEFER)
297*4882a593Smuzhiyun 			dev_err(dev, "can't request DMA tx channel (%d)\n", ret);
298*4882a593Smuzhiyun 		goto fail_al;
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	dma_sconfig.dst_addr = phy_addr +
302*4882a593Smuzhiyun 				(IMX_I2C_I2DR << i2c_imx->hwdata->regshift);
303*4882a593Smuzhiyun 	dma_sconfig.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
304*4882a593Smuzhiyun 	dma_sconfig.dst_maxburst = 1;
305*4882a593Smuzhiyun 	dma_sconfig.direction = DMA_MEM_TO_DEV;
306*4882a593Smuzhiyun 	ret = dmaengine_slave_config(dma->chan_tx, &dma_sconfig);
307*4882a593Smuzhiyun 	if (ret < 0) {
308*4882a593Smuzhiyun 		dev_err(dev, "can't configure tx channel (%d)\n", ret);
309*4882a593Smuzhiyun 		goto fail_tx;
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	dma->chan_rx = dma_request_chan(dev, "rx");
313*4882a593Smuzhiyun 	if (IS_ERR(dma->chan_rx)) {
314*4882a593Smuzhiyun 		ret = PTR_ERR(dma->chan_rx);
315*4882a593Smuzhiyun 		if (ret != -ENODEV && ret != -EPROBE_DEFER)
316*4882a593Smuzhiyun 			dev_err(dev, "can't request DMA rx channel (%d)\n", ret);
317*4882a593Smuzhiyun 		goto fail_tx;
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	dma_sconfig.src_addr = phy_addr +
321*4882a593Smuzhiyun 				(IMX_I2C_I2DR << i2c_imx->hwdata->regshift);
322*4882a593Smuzhiyun 	dma_sconfig.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
323*4882a593Smuzhiyun 	dma_sconfig.src_maxburst = 1;
324*4882a593Smuzhiyun 	dma_sconfig.direction = DMA_DEV_TO_MEM;
325*4882a593Smuzhiyun 	ret = dmaengine_slave_config(dma->chan_rx, &dma_sconfig);
326*4882a593Smuzhiyun 	if (ret < 0) {
327*4882a593Smuzhiyun 		dev_err(dev, "can't configure rx channel (%d)\n", ret);
328*4882a593Smuzhiyun 		goto fail_rx;
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	i2c_imx->dma = dma;
332*4882a593Smuzhiyun 	init_completion(&dma->cmd_complete);
333*4882a593Smuzhiyun 	dev_info(dev, "using %s (tx) and %s (rx) for DMA transfers\n",
334*4882a593Smuzhiyun 		dma_chan_name(dma->chan_tx), dma_chan_name(dma->chan_rx));
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	return;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun fail_rx:
339*4882a593Smuzhiyun 	dma_release_channel(dma->chan_rx);
340*4882a593Smuzhiyun fail_tx:
341*4882a593Smuzhiyun 	dma_release_channel(dma->chan_tx);
342*4882a593Smuzhiyun fail_al:
343*4882a593Smuzhiyun 	devm_kfree(dev, dma);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
i2c_imx_dma_callback(void * arg)346*4882a593Smuzhiyun static void i2c_imx_dma_callback(void *arg)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	struct imx_i2c_struct *i2c_imx = (struct imx_i2c_struct *)arg;
349*4882a593Smuzhiyun 	struct imx_i2c_dma *dma = i2c_imx->dma;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	dma_unmap_single(dma->chan_using->device->dev, dma->dma_buf,
352*4882a593Smuzhiyun 			dma->dma_len, dma->dma_data_dir);
353*4882a593Smuzhiyun 	complete(&dma->cmd_complete);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
i2c_imx_dma_xfer(struct imx_i2c_struct * i2c_imx,struct i2c_msg * msgs)356*4882a593Smuzhiyun static int i2c_imx_dma_xfer(struct imx_i2c_struct *i2c_imx,
357*4882a593Smuzhiyun 					struct i2c_msg *msgs)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	struct imx_i2c_dma *dma = i2c_imx->dma;
360*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *txdesc;
361*4882a593Smuzhiyun 	struct device *dev = &i2c_imx->adapter.dev;
362*4882a593Smuzhiyun 	struct device *chan_dev = dma->chan_using->device->dev;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	dma->dma_buf = dma_map_single(chan_dev, msgs->buf,
365*4882a593Smuzhiyun 					dma->dma_len, dma->dma_data_dir);
366*4882a593Smuzhiyun 	if (dma_mapping_error(chan_dev, dma->dma_buf)) {
367*4882a593Smuzhiyun 		dev_err(dev, "DMA mapping failed\n");
368*4882a593Smuzhiyun 		goto err_map;
369*4882a593Smuzhiyun 	}
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	txdesc = dmaengine_prep_slave_single(dma->chan_using, dma->dma_buf,
372*4882a593Smuzhiyun 					dma->dma_len, dma->dma_transfer_dir,
373*4882a593Smuzhiyun 					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
374*4882a593Smuzhiyun 	if (!txdesc) {
375*4882a593Smuzhiyun 		dev_err(dev, "Not able to get desc for DMA xfer\n");
376*4882a593Smuzhiyun 		goto err_desc;
377*4882a593Smuzhiyun 	}
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	reinit_completion(&dma->cmd_complete);
380*4882a593Smuzhiyun 	txdesc->callback = i2c_imx_dma_callback;
381*4882a593Smuzhiyun 	txdesc->callback_param = i2c_imx;
382*4882a593Smuzhiyun 	if (dma_submit_error(dmaengine_submit(txdesc))) {
383*4882a593Smuzhiyun 		dev_err(dev, "DMA submit failed\n");
384*4882a593Smuzhiyun 		goto err_submit;
385*4882a593Smuzhiyun 	}
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	dma_async_issue_pending(dma->chan_using);
388*4882a593Smuzhiyun 	return 0;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun err_submit:
391*4882a593Smuzhiyun 	dmaengine_terminate_all(dma->chan_using);
392*4882a593Smuzhiyun err_desc:
393*4882a593Smuzhiyun 	dma_unmap_single(chan_dev, dma->dma_buf,
394*4882a593Smuzhiyun 			dma->dma_len, dma->dma_data_dir);
395*4882a593Smuzhiyun err_map:
396*4882a593Smuzhiyun 	return -EINVAL;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
i2c_imx_dma_free(struct imx_i2c_struct * i2c_imx)399*4882a593Smuzhiyun static void i2c_imx_dma_free(struct imx_i2c_struct *i2c_imx)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	struct imx_i2c_dma *dma = i2c_imx->dma;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	dma->dma_buf = 0;
404*4882a593Smuzhiyun 	dma->dma_len = 0;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	dma_release_channel(dma->chan_tx);
407*4882a593Smuzhiyun 	dma->chan_tx = NULL;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	dma_release_channel(dma->chan_rx);
410*4882a593Smuzhiyun 	dma->chan_rx = NULL;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	dma->chan_using = NULL;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
i2c_imx_clear_irq(struct imx_i2c_struct * i2c_imx,unsigned int bits)415*4882a593Smuzhiyun static void i2c_imx_clear_irq(struct imx_i2c_struct *i2c_imx, unsigned int bits)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	unsigned int temp;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	/*
420*4882a593Smuzhiyun 	 * i2sr_clr_opcode is the value to clear all interrupts. Here we want to
421*4882a593Smuzhiyun 	 * clear only <bits>, so we write ~i2sr_clr_opcode with just <bits>
422*4882a593Smuzhiyun 	 * toggled. This is required because i.MX needs W0C and Vybrid uses W1C.
423*4882a593Smuzhiyun 	 */
424*4882a593Smuzhiyun 	temp = ~i2c_imx->hwdata->i2sr_clr_opcode ^ bits;
425*4882a593Smuzhiyun 	imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2SR);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
i2c_imx_bus_busy(struct imx_i2c_struct * i2c_imx,int for_busy,bool atomic)428*4882a593Smuzhiyun static int i2c_imx_bus_busy(struct imx_i2c_struct *i2c_imx, int for_busy, bool atomic)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	unsigned long orig_jiffies = jiffies;
431*4882a593Smuzhiyun 	unsigned int temp;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	while (1) {
436*4882a593Smuzhiyun 		temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 		/* check for arbitration lost */
439*4882a593Smuzhiyun 		if (temp & I2SR_IAL) {
440*4882a593Smuzhiyun 			i2c_imx_clear_irq(i2c_imx, I2SR_IAL);
441*4882a593Smuzhiyun 			return -EAGAIN;
442*4882a593Smuzhiyun 		}
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 		if (for_busy && (temp & I2SR_IBB)) {
445*4882a593Smuzhiyun 			i2c_imx->stopped = 0;
446*4882a593Smuzhiyun 			break;
447*4882a593Smuzhiyun 		}
448*4882a593Smuzhiyun 		if (!for_busy && !(temp & I2SR_IBB)) {
449*4882a593Smuzhiyun 			i2c_imx->stopped = 1;
450*4882a593Smuzhiyun 			break;
451*4882a593Smuzhiyun 		}
452*4882a593Smuzhiyun 		if (time_after(jiffies, orig_jiffies + msecs_to_jiffies(500))) {
453*4882a593Smuzhiyun 			dev_dbg(&i2c_imx->adapter.dev,
454*4882a593Smuzhiyun 				"<%s> I2C bus is busy\n", __func__);
455*4882a593Smuzhiyun 			return -ETIMEDOUT;
456*4882a593Smuzhiyun 		}
457*4882a593Smuzhiyun 		if (atomic)
458*4882a593Smuzhiyun 			udelay(100);
459*4882a593Smuzhiyun 		else
460*4882a593Smuzhiyun 			schedule();
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	return 0;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
i2c_imx_trx_complete(struct imx_i2c_struct * i2c_imx,bool atomic)466*4882a593Smuzhiyun static int i2c_imx_trx_complete(struct imx_i2c_struct *i2c_imx, bool atomic)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun 	if (atomic) {
469*4882a593Smuzhiyun 		void __iomem *addr = i2c_imx->base + (IMX_I2C_I2SR << i2c_imx->hwdata->regshift);
470*4882a593Smuzhiyun 		unsigned int regval;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 		/*
473*4882a593Smuzhiyun 		 * The formula for the poll timeout is documented in the RM
474*4882a593Smuzhiyun 		 * Rev.5 on page 1878:
475*4882a593Smuzhiyun 		 *     T_min = 10/F_scl
476*4882a593Smuzhiyun 		 * Set the value hard as it is done for the non-atomic use-case.
477*4882a593Smuzhiyun 		 * Use 10 kHz for the calculation since this is the minimum
478*4882a593Smuzhiyun 		 * allowed SMBus frequency. Also add an offset of 100us since it
479*4882a593Smuzhiyun 		 * turned out that the I2SR_IIF bit isn't set correctly within
480*4882a593Smuzhiyun 		 * the minimum timeout in polling mode.
481*4882a593Smuzhiyun 		 */
482*4882a593Smuzhiyun 		readb_poll_timeout_atomic(addr, regval, regval & I2SR_IIF, 5, 1000 + 100);
483*4882a593Smuzhiyun 		i2c_imx->i2csr = regval;
484*4882a593Smuzhiyun 		i2c_imx_clear_irq(i2c_imx, I2SR_IIF | I2SR_IAL);
485*4882a593Smuzhiyun 	} else {
486*4882a593Smuzhiyun 		wait_event_timeout(i2c_imx->queue, i2c_imx->i2csr & I2SR_IIF, HZ / 10);
487*4882a593Smuzhiyun 	}
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	if (unlikely(!(i2c_imx->i2csr & I2SR_IIF))) {
490*4882a593Smuzhiyun 		dev_dbg(&i2c_imx->adapter.dev, "<%s> Timeout\n", __func__);
491*4882a593Smuzhiyun 		return -ETIMEDOUT;
492*4882a593Smuzhiyun 	}
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	/* check for arbitration lost */
495*4882a593Smuzhiyun 	if (i2c_imx->i2csr & I2SR_IAL) {
496*4882a593Smuzhiyun 		dev_dbg(&i2c_imx->adapter.dev, "<%s> Arbitration lost\n", __func__);
497*4882a593Smuzhiyun 		i2c_imx_clear_irq(i2c_imx, I2SR_IAL);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 		i2c_imx->i2csr = 0;
500*4882a593Smuzhiyun 		return -EAGAIN;
501*4882a593Smuzhiyun 	}
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	dev_dbg(&i2c_imx->adapter.dev, "<%s> TRX complete\n", __func__);
504*4882a593Smuzhiyun 	i2c_imx->i2csr = 0;
505*4882a593Smuzhiyun 	return 0;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
i2c_imx_acked(struct imx_i2c_struct * i2c_imx)508*4882a593Smuzhiyun static int i2c_imx_acked(struct imx_i2c_struct *i2c_imx)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun 	if (imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR) & I2SR_RXAK) {
511*4882a593Smuzhiyun 		dev_dbg(&i2c_imx->adapter.dev, "<%s> No ACK\n", __func__);
512*4882a593Smuzhiyun 		return -ENXIO;  /* No ACK */
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	dev_dbg(&i2c_imx->adapter.dev, "<%s> ACK received\n", __func__);
516*4882a593Smuzhiyun 	return 0;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun 
i2c_imx_set_clk(struct imx_i2c_struct * i2c_imx,unsigned int i2c_clk_rate)519*4882a593Smuzhiyun static void i2c_imx_set_clk(struct imx_i2c_struct *i2c_imx,
520*4882a593Smuzhiyun 			    unsigned int i2c_clk_rate)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	struct imx_i2c_clk_pair *i2c_clk_div = i2c_imx->hwdata->clk_div;
523*4882a593Smuzhiyun 	unsigned int div;
524*4882a593Smuzhiyun 	int i;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	/* Divider value calculation */
527*4882a593Smuzhiyun 	if (i2c_imx->cur_clk == i2c_clk_rate)
528*4882a593Smuzhiyun 		return;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	i2c_imx->cur_clk = i2c_clk_rate;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	div = (i2c_clk_rate + i2c_imx->bitrate - 1) / i2c_imx->bitrate;
533*4882a593Smuzhiyun 	if (div < i2c_clk_div[0].div)
534*4882a593Smuzhiyun 		i = 0;
535*4882a593Smuzhiyun 	else if (div > i2c_clk_div[i2c_imx->hwdata->ndivs - 1].div)
536*4882a593Smuzhiyun 		i = i2c_imx->hwdata->ndivs - 1;
537*4882a593Smuzhiyun 	else
538*4882a593Smuzhiyun 		for (i = 0; i2c_clk_div[i].div < div; i++)
539*4882a593Smuzhiyun 			;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	/* Store divider value */
542*4882a593Smuzhiyun 	i2c_imx->ifdr = i2c_clk_div[i].val;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	/*
545*4882a593Smuzhiyun 	 * There dummy delay is calculated.
546*4882a593Smuzhiyun 	 * It should be about one I2C clock period long.
547*4882a593Smuzhiyun 	 * This delay is used in I2C bus disable function
548*4882a593Smuzhiyun 	 * to fix chip hardware bug.
549*4882a593Smuzhiyun 	 */
550*4882a593Smuzhiyun 	i2c_imx->disable_delay = (500000U * i2c_clk_div[i].div
551*4882a593Smuzhiyun 		+ (i2c_clk_rate / 2) - 1) / (i2c_clk_rate / 2);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun #ifdef CONFIG_I2C_DEBUG_BUS
554*4882a593Smuzhiyun 	dev_dbg(&i2c_imx->adapter.dev, "I2C_CLK=%d, REQ DIV=%d\n",
555*4882a593Smuzhiyun 		i2c_clk_rate, div);
556*4882a593Smuzhiyun 	dev_dbg(&i2c_imx->adapter.dev, "IFDR[IC]=0x%x, REAL DIV=%d\n",
557*4882a593Smuzhiyun 		i2c_clk_div[i].val, i2c_clk_div[i].div);
558*4882a593Smuzhiyun #endif
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun 
i2c_imx_clk_notifier_call(struct notifier_block * nb,unsigned long action,void * data)561*4882a593Smuzhiyun static int i2c_imx_clk_notifier_call(struct notifier_block *nb,
562*4882a593Smuzhiyun 				     unsigned long action, void *data)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	struct clk_notifier_data *ndata = data;
565*4882a593Smuzhiyun 	struct imx_i2c_struct *i2c_imx = container_of(nb,
566*4882a593Smuzhiyun 						      struct imx_i2c_struct,
567*4882a593Smuzhiyun 						      clk_change_nb);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	if (action & POST_RATE_CHANGE)
570*4882a593Smuzhiyun 		i2c_imx_set_clk(i2c_imx, ndata->new_rate);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	return NOTIFY_OK;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun 
i2c_imx_start(struct imx_i2c_struct * i2c_imx,bool atomic)575*4882a593Smuzhiyun static int i2c_imx_start(struct imx_i2c_struct *i2c_imx, bool atomic)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	unsigned int temp = 0;
578*4882a593Smuzhiyun 	int result;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	imx_i2c_write_reg(i2c_imx->ifdr, i2c_imx, IMX_I2C_IFDR);
583*4882a593Smuzhiyun 	/* Enable I2C controller */
584*4882a593Smuzhiyun 	imx_i2c_write_reg(i2c_imx->hwdata->i2sr_clr_opcode, i2c_imx, IMX_I2C_I2SR);
585*4882a593Smuzhiyun 	imx_i2c_write_reg(i2c_imx->hwdata->i2cr_ien_opcode, i2c_imx, IMX_I2C_I2CR);
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	/* Wait controller to be stable */
588*4882a593Smuzhiyun 	if (atomic)
589*4882a593Smuzhiyun 		udelay(50);
590*4882a593Smuzhiyun 	else
591*4882a593Smuzhiyun 		usleep_range(50, 150);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	/* Start I2C transaction */
594*4882a593Smuzhiyun 	temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
595*4882a593Smuzhiyun 	temp |= I2CR_MSTA;
596*4882a593Smuzhiyun 	imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
597*4882a593Smuzhiyun 	result = i2c_imx_bus_busy(i2c_imx, 1, atomic);
598*4882a593Smuzhiyun 	if (result)
599*4882a593Smuzhiyun 		return result;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	temp |= I2CR_IIEN | I2CR_MTX | I2CR_TXAK;
602*4882a593Smuzhiyun 	if (atomic)
603*4882a593Smuzhiyun 		temp &= ~I2CR_IIEN; /* Disable interrupt */
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	temp &= ~I2CR_DMAEN;
606*4882a593Smuzhiyun 	imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
607*4882a593Smuzhiyun 	return result;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
i2c_imx_stop(struct imx_i2c_struct * i2c_imx,bool atomic)610*4882a593Smuzhiyun static void i2c_imx_stop(struct imx_i2c_struct *i2c_imx, bool atomic)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	unsigned int temp = 0;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	if (!i2c_imx->stopped) {
615*4882a593Smuzhiyun 		/* Stop I2C transaction */
616*4882a593Smuzhiyun 		dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
617*4882a593Smuzhiyun 		temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
618*4882a593Smuzhiyun 		if (!(temp & I2CR_MSTA))
619*4882a593Smuzhiyun 			i2c_imx->stopped = 1;
620*4882a593Smuzhiyun 		temp &= ~(I2CR_MSTA | I2CR_MTX);
621*4882a593Smuzhiyun 		if (i2c_imx->dma)
622*4882a593Smuzhiyun 			temp &= ~I2CR_DMAEN;
623*4882a593Smuzhiyun 		imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
624*4882a593Smuzhiyun 	}
625*4882a593Smuzhiyun 	if (is_imx1_i2c(i2c_imx)) {
626*4882a593Smuzhiyun 		/*
627*4882a593Smuzhiyun 		 * This delay caused by an i.MXL hardware bug.
628*4882a593Smuzhiyun 		 * If no (or too short) delay, no "STOP" bit will be generated.
629*4882a593Smuzhiyun 		 */
630*4882a593Smuzhiyun 		udelay(i2c_imx->disable_delay);
631*4882a593Smuzhiyun 	}
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	if (!i2c_imx->stopped)
634*4882a593Smuzhiyun 		i2c_imx_bus_busy(i2c_imx, 0, atomic);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	/* Disable I2C controller */
637*4882a593Smuzhiyun 	temp = i2c_imx->hwdata->i2cr_ien_opcode ^ I2CR_IEN,
638*4882a593Smuzhiyun 	imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun 
i2c_imx_isr(int irq,void * dev_id)641*4882a593Smuzhiyun static irqreturn_t i2c_imx_isr(int irq, void *dev_id)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun 	struct imx_i2c_struct *i2c_imx = dev_id;
644*4882a593Smuzhiyun 	unsigned int temp;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR);
647*4882a593Smuzhiyun 	if (temp & I2SR_IIF) {
648*4882a593Smuzhiyun 		/* save status register */
649*4882a593Smuzhiyun 		i2c_imx->i2csr = temp;
650*4882a593Smuzhiyun 		i2c_imx_clear_irq(i2c_imx, I2SR_IIF);
651*4882a593Smuzhiyun 		wake_up(&i2c_imx->queue);
652*4882a593Smuzhiyun 		return IRQ_HANDLED;
653*4882a593Smuzhiyun 	}
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	return IRQ_NONE;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun 
i2c_imx_dma_write(struct imx_i2c_struct * i2c_imx,struct i2c_msg * msgs)658*4882a593Smuzhiyun static int i2c_imx_dma_write(struct imx_i2c_struct *i2c_imx,
659*4882a593Smuzhiyun 					struct i2c_msg *msgs)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	int result;
662*4882a593Smuzhiyun 	unsigned long time_left;
663*4882a593Smuzhiyun 	unsigned int temp = 0;
664*4882a593Smuzhiyun 	unsigned long orig_jiffies = jiffies;
665*4882a593Smuzhiyun 	struct imx_i2c_dma *dma = i2c_imx->dma;
666*4882a593Smuzhiyun 	struct device *dev = &i2c_imx->adapter.dev;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	dma->chan_using = dma->chan_tx;
669*4882a593Smuzhiyun 	dma->dma_transfer_dir = DMA_MEM_TO_DEV;
670*4882a593Smuzhiyun 	dma->dma_data_dir = DMA_TO_DEVICE;
671*4882a593Smuzhiyun 	dma->dma_len = msgs->len - 1;
672*4882a593Smuzhiyun 	result = i2c_imx_dma_xfer(i2c_imx, msgs);
673*4882a593Smuzhiyun 	if (result)
674*4882a593Smuzhiyun 		return result;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
677*4882a593Smuzhiyun 	temp |= I2CR_DMAEN;
678*4882a593Smuzhiyun 	imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	/*
681*4882a593Smuzhiyun 	 * Write slave address.
682*4882a593Smuzhiyun 	 * The first byte must be transmitted by the CPU.
683*4882a593Smuzhiyun 	 */
684*4882a593Smuzhiyun 	imx_i2c_write_reg(i2c_8bit_addr_from_msg(msgs), i2c_imx, IMX_I2C_I2DR);
685*4882a593Smuzhiyun 	time_left = wait_for_completion_timeout(
686*4882a593Smuzhiyun 				&i2c_imx->dma->cmd_complete,
687*4882a593Smuzhiyun 				msecs_to_jiffies(DMA_TIMEOUT));
688*4882a593Smuzhiyun 	if (time_left == 0) {
689*4882a593Smuzhiyun 		dmaengine_terminate_all(dma->chan_using);
690*4882a593Smuzhiyun 		return -ETIMEDOUT;
691*4882a593Smuzhiyun 	}
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	/* Waiting for transfer complete. */
694*4882a593Smuzhiyun 	while (1) {
695*4882a593Smuzhiyun 		temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR);
696*4882a593Smuzhiyun 		if (temp & I2SR_ICF)
697*4882a593Smuzhiyun 			break;
698*4882a593Smuzhiyun 		if (time_after(jiffies, orig_jiffies +
699*4882a593Smuzhiyun 				msecs_to_jiffies(DMA_TIMEOUT))) {
700*4882a593Smuzhiyun 			dev_dbg(dev, "<%s> Timeout\n", __func__);
701*4882a593Smuzhiyun 			return -ETIMEDOUT;
702*4882a593Smuzhiyun 		}
703*4882a593Smuzhiyun 		schedule();
704*4882a593Smuzhiyun 	}
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
707*4882a593Smuzhiyun 	temp &= ~I2CR_DMAEN;
708*4882a593Smuzhiyun 	imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	/* The last data byte must be transferred by the CPU. */
711*4882a593Smuzhiyun 	imx_i2c_write_reg(msgs->buf[msgs->len-1],
712*4882a593Smuzhiyun 				i2c_imx, IMX_I2C_I2DR);
713*4882a593Smuzhiyun 	result = i2c_imx_trx_complete(i2c_imx, false);
714*4882a593Smuzhiyun 	if (result)
715*4882a593Smuzhiyun 		return result;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	return i2c_imx_acked(i2c_imx);
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun 
i2c_imx_dma_read(struct imx_i2c_struct * i2c_imx,struct i2c_msg * msgs,bool is_lastmsg)720*4882a593Smuzhiyun static int i2c_imx_dma_read(struct imx_i2c_struct *i2c_imx,
721*4882a593Smuzhiyun 			struct i2c_msg *msgs, bool is_lastmsg)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun 	int result;
724*4882a593Smuzhiyun 	unsigned long time_left;
725*4882a593Smuzhiyun 	unsigned int temp;
726*4882a593Smuzhiyun 	unsigned long orig_jiffies = jiffies;
727*4882a593Smuzhiyun 	struct imx_i2c_dma *dma = i2c_imx->dma;
728*4882a593Smuzhiyun 	struct device *dev = &i2c_imx->adapter.dev;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	dma->chan_using = dma->chan_rx;
732*4882a593Smuzhiyun 	dma->dma_transfer_dir = DMA_DEV_TO_MEM;
733*4882a593Smuzhiyun 	dma->dma_data_dir = DMA_FROM_DEVICE;
734*4882a593Smuzhiyun 	/* The last two data bytes must be transferred by the CPU. */
735*4882a593Smuzhiyun 	dma->dma_len = msgs->len - 2;
736*4882a593Smuzhiyun 	result = i2c_imx_dma_xfer(i2c_imx, msgs);
737*4882a593Smuzhiyun 	if (result)
738*4882a593Smuzhiyun 		return result;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	time_left = wait_for_completion_timeout(
741*4882a593Smuzhiyun 				&i2c_imx->dma->cmd_complete,
742*4882a593Smuzhiyun 				msecs_to_jiffies(DMA_TIMEOUT));
743*4882a593Smuzhiyun 	if (time_left == 0) {
744*4882a593Smuzhiyun 		dmaengine_terminate_all(dma->chan_using);
745*4882a593Smuzhiyun 		return -ETIMEDOUT;
746*4882a593Smuzhiyun 	}
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	/* waiting for transfer complete. */
749*4882a593Smuzhiyun 	while (1) {
750*4882a593Smuzhiyun 		temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR);
751*4882a593Smuzhiyun 		if (temp & I2SR_ICF)
752*4882a593Smuzhiyun 			break;
753*4882a593Smuzhiyun 		if (time_after(jiffies, orig_jiffies +
754*4882a593Smuzhiyun 				msecs_to_jiffies(DMA_TIMEOUT))) {
755*4882a593Smuzhiyun 			dev_dbg(dev, "<%s> Timeout\n", __func__);
756*4882a593Smuzhiyun 			return -ETIMEDOUT;
757*4882a593Smuzhiyun 		}
758*4882a593Smuzhiyun 		schedule();
759*4882a593Smuzhiyun 	}
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
762*4882a593Smuzhiyun 	temp &= ~I2CR_DMAEN;
763*4882a593Smuzhiyun 	imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	/* read n-1 byte data */
766*4882a593Smuzhiyun 	temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
767*4882a593Smuzhiyun 	temp |= I2CR_TXAK;
768*4882a593Smuzhiyun 	imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	msgs->buf[msgs->len-2] = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR);
771*4882a593Smuzhiyun 	/* read n byte data */
772*4882a593Smuzhiyun 	result = i2c_imx_trx_complete(i2c_imx, false);
773*4882a593Smuzhiyun 	if (result)
774*4882a593Smuzhiyun 		return result;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	if (is_lastmsg) {
777*4882a593Smuzhiyun 		/*
778*4882a593Smuzhiyun 		 * It must generate STOP before read I2DR to prevent
779*4882a593Smuzhiyun 		 * controller from generating another clock cycle
780*4882a593Smuzhiyun 		 */
781*4882a593Smuzhiyun 		dev_dbg(dev, "<%s> clear MSTA\n", __func__);
782*4882a593Smuzhiyun 		temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
783*4882a593Smuzhiyun 		if (!(temp & I2CR_MSTA))
784*4882a593Smuzhiyun 			i2c_imx->stopped = 1;
785*4882a593Smuzhiyun 		temp &= ~(I2CR_MSTA | I2CR_MTX);
786*4882a593Smuzhiyun 		imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
787*4882a593Smuzhiyun 		if (!i2c_imx->stopped)
788*4882a593Smuzhiyun 			i2c_imx_bus_busy(i2c_imx, 0, false);
789*4882a593Smuzhiyun 	} else {
790*4882a593Smuzhiyun 		/*
791*4882a593Smuzhiyun 		 * For i2c master receiver repeat restart operation like:
792*4882a593Smuzhiyun 		 * read -> repeat MSTA -> read/write
793*4882a593Smuzhiyun 		 * The controller must set MTX before read the last byte in
794*4882a593Smuzhiyun 		 * the first read operation, otherwise the first read cost
795*4882a593Smuzhiyun 		 * one extra clock cycle.
796*4882a593Smuzhiyun 		 */
797*4882a593Smuzhiyun 		temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
798*4882a593Smuzhiyun 		temp |= I2CR_MTX;
799*4882a593Smuzhiyun 		imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
800*4882a593Smuzhiyun 	}
801*4882a593Smuzhiyun 	msgs->buf[msgs->len-1] = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR);
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	return 0;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun 
i2c_imx_write(struct imx_i2c_struct * i2c_imx,struct i2c_msg * msgs,bool atomic)806*4882a593Smuzhiyun static int i2c_imx_write(struct imx_i2c_struct *i2c_imx, struct i2c_msg *msgs,
807*4882a593Smuzhiyun 			 bool atomic)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	int i, result;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	dev_dbg(&i2c_imx->adapter.dev, "<%s> write slave address: addr=0x%x\n",
812*4882a593Smuzhiyun 		__func__, i2c_8bit_addr_from_msg(msgs));
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	/* write slave address */
815*4882a593Smuzhiyun 	imx_i2c_write_reg(i2c_8bit_addr_from_msg(msgs), i2c_imx, IMX_I2C_I2DR);
816*4882a593Smuzhiyun 	result = i2c_imx_trx_complete(i2c_imx, atomic);
817*4882a593Smuzhiyun 	if (result)
818*4882a593Smuzhiyun 		return result;
819*4882a593Smuzhiyun 	result = i2c_imx_acked(i2c_imx);
820*4882a593Smuzhiyun 	if (result)
821*4882a593Smuzhiyun 		return result;
822*4882a593Smuzhiyun 	dev_dbg(&i2c_imx->adapter.dev, "<%s> write data\n", __func__);
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	/* write data */
825*4882a593Smuzhiyun 	for (i = 0; i < msgs->len; i++) {
826*4882a593Smuzhiyun 		dev_dbg(&i2c_imx->adapter.dev,
827*4882a593Smuzhiyun 			"<%s> write byte: B%d=0x%X\n",
828*4882a593Smuzhiyun 			__func__, i, msgs->buf[i]);
829*4882a593Smuzhiyun 		imx_i2c_write_reg(msgs->buf[i], i2c_imx, IMX_I2C_I2DR);
830*4882a593Smuzhiyun 		result = i2c_imx_trx_complete(i2c_imx, atomic);
831*4882a593Smuzhiyun 		if (result)
832*4882a593Smuzhiyun 			return result;
833*4882a593Smuzhiyun 		result = i2c_imx_acked(i2c_imx);
834*4882a593Smuzhiyun 		if (result)
835*4882a593Smuzhiyun 			return result;
836*4882a593Smuzhiyun 	}
837*4882a593Smuzhiyun 	return 0;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun 
i2c_imx_read(struct imx_i2c_struct * i2c_imx,struct i2c_msg * msgs,bool is_lastmsg,bool atomic)840*4882a593Smuzhiyun static int i2c_imx_read(struct imx_i2c_struct *i2c_imx, struct i2c_msg *msgs,
841*4882a593Smuzhiyun 			bool is_lastmsg, bool atomic)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun 	int i, result;
844*4882a593Smuzhiyun 	unsigned int temp;
845*4882a593Smuzhiyun 	int block_data = msgs->flags & I2C_M_RECV_LEN;
846*4882a593Smuzhiyun 	int use_dma = i2c_imx->dma && msgs->flags & I2C_M_DMA_SAFE &&
847*4882a593Smuzhiyun 		msgs->len >= DMA_THRESHOLD && !block_data;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	dev_dbg(&i2c_imx->adapter.dev,
850*4882a593Smuzhiyun 		"<%s> write slave address: addr=0x%x\n",
851*4882a593Smuzhiyun 		__func__, i2c_8bit_addr_from_msg(msgs));
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	/* write slave address */
854*4882a593Smuzhiyun 	imx_i2c_write_reg(i2c_8bit_addr_from_msg(msgs), i2c_imx, IMX_I2C_I2DR);
855*4882a593Smuzhiyun 	result = i2c_imx_trx_complete(i2c_imx, atomic);
856*4882a593Smuzhiyun 	if (result)
857*4882a593Smuzhiyun 		return result;
858*4882a593Smuzhiyun 	result = i2c_imx_acked(i2c_imx);
859*4882a593Smuzhiyun 	if (result)
860*4882a593Smuzhiyun 		return result;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	dev_dbg(&i2c_imx->adapter.dev, "<%s> setup bus\n", __func__);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	/* setup bus to read data */
865*4882a593Smuzhiyun 	temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
866*4882a593Smuzhiyun 	temp &= ~I2CR_MTX;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	/*
869*4882a593Smuzhiyun 	 * Reset the I2CR_TXAK flag initially for SMBus block read since the
870*4882a593Smuzhiyun 	 * length is unknown
871*4882a593Smuzhiyun 	 */
872*4882a593Smuzhiyun 	if ((msgs->len - 1) || block_data)
873*4882a593Smuzhiyun 		temp &= ~I2CR_TXAK;
874*4882a593Smuzhiyun 	if (use_dma)
875*4882a593Smuzhiyun 		temp |= I2CR_DMAEN;
876*4882a593Smuzhiyun 	imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
877*4882a593Smuzhiyun 	imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR); /* dummy read */
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	dev_dbg(&i2c_imx->adapter.dev, "<%s> read data\n", __func__);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	if (use_dma)
882*4882a593Smuzhiyun 		return i2c_imx_dma_read(i2c_imx, msgs, is_lastmsg);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	/* read data */
885*4882a593Smuzhiyun 	for (i = 0; i < msgs->len; i++) {
886*4882a593Smuzhiyun 		u8 len = 0;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 		result = i2c_imx_trx_complete(i2c_imx, atomic);
889*4882a593Smuzhiyun 		if (result)
890*4882a593Smuzhiyun 			return result;
891*4882a593Smuzhiyun 		/*
892*4882a593Smuzhiyun 		 * First byte is the length of remaining packet
893*4882a593Smuzhiyun 		 * in the SMBus block data read. Add it to
894*4882a593Smuzhiyun 		 * msgs->len.
895*4882a593Smuzhiyun 		 */
896*4882a593Smuzhiyun 		if ((!i) && block_data) {
897*4882a593Smuzhiyun 			len = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR);
898*4882a593Smuzhiyun 			if ((len == 0) || (len > I2C_SMBUS_BLOCK_MAX))
899*4882a593Smuzhiyun 				return -EPROTO;
900*4882a593Smuzhiyun 			dev_dbg(&i2c_imx->adapter.dev,
901*4882a593Smuzhiyun 				"<%s> read length: 0x%X\n",
902*4882a593Smuzhiyun 				__func__, len);
903*4882a593Smuzhiyun 			msgs->len += len;
904*4882a593Smuzhiyun 		}
905*4882a593Smuzhiyun 		if (i == (msgs->len - 1)) {
906*4882a593Smuzhiyun 			if (is_lastmsg) {
907*4882a593Smuzhiyun 				/*
908*4882a593Smuzhiyun 				 * It must generate STOP before read I2DR to prevent
909*4882a593Smuzhiyun 				 * controller from generating another clock cycle
910*4882a593Smuzhiyun 				 */
911*4882a593Smuzhiyun 				dev_dbg(&i2c_imx->adapter.dev,
912*4882a593Smuzhiyun 					"<%s> clear MSTA\n", __func__);
913*4882a593Smuzhiyun 				temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
914*4882a593Smuzhiyun 				if (!(temp & I2CR_MSTA))
915*4882a593Smuzhiyun 					i2c_imx->stopped =  1;
916*4882a593Smuzhiyun 				temp &= ~(I2CR_MSTA | I2CR_MTX);
917*4882a593Smuzhiyun 				imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
918*4882a593Smuzhiyun 				if (!i2c_imx->stopped)
919*4882a593Smuzhiyun 					i2c_imx_bus_busy(i2c_imx, 0, atomic);
920*4882a593Smuzhiyun 			} else {
921*4882a593Smuzhiyun 				/*
922*4882a593Smuzhiyun 				 * For i2c master receiver repeat restart operation like:
923*4882a593Smuzhiyun 				 * read -> repeat MSTA -> read/write
924*4882a593Smuzhiyun 				 * The controller must set MTX before read the last byte in
925*4882a593Smuzhiyun 				 * the first read operation, otherwise the first read cost
926*4882a593Smuzhiyun 				 * one extra clock cycle.
927*4882a593Smuzhiyun 				 */
928*4882a593Smuzhiyun 				temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
929*4882a593Smuzhiyun 				temp |= I2CR_MTX;
930*4882a593Smuzhiyun 				imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
931*4882a593Smuzhiyun 			}
932*4882a593Smuzhiyun 		} else if (i == (msgs->len - 2)) {
933*4882a593Smuzhiyun 			dev_dbg(&i2c_imx->adapter.dev,
934*4882a593Smuzhiyun 				"<%s> set TXAK\n", __func__);
935*4882a593Smuzhiyun 			temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
936*4882a593Smuzhiyun 			temp |= I2CR_TXAK;
937*4882a593Smuzhiyun 			imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
938*4882a593Smuzhiyun 		}
939*4882a593Smuzhiyun 		if ((!i) && block_data)
940*4882a593Smuzhiyun 			msgs->buf[0] = len;
941*4882a593Smuzhiyun 		else
942*4882a593Smuzhiyun 			msgs->buf[i] = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR);
943*4882a593Smuzhiyun 		dev_dbg(&i2c_imx->adapter.dev,
944*4882a593Smuzhiyun 			"<%s> read byte: B%d=0x%X\n",
945*4882a593Smuzhiyun 			__func__, i, msgs->buf[i]);
946*4882a593Smuzhiyun 	}
947*4882a593Smuzhiyun 	return 0;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun 
i2c_imx_xfer_common(struct i2c_adapter * adapter,struct i2c_msg * msgs,int num,bool atomic)950*4882a593Smuzhiyun static int i2c_imx_xfer_common(struct i2c_adapter *adapter,
951*4882a593Smuzhiyun 			       struct i2c_msg *msgs, int num, bool atomic)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun 	unsigned int i, temp;
954*4882a593Smuzhiyun 	int result;
955*4882a593Smuzhiyun 	bool is_lastmsg = false;
956*4882a593Smuzhiyun 	struct imx_i2c_struct *i2c_imx = i2c_get_adapdata(adapter);
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	/* Start I2C transfer */
961*4882a593Smuzhiyun 	result = i2c_imx_start(i2c_imx, atomic);
962*4882a593Smuzhiyun 	if (result) {
963*4882a593Smuzhiyun 		/*
964*4882a593Smuzhiyun 		 * Bus recovery uses gpiod_get_value_cansleep() which is not
965*4882a593Smuzhiyun 		 * allowed within atomic context.
966*4882a593Smuzhiyun 		 */
967*4882a593Smuzhiyun 		if (!atomic && i2c_imx->adapter.bus_recovery_info) {
968*4882a593Smuzhiyun 			i2c_recover_bus(&i2c_imx->adapter);
969*4882a593Smuzhiyun 			result = i2c_imx_start(i2c_imx, atomic);
970*4882a593Smuzhiyun 		}
971*4882a593Smuzhiyun 	}
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	if (result)
974*4882a593Smuzhiyun 		goto fail0;
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	/* read/write data */
977*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
978*4882a593Smuzhiyun 		if (i == num - 1)
979*4882a593Smuzhiyun 			is_lastmsg = true;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 		if (i) {
982*4882a593Smuzhiyun 			dev_dbg(&i2c_imx->adapter.dev,
983*4882a593Smuzhiyun 				"<%s> repeated start\n", __func__);
984*4882a593Smuzhiyun 			temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
985*4882a593Smuzhiyun 			temp |= I2CR_RSTA;
986*4882a593Smuzhiyun 			imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
987*4882a593Smuzhiyun 			result = i2c_imx_bus_busy(i2c_imx, 1, atomic);
988*4882a593Smuzhiyun 			if (result)
989*4882a593Smuzhiyun 				goto fail0;
990*4882a593Smuzhiyun 		}
991*4882a593Smuzhiyun 		dev_dbg(&i2c_imx->adapter.dev,
992*4882a593Smuzhiyun 			"<%s> transfer message: %d\n", __func__, i);
993*4882a593Smuzhiyun 		/* write/read data */
994*4882a593Smuzhiyun #ifdef CONFIG_I2C_DEBUG_BUS
995*4882a593Smuzhiyun 		temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
996*4882a593Smuzhiyun 		dev_dbg(&i2c_imx->adapter.dev,
997*4882a593Smuzhiyun 			"<%s> CONTROL: IEN=%d, IIEN=%d, MSTA=%d, MTX=%d, TXAK=%d, RSTA=%d\n",
998*4882a593Smuzhiyun 			__func__,
999*4882a593Smuzhiyun 			(temp & I2CR_IEN ? 1 : 0), (temp & I2CR_IIEN ? 1 : 0),
1000*4882a593Smuzhiyun 			(temp & I2CR_MSTA ? 1 : 0), (temp & I2CR_MTX ? 1 : 0),
1001*4882a593Smuzhiyun 			(temp & I2CR_TXAK ? 1 : 0), (temp & I2CR_RSTA ? 1 : 0));
1002*4882a593Smuzhiyun 		temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR);
1003*4882a593Smuzhiyun 		dev_dbg(&i2c_imx->adapter.dev,
1004*4882a593Smuzhiyun 			"<%s> STATUS: ICF=%d, IAAS=%d, IBB=%d, IAL=%d, SRW=%d, IIF=%d, RXAK=%d\n",
1005*4882a593Smuzhiyun 			__func__,
1006*4882a593Smuzhiyun 			(temp & I2SR_ICF ? 1 : 0), (temp & I2SR_IAAS ? 1 : 0),
1007*4882a593Smuzhiyun 			(temp & I2SR_IBB ? 1 : 0), (temp & I2SR_IAL ? 1 : 0),
1008*4882a593Smuzhiyun 			(temp & I2SR_SRW ? 1 : 0), (temp & I2SR_IIF ? 1 : 0),
1009*4882a593Smuzhiyun 			(temp & I2SR_RXAK ? 1 : 0));
1010*4882a593Smuzhiyun #endif
1011*4882a593Smuzhiyun 		if (msgs[i].flags & I2C_M_RD) {
1012*4882a593Smuzhiyun 			result = i2c_imx_read(i2c_imx, &msgs[i], is_lastmsg, atomic);
1013*4882a593Smuzhiyun 		} else {
1014*4882a593Smuzhiyun 			if (!atomic &&
1015*4882a593Smuzhiyun 			    i2c_imx->dma && msgs[i].len >= DMA_THRESHOLD &&
1016*4882a593Smuzhiyun 				msgs[i].flags & I2C_M_DMA_SAFE)
1017*4882a593Smuzhiyun 				result = i2c_imx_dma_write(i2c_imx, &msgs[i]);
1018*4882a593Smuzhiyun 			else
1019*4882a593Smuzhiyun 				result = i2c_imx_write(i2c_imx, &msgs[i], atomic);
1020*4882a593Smuzhiyun 		}
1021*4882a593Smuzhiyun 		if (result)
1022*4882a593Smuzhiyun 			goto fail0;
1023*4882a593Smuzhiyun 	}
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun fail0:
1026*4882a593Smuzhiyun 	/* Stop I2C transfer */
1027*4882a593Smuzhiyun 	i2c_imx_stop(i2c_imx, atomic);
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	dev_dbg(&i2c_imx->adapter.dev, "<%s> exit with: %s: %d\n", __func__,
1030*4882a593Smuzhiyun 		(result < 0) ? "error" : "success msg",
1031*4882a593Smuzhiyun 			(result < 0) ? result : num);
1032*4882a593Smuzhiyun 	return (result < 0) ? result : num;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun 
i2c_imx_xfer(struct i2c_adapter * adapter,struct i2c_msg * msgs,int num)1035*4882a593Smuzhiyun static int i2c_imx_xfer(struct i2c_adapter *adapter,
1036*4882a593Smuzhiyun 			struct i2c_msg *msgs, int num)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun 	struct imx_i2c_struct *i2c_imx = i2c_get_adapdata(adapter);
1039*4882a593Smuzhiyun 	int result;
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	result = pm_runtime_resume_and_get(i2c_imx->adapter.dev.parent);
1042*4882a593Smuzhiyun 	if (result < 0)
1043*4882a593Smuzhiyun 		return result;
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	result = i2c_imx_xfer_common(adapter, msgs, num, false);
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(i2c_imx->adapter.dev.parent);
1048*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(i2c_imx->adapter.dev.parent);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	return result;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun 
i2c_imx_xfer_atomic(struct i2c_adapter * adapter,struct i2c_msg * msgs,int num)1053*4882a593Smuzhiyun static int i2c_imx_xfer_atomic(struct i2c_adapter *adapter,
1054*4882a593Smuzhiyun 			       struct i2c_msg *msgs, int num)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun 	struct imx_i2c_struct *i2c_imx = i2c_get_adapdata(adapter);
1057*4882a593Smuzhiyun 	int result;
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	result = clk_enable(i2c_imx->clk);
1060*4882a593Smuzhiyun 	if (result)
1061*4882a593Smuzhiyun 		return result;
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	result = i2c_imx_xfer_common(adapter, msgs, num, true);
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	clk_disable(i2c_imx->clk);
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	return result;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun 
i2c_imx_prepare_recovery(struct i2c_adapter * adap)1070*4882a593Smuzhiyun static void i2c_imx_prepare_recovery(struct i2c_adapter *adap)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun 	struct imx_i2c_struct *i2c_imx;
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	i2c_imx = container_of(adap, struct imx_i2c_struct, adapter);
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	pinctrl_select_state(i2c_imx->pinctrl, i2c_imx->pinctrl_pins_gpio);
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun 
i2c_imx_unprepare_recovery(struct i2c_adapter * adap)1079*4882a593Smuzhiyun static void i2c_imx_unprepare_recovery(struct i2c_adapter *adap)
1080*4882a593Smuzhiyun {
1081*4882a593Smuzhiyun 	struct imx_i2c_struct *i2c_imx;
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	i2c_imx = container_of(adap, struct imx_i2c_struct, adapter);
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	pinctrl_select_state(i2c_imx->pinctrl, i2c_imx->pinctrl_pins_default);
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun /*
1089*4882a593Smuzhiyun  * We switch SCL and SDA to their GPIO function and do some bitbanging
1090*4882a593Smuzhiyun  * for bus recovery. These alternative pinmux settings can be
1091*4882a593Smuzhiyun  * described in the device tree by a separate pinctrl state "gpio". If
1092*4882a593Smuzhiyun  * this is missing this is not a big problem, the only implication is
1093*4882a593Smuzhiyun  * that we can't do bus recovery.
1094*4882a593Smuzhiyun  */
i2c_imx_init_recovery_info(struct imx_i2c_struct * i2c_imx,struct platform_device * pdev)1095*4882a593Smuzhiyun static int i2c_imx_init_recovery_info(struct imx_i2c_struct *i2c_imx,
1096*4882a593Smuzhiyun 		struct platform_device *pdev)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun 	struct i2c_bus_recovery_info *rinfo = &i2c_imx->rinfo;
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	i2c_imx->pinctrl = devm_pinctrl_get(&pdev->dev);
1101*4882a593Smuzhiyun 	if (!i2c_imx->pinctrl || IS_ERR(i2c_imx->pinctrl)) {
1102*4882a593Smuzhiyun 		dev_info(&pdev->dev, "can't get pinctrl, bus recovery not supported\n");
1103*4882a593Smuzhiyun 		return PTR_ERR(i2c_imx->pinctrl);
1104*4882a593Smuzhiyun 	}
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	i2c_imx->pinctrl_pins_default = pinctrl_lookup_state(i2c_imx->pinctrl,
1107*4882a593Smuzhiyun 			PINCTRL_STATE_DEFAULT);
1108*4882a593Smuzhiyun 	i2c_imx->pinctrl_pins_gpio = pinctrl_lookup_state(i2c_imx->pinctrl,
1109*4882a593Smuzhiyun 			"gpio");
1110*4882a593Smuzhiyun 	rinfo->sda_gpiod = devm_gpiod_get(&pdev->dev, "sda", GPIOD_IN);
1111*4882a593Smuzhiyun 	rinfo->scl_gpiod = devm_gpiod_get(&pdev->dev, "scl", GPIOD_OUT_HIGH_OPEN_DRAIN);
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	if (PTR_ERR(rinfo->sda_gpiod) == -EPROBE_DEFER ||
1114*4882a593Smuzhiyun 	    PTR_ERR(rinfo->scl_gpiod) == -EPROBE_DEFER) {
1115*4882a593Smuzhiyun 		return -EPROBE_DEFER;
1116*4882a593Smuzhiyun 	} else if (IS_ERR(rinfo->sda_gpiod) ||
1117*4882a593Smuzhiyun 		   IS_ERR(rinfo->scl_gpiod) ||
1118*4882a593Smuzhiyun 		   IS_ERR(i2c_imx->pinctrl_pins_default) ||
1119*4882a593Smuzhiyun 		   IS_ERR(i2c_imx->pinctrl_pins_gpio)) {
1120*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "recovery information incomplete\n");
1121*4882a593Smuzhiyun 		return 0;
1122*4882a593Smuzhiyun 	}
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "using scl%s for recovery\n",
1125*4882a593Smuzhiyun 		rinfo->sda_gpiod ? ",sda" : "");
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	rinfo->prepare_recovery = i2c_imx_prepare_recovery;
1128*4882a593Smuzhiyun 	rinfo->unprepare_recovery = i2c_imx_unprepare_recovery;
1129*4882a593Smuzhiyun 	rinfo->recover_bus = i2c_generic_scl_recovery;
1130*4882a593Smuzhiyun 	i2c_imx->adapter.bus_recovery_info = rinfo;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	return 0;
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun 
i2c_imx_func(struct i2c_adapter * adapter)1135*4882a593Smuzhiyun static u32 i2c_imx_func(struct i2c_adapter *adapter)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL
1138*4882a593Smuzhiyun 		| I2C_FUNC_SMBUS_READ_BLOCK_DATA;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun static const struct i2c_algorithm i2c_imx_algo = {
1142*4882a593Smuzhiyun 	.master_xfer = i2c_imx_xfer,
1143*4882a593Smuzhiyun 	.master_xfer_atomic = i2c_imx_xfer_atomic,
1144*4882a593Smuzhiyun 	.functionality = i2c_imx_func,
1145*4882a593Smuzhiyun };
1146*4882a593Smuzhiyun 
i2c_imx_probe(struct platform_device * pdev)1147*4882a593Smuzhiyun static int i2c_imx_probe(struct platform_device *pdev)
1148*4882a593Smuzhiyun {
1149*4882a593Smuzhiyun 	struct imx_i2c_struct *i2c_imx;
1150*4882a593Smuzhiyun 	struct resource *res;
1151*4882a593Smuzhiyun 	struct imxi2c_platform_data *pdata = dev_get_platdata(&pdev->dev);
1152*4882a593Smuzhiyun 	void __iomem *base;
1153*4882a593Smuzhiyun 	int irq, ret;
1154*4882a593Smuzhiyun 	dma_addr_t phy_addr;
1155*4882a593Smuzhiyun 	const struct imx_i2c_hwdata *match;
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "<%s>\n", __func__);
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1160*4882a593Smuzhiyun 	if (irq < 0)
1161*4882a593Smuzhiyun 		return irq;
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1164*4882a593Smuzhiyun 	base = devm_ioremap_resource(&pdev->dev, res);
1165*4882a593Smuzhiyun 	if (IS_ERR(base))
1166*4882a593Smuzhiyun 		return PTR_ERR(base);
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	phy_addr = (dma_addr_t)res->start;
1169*4882a593Smuzhiyun 	i2c_imx = devm_kzalloc(&pdev->dev, sizeof(*i2c_imx), GFP_KERNEL);
1170*4882a593Smuzhiyun 	if (!i2c_imx)
1171*4882a593Smuzhiyun 		return -ENOMEM;
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	match = device_get_match_data(&pdev->dev);
1174*4882a593Smuzhiyun 	if (match)
1175*4882a593Smuzhiyun 		i2c_imx->hwdata = match;
1176*4882a593Smuzhiyun 	else
1177*4882a593Smuzhiyun 		i2c_imx->hwdata = (struct imx_i2c_hwdata *)
1178*4882a593Smuzhiyun 				platform_get_device_id(pdev)->driver_data;
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	/* Setup i2c_imx driver structure */
1181*4882a593Smuzhiyun 	strlcpy(i2c_imx->adapter.name, pdev->name, sizeof(i2c_imx->adapter.name));
1182*4882a593Smuzhiyun 	i2c_imx->adapter.owner		= THIS_MODULE;
1183*4882a593Smuzhiyun 	i2c_imx->adapter.algo		= &i2c_imx_algo;
1184*4882a593Smuzhiyun 	i2c_imx->adapter.dev.parent	= &pdev->dev;
1185*4882a593Smuzhiyun 	i2c_imx->adapter.nr		= pdev->id;
1186*4882a593Smuzhiyun 	i2c_imx->adapter.dev.of_node	= pdev->dev.of_node;
1187*4882a593Smuzhiyun 	i2c_imx->base			= base;
1188*4882a593Smuzhiyun 	ACPI_COMPANION_SET(&i2c_imx->adapter.dev, ACPI_COMPANION(&pdev->dev));
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	/* Get I2C clock */
1191*4882a593Smuzhiyun 	i2c_imx->clk = devm_clk_get(&pdev->dev, NULL);
1192*4882a593Smuzhiyun 	if (IS_ERR(i2c_imx->clk))
1193*4882a593Smuzhiyun 		return dev_err_probe(&pdev->dev, PTR_ERR(i2c_imx->clk),
1194*4882a593Smuzhiyun 				     "can't get I2C clock\n");
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	ret = clk_prepare_enable(i2c_imx->clk);
1197*4882a593Smuzhiyun 	if (ret) {
1198*4882a593Smuzhiyun 		dev_err(&pdev->dev, "can't enable I2C clock, ret=%d\n", ret);
1199*4882a593Smuzhiyun 		return ret;
1200*4882a593Smuzhiyun 	}
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	/* Init queue */
1203*4882a593Smuzhiyun 	init_waitqueue_head(&i2c_imx->queue);
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	/* Set up adapter data */
1206*4882a593Smuzhiyun 	i2c_set_adapdata(&i2c_imx->adapter, i2c_imx);
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	/* Set up platform driver data */
1209*4882a593Smuzhiyun 	platform_set_drvdata(pdev, i2c_imx);
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(&pdev->dev, I2C_PM_TIMEOUT);
1212*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(&pdev->dev);
1213*4882a593Smuzhiyun 	pm_runtime_set_active(&pdev->dev);
1214*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(&pdev->dev);
1217*4882a593Smuzhiyun 	if (ret < 0)
1218*4882a593Smuzhiyun 		goto rpm_disable;
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	/* Request IRQ */
1221*4882a593Smuzhiyun 	ret = request_threaded_irq(irq, i2c_imx_isr, NULL, IRQF_SHARED,
1222*4882a593Smuzhiyun 				   pdev->name, i2c_imx);
1223*4882a593Smuzhiyun 	if (ret) {
1224*4882a593Smuzhiyun 		dev_err(&pdev->dev, "can't claim irq %d\n", irq);
1225*4882a593Smuzhiyun 		goto rpm_disable;
1226*4882a593Smuzhiyun 	}
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	/* Set up clock divider */
1229*4882a593Smuzhiyun 	i2c_imx->bitrate = I2C_MAX_STANDARD_MODE_FREQ;
1230*4882a593Smuzhiyun 	ret = of_property_read_u32(pdev->dev.of_node,
1231*4882a593Smuzhiyun 				   "clock-frequency", &i2c_imx->bitrate);
1232*4882a593Smuzhiyun 	if (ret < 0 && pdata && pdata->bitrate)
1233*4882a593Smuzhiyun 		i2c_imx->bitrate = pdata->bitrate;
1234*4882a593Smuzhiyun 	i2c_imx->clk_change_nb.notifier_call = i2c_imx_clk_notifier_call;
1235*4882a593Smuzhiyun 	clk_notifier_register(i2c_imx->clk, &i2c_imx->clk_change_nb);
1236*4882a593Smuzhiyun 	i2c_imx_set_clk(i2c_imx, clk_get_rate(i2c_imx->clk));
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	/* Set up chip registers to defaults */
1239*4882a593Smuzhiyun 	imx_i2c_write_reg(i2c_imx->hwdata->i2cr_ien_opcode ^ I2CR_IEN,
1240*4882a593Smuzhiyun 			i2c_imx, IMX_I2C_I2CR);
1241*4882a593Smuzhiyun 	imx_i2c_write_reg(i2c_imx->hwdata->i2sr_clr_opcode, i2c_imx, IMX_I2C_I2SR);
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	/* Init optional bus recovery function */
1244*4882a593Smuzhiyun 	ret = i2c_imx_init_recovery_info(i2c_imx, pdev);
1245*4882a593Smuzhiyun 	/* Give it another chance if pinctrl used is not ready yet */
1246*4882a593Smuzhiyun 	if (ret == -EPROBE_DEFER)
1247*4882a593Smuzhiyun 		goto clk_notifier_unregister;
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	/* Add I2C adapter */
1250*4882a593Smuzhiyun 	ret = i2c_add_numbered_adapter(&i2c_imx->adapter);
1251*4882a593Smuzhiyun 	if (ret < 0)
1252*4882a593Smuzhiyun 		goto clk_notifier_unregister;
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(&pdev->dev);
1255*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(&pdev->dev);
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	dev_dbg(&i2c_imx->adapter.dev, "claimed irq %d\n", irq);
1258*4882a593Smuzhiyun 	dev_dbg(&i2c_imx->adapter.dev, "device resources: %pR\n", res);
1259*4882a593Smuzhiyun 	dev_dbg(&i2c_imx->adapter.dev, "adapter name: \"%s\"\n",
1260*4882a593Smuzhiyun 		i2c_imx->adapter.name);
1261*4882a593Smuzhiyun 	dev_info(&i2c_imx->adapter.dev, "IMX I2C adapter registered\n");
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	/* Init DMA config if supported */
1264*4882a593Smuzhiyun 	i2c_imx_dma_request(i2c_imx, phy_addr);
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	return 0;   /* Return OK */
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun clk_notifier_unregister:
1269*4882a593Smuzhiyun 	clk_notifier_unregister(i2c_imx->clk, &i2c_imx->clk_change_nb);
1270*4882a593Smuzhiyun 	free_irq(irq, i2c_imx);
1271*4882a593Smuzhiyun rpm_disable:
1272*4882a593Smuzhiyun 	pm_runtime_put_noidle(&pdev->dev);
1273*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1274*4882a593Smuzhiyun 	pm_runtime_set_suspended(&pdev->dev);
1275*4882a593Smuzhiyun 	pm_runtime_dont_use_autosuspend(&pdev->dev);
1276*4882a593Smuzhiyun 	clk_disable_unprepare(i2c_imx->clk);
1277*4882a593Smuzhiyun 	return ret;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun 
i2c_imx_remove(struct platform_device * pdev)1280*4882a593Smuzhiyun static int i2c_imx_remove(struct platform_device *pdev)
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun 	struct imx_i2c_struct *i2c_imx = platform_get_drvdata(pdev);
1283*4882a593Smuzhiyun 	int irq, ret;
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(&pdev->dev);
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	/* remove adapter */
1288*4882a593Smuzhiyun 	dev_dbg(&i2c_imx->adapter.dev, "adapter removed\n");
1289*4882a593Smuzhiyun 	i2c_del_adapter(&i2c_imx->adapter);
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	if (i2c_imx->dma)
1292*4882a593Smuzhiyun 		i2c_imx_dma_free(i2c_imx);
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	if (ret >= 0) {
1295*4882a593Smuzhiyun 		/* setup chip registers to defaults */
1296*4882a593Smuzhiyun 		imx_i2c_write_reg(0, i2c_imx, IMX_I2C_IADR);
1297*4882a593Smuzhiyun 		imx_i2c_write_reg(0, i2c_imx, IMX_I2C_IFDR);
1298*4882a593Smuzhiyun 		imx_i2c_write_reg(0, i2c_imx, IMX_I2C_I2CR);
1299*4882a593Smuzhiyun 		imx_i2c_write_reg(0, i2c_imx, IMX_I2C_I2SR);
1300*4882a593Smuzhiyun 		clk_disable(i2c_imx->clk);
1301*4882a593Smuzhiyun 	}
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	clk_notifier_unregister(i2c_imx->clk, &i2c_imx->clk_change_nb);
1304*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1305*4882a593Smuzhiyun 	if (irq >= 0)
1306*4882a593Smuzhiyun 		free_irq(irq, i2c_imx);
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	clk_unprepare(i2c_imx->clk);
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	pm_runtime_put_noidle(&pdev->dev);
1311*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	return 0;
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun 
i2c_imx_runtime_suspend(struct device * dev)1316*4882a593Smuzhiyun static int __maybe_unused i2c_imx_runtime_suspend(struct device *dev)
1317*4882a593Smuzhiyun {
1318*4882a593Smuzhiyun 	struct imx_i2c_struct *i2c_imx = dev_get_drvdata(dev);
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	clk_disable(i2c_imx->clk);
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	return 0;
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun 
i2c_imx_runtime_resume(struct device * dev)1325*4882a593Smuzhiyun static int __maybe_unused i2c_imx_runtime_resume(struct device *dev)
1326*4882a593Smuzhiyun {
1327*4882a593Smuzhiyun 	struct imx_i2c_struct *i2c_imx = dev_get_drvdata(dev);
1328*4882a593Smuzhiyun 	int ret;
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	ret = clk_enable(i2c_imx->clk);
1331*4882a593Smuzhiyun 	if (ret)
1332*4882a593Smuzhiyun 		dev_err(dev, "can't enable I2C clock, ret=%d\n", ret);
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	return ret;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun static const struct dev_pm_ops i2c_imx_pm_ops = {
1338*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(i2c_imx_runtime_suspend,
1339*4882a593Smuzhiyun 			   i2c_imx_runtime_resume, NULL)
1340*4882a593Smuzhiyun };
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun static struct platform_driver i2c_imx_driver = {
1343*4882a593Smuzhiyun 	.probe = i2c_imx_probe,
1344*4882a593Smuzhiyun 	.remove = i2c_imx_remove,
1345*4882a593Smuzhiyun 	.driver = {
1346*4882a593Smuzhiyun 		.name = DRIVER_NAME,
1347*4882a593Smuzhiyun 		.pm = &i2c_imx_pm_ops,
1348*4882a593Smuzhiyun 		.of_match_table = i2c_imx_dt_ids,
1349*4882a593Smuzhiyun 		.acpi_match_table = i2c_imx_acpi_ids,
1350*4882a593Smuzhiyun 	},
1351*4882a593Smuzhiyun 	.id_table = imx_i2c_devtype,
1352*4882a593Smuzhiyun };
1353*4882a593Smuzhiyun 
i2c_adap_imx_init(void)1354*4882a593Smuzhiyun static int __init i2c_adap_imx_init(void)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun 	return platform_driver_register(&i2c_imx_driver);
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun subsys_initcall(i2c_adap_imx_init);
1359*4882a593Smuzhiyun 
i2c_adap_imx_exit(void)1360*4882a593Smuzhiyun static void __exit i2c_adap_imx_exit(void)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun 	platform_driver_unregister(&i2c_imx_driver);
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun module_exit(i2c_adap_imx_exit);
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1367*4882a593Smuzhiyun MODULE_AUTHOR("Darius Augulis");
1368*4882a593Smuzhiyun MODULE_DESCRIPTION("I2C adapter driver for IMX I2C bus");
1369*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRIVER_NAME);
1370