1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * drivers/i2c/busses/i2c-ibm_iic.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Support for the IIC peripheral on IBM PPC 4xx
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (c) 2003, 2004 Zultys Technologies.
8*4882a593Smuzhiyun * Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Copyright (c) 2008 PIKA Technologies
11*4882a593Smuzhiyun * Sean MacLennan <smaclennan@pikatech.com>
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Based on original work by
14*4882a593Smuzhiyun * Ian DaSilva <idasilva@mvista.com>
15*4882a593Smuzhiyun * Armin Kuster <akuster@mvista.com>
16*4882a593Smuzhiyun * Matt Porter <mporter@mvista.com>
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * Copyright 2000-2003 MontaVista Software Inc.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * Original driver version was highly leveraged from i2c-elektor.c
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Copyright 1995-97 Simon G. Vogl
23*4882a593Smuzhiyun * 1998-99 Hans Berglund
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * With some changes from Kyösti Mälkki <kmalkki@cc.hut.fi>
26*4882a593Smuzhiyun * and even Frodo Looijaard <frodol@dds.nl>
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <linux/module.h>
30*4882a593Smuzhiyun #include <linux/kernel.h>
31*4882a593Smuzhiyun #include <linux/ioport.h>
32*4882a593Smuzhiyun #include <linux/delay.h>
33*4882a593Smuzhiyun #include <linux/slab.h>
34*4882a593Smuzhiyun #include <linux/interrupt.h>
35*4882a593Smuzhiyun #include <linux/sched/signal.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include <asm/irq.h>
38*4882a593Smuzhiyun #include <linux/io.h>
39*4882a593Smuzhiyun #include <linux/i2c.h>
40*4882a593Smuzhiyun #include <linux/of_address.h>
41*4882a593Smuzhiyun #include <linux/of_irq.h>
42*4882a593Smuzhiyun #include <linux/of_platform.h>
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #include "i2c-ibm_iic.h"
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define DRIVER_VERSION "2.2"
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun MODULE_DESCRIPTION("IBM IIC driver v" DRIVER_VERSION);
49*4882a593Smuzhiyun MODULE_LICENSE("GPL");
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static bool iic_force_poll;
52*4882a593Smuzhiyun module_param(iic_force_poll, bool, 0);
53*4882a593Smuzhiyun MODULE_PARM_DESC(iic_force_poll, "Force polling mode");
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static bool iic_force_fast;
56*4882a593Smuzhiyun module_param(iic_force_fast, bool, 0);
57*4882a593Smuzhiyun MODULE_PARM_DESC(iic_force_fast, "Force fast mode (400 kHz)");
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define DBG_LEVEL 0
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #ifdef DBG
62*4882a593Smuzhiyun #undef DBG
63*4882a593Smuzhiyun #endif
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #ifdef DBG2
66*4882a593Smuzhiyun #undef DBG2
67*4882a593Smuzhiyun #endif
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #if DBG_LEVEL > 0
70*4882a593Smuzhiyun # define DBG(f,x...) printk(KERN_DEBUG "ibm-iic" f, ##x)
71*4882a593Smuzhiyun #else
72*4882a593Smuzhiyun # define DBG(f,x...) ((void)0)
73*4882a593Smuzhiyun #endif
74*4882a593Smuzhiyun #if DBG_LEVEL > 1
75*4882a593Smuzhiyun # define DBG2(f,x...) DBG(f, ##x)
76*4882a593Smuzhiyun #else
77*4882a593Smuzhiyun # define DBG2(f,x...) ((void)0)
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun #if DBG_LEVEL > 2
dump_iic_regs(const char * header,struct ibm_iic_private * dev)80*4882a593Smuzhiyun static void dump_iic_regs(const char* header, struct ibm_iic_private* dev)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun volatile struct iic_regs __iomem *iic = dev->vaddr;
83*4882a593Smuzhiyun printk(KERN_DEBUG "ibm-iic%d: %s\n", dev->idx, header);
84*4882a593Smuzhiyun printk(KERN_DEBUG
85*4882a593Smuzhiyun " cntl = 0x%02x, mdcntl = 0x%02x\n"
86*4882a593Smuzhiyun " sts = 0x%02x, extsts = 0x%02x\n"
87*4882a593Smuzhiyun " clkdiv = 0x%02x, xfrcnt = 0x%02x\n"
88*4882a593Smuzhiyun " xtcntlss = 0x%02x, directcntl = 0x%02x\n",
89*4882a593Smuzhiyun in_8(&iic->cntl), in_8(&iic->mdcntl), in_8(&iic->sts),
90*4882a593Smuzhiyun in_8(&iic->extsts), in_8(&iic->clkdiv), in_8(&iic->xfrcnt),
91*4882a593Smuzhiyun in_8(&iic->xtcntlss), in_8(&iic->directcntl));
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun # define DUMP_REGS(h,dev) dump_iic_regs((h),(dev))
94*4882a593Smuzhiyun #else
95*4882a593Smuzhiyun # define DUMP_REGS(h,dev) ((void)0)
96*4882a593Smuzhiyun #endif
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* Bus timings (in ns) for bit-banging */
99*4882a593Smuzhiyun static struct ibm_iic_timings {
100*4882a593Smuzhiyun unsigned int hd_sta;
101*4882a593Smuzhiyun unsigned int su_sto;
102*4882a593Smuzhiyun unsigned int low;
103*4882a593Smuzhiyun unsigned int high;
104*4882a593Smuzhiyun unsigned int buf;
105*4882a593Smuzhiyun } timings [] = {
106*4882a593Smuzhiyun /* Standard mode (100 KHz) */
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun .hd_sta = 4000,
109*4882a593Smuzhiyun .su_sto = 4000,
110*4882a593Smuzhiyun .low = 4700,
111*4882a593Smuzhiyun .high = 4000,
112*4882a593Smuzhiyun .buf = 4700,
113*4882a593Smuzhiyun },
114*4882a593Smuzhiyun /* Fast mode (400 KHz) */
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun .hd_sta = 600,
117*4882a593Smuzhiyun .su_sto = 600,
118*4882a593Smuzhiyun .low = 1300,
119*4882a593Smuzhiyun .high = 600,
120*4882a593Smuzhiyun .buf = 1300,
121*4882a593Smuzhiyun }};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* Enable/disable interrupt generation */
iic_interrupt_mode(struct ibm_iic_private * dev,int enable)124*4882a593Smuzhiyun static inline void iic_interrupt_mode(struct ibm_iic_private* dev, int enable)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun out_8(&dev->vaddr->intmsk, enable ? INTRMSK_EIMTC : 0);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun * Initialize IIC interface.
131*4882a593Smuzhiyun */
iic_dev_init(struct ibm_iic_private * dev)132*4882a593Smuzhiyun static void iic_dev_init(struct ibm_iic_private* dev)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun volatile struct iic_regs __iomem *iic = dev->vaddr;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun DBG("%d: init\n", dev->idx);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Clear master address */
139*4882a593Smuzhiyun out_8(&iic->lmadr, 0);
140*4882a593Smuzhiyun out_8(&iic->hmadr, 0);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* Clear slave address */
143*4882a593Smuzhiyun out_8(&iic->lsadr, 0);
144*4882a593Smuzhiyun out_8(&iic->hsadr, 0);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* Clear status & extended status */
147*4882a593Smuzhiyun out_8(&iic->sts, STS_SCMP | STS_IRQA);
148*4882a593Smuzhiyun out_8(&iic->extsts, EXTSTS_IRQP | EXTSTS_IRQD | EXTSTS_LA
149*4882a593Smuzhiyun | EXTSTS_ICT | EXTSTS_XFRA);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* Set clock divider */
152*4882a593Smuzhiyun out_8(&iic->clkdiv, dev->clckdiv);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* Clear transfer count */
155*4882a593Smuzhiyun out_8(&iic->xfrcnt, 0);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* Clear extended control and status */
158*4882a593Smuzhiyun out_8(&iic->xtcntlss, XTCNTLSS_SRC | XTCNTLSS_SRS | XTCNTLSS_SWC
159*4882a593Smuzhiyun | XTCNTLSS_SWS);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* Clear control register */
162*4882a593Smuzhiyun out_8(&iic->cntl, 0);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* Enable interrupts if possible */
165*4882a593Smuzhiyun iic_interrupt_mode(dev, dev->irq >= 0);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* Set mode control */
168*4882a593Smuzhiyun out_8(&iic->mdcntl, MDCNTL_FMDB | MDCNTL_EINT | MDCNTL_EUBS
169*4882a593Smuzhiyun | (dev->fast_mode ? MDCNTL_FSM : 0));
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun DUMP_REGS("iic_init", dev);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /*
175*4882a593Smuzhiyun * Reset IIC interface
176*4882a593Smuzhiyun */
iic_dev_reset(struct ibm_iic_private * dev)177*4882a593Smuzhiyun static void iic_dev_reset(struct ibm_iic_private* dev)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun volatile struct iic_regs __iomem *iic = dev->vaddr;
180*4882a593Smuzhiyun int i;
181*4882a593Smuzhiyun u8 dc;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun DBG("%d: soft reset\n", dev->idx);
184*4882a593Smuzhiyun DUMP_REGS("reset", dev);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* Place chip in the reset state */
187*4882a593Smuzhiyun out_8(&iic->xtcntlss, XTCNTLSS_SRST);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* Check if bus is free */
190*4882a593Smuzhiyun dc = in_8(&iic->directcntl);
191*4882a593Smuzhiyun if (!DIRCTNL_FREE(dc)){
192*4882a593Smuzhiyun DBG("%d: trying to regain bus control\n", dev->idx);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* Try to set bus free state */
195*4882a593Smuzhiyun out_8(&iic->directcntl, DIRCNTL_SDAC | DIRCNTL_SCC);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* Wait until we regain bus control */
198*4882a593Smuzhiyun for (i = 0; i < 100; ++i){
199*4882a593Smuzhiyun dc = in_8(&iic->directcntl);
200*4882a593Smuzhiyun if (DIRCTNL_FREE(dc))
201*4882a593Smuzhiyun break;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* Toggle SCL line */
204*4882a593Smuzhiyun dc ^= DIRCNTL_SCC;
205*4882a593Smuzhiyun out_8(&iic->directcntl, dc);
206*4882a593Smuzhiyun udelay(10);
207*4882a593Smuzhiyun dc ^= DIRCNTL_SCC;
208*4882a593Smuzhiyun out_8(&iic->directcntl, dc);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* be nice */
211*4882a593Smuzhiyun cond_resched();
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* Remove reset */
216*4882a593Smuzhiyun out_8(&iic->xtcntlss, 0);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* Reinitialize interface */
219*4882a593Smuzhiyun iic_dev_init(dev);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /*
223*4882a593Smuzhiyun * Do 0-length transaction using bit-banging through IIC_DIRECTCNTL register.
224*4882a593Smuzhiyun */
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* Wait for SCL and/or SDA to be high */
iic_dc_wait(volatile struct iic_regs __iomem * iic,u8 mask)227*4882a593Smuzhiyun static int iic_dc_wait(volatile struct iic_regs __iomem *iic, u8 mask)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun unsigned long x = jiffies + HZ / 28 + 2;
230*4882a593Smuzhiyun while ((in_8(&iic->directcntl) & mask) != mask){
231*4882a593Smuzhiyun if (unlikely(time_after(jiffies, x)))
232*4882a593Smuzhiyun return -1;
233*4882a593Smuzhiyun cond_resched();
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun return 0;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
iic_smbus_quick(struct ibm_iic_private * dev,const struct i2c_msg * p)238*4882a593Smuzhiyun static int iic_smbus_quick(struct ibm_iic_private* dev, const struct i2c_msg* p)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun volatile struct iic_regs __iomem *iic = dev->vaddr;
241*4882a593Smuzhiyun const struct ibm_iic_timings *t = &timings[dev->fast_mode ? 1 : 0];
242*4882a593Smuzhiyun u8 mask, v, sda;
243*4882a593Smuzhiyun int i, res;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* Only 7-bit addresses are supported */
246*4882a593Smuzhiyun if (unlikely(p->flags & I2C_M_TEN)){
247*4882a593Smuzhiyun DBG("%d: smbus_quick - 10 bit addresses are not supported\n",
248*4882a593Smuzhiyun dev->idx);
249*4882a593Smuzhiyun return -EINVAL;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun DBG("%d: smbus_quick(0x%02x)\n", dev->idx, p->addr);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* Reset IIC interface */
255*4882a593Smuzhiyun out_8(&iic->xtcntlss, XTCNTLSS_SRST);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* Wait for bus to become free */
258*4882a593Smuzhiyun out_8(&iic->directcntl, DIRCNTL_SDAC | DIRCNTL_SCC);
259*4882a593Smuzhiyun if (unlikely(iic_dc_wait(iic, DIRCNTL_MSDA | DIRCNTL_MSC)))
260*4882a593Smuzhiyun goto err;
261*4882a593Smuzhiyun ndelay(t->buf);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* START */
264*4882a593Smuzhiyun out_8(&iic->directcntl, DIRCNTL_SCC);
265*4882a593Smuzhiyun sda = 0;
266*4882a593Smuzhiyun ndelay(t->hd_sta);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /* Send address */
269*4882a593Smuzhiyun v = i2c_8bit_addr_from_msg(p);
270*4882a593Smuzhiyun for (i = 0, mask = 0x80; i < 8; ++i, mask >>= 1){
271*4882a593Smuzhiyun out_8(&iic->directcntl, sda);
272*4882a593Smuzhiyun ndelay(t->low / 2);
273*4882a593Smuzhiyun sda = (v & mask) ? DIRCNTL_SDAC : 0;
274*4882a593Smuzhiyun out_8(&iic->directcntl, sda);
275*4882a593Smuzhiyun ndelay(t->low / 2);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun out_8(&iic->directcntl, DIRCNTL_SCC | sda);
278*4882a593Smuzhiyun if (unlikely(iic_dc_wait(iic, DIRCNTL_MSC)))
279*4882a593Smuzhiyun goto err;
280*4882a593Smuzhiyun ndelay(t->high);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* ACK */
284*4882a593Smuzhiyun out_8(&iic->directcntl, sda);
285*4882a593Smuzhiyun ndelay(t->low / 2);
286*4882a593Smuzhiyun out_8(&iic->directcntl, DIRCNTL_SDAC);
287*4882a593Smuzhiyun ndelay(t->low / 2);
288*4882a593Smuzhiyun out_8(&iic->directcntl, DIRCNTL_SDAC | DIRCNTL_SCC);
289*4882a593Smuzhiyun if (unlikely(iic_dc_wait(iic, DIRCNTL_MSC)))
290*4882a593Smuzhiyun goto err;
291*4882a593Smuzhiyun res = (in_8(&iic->directcntl) & DIRCNTL_MSDA) ? -EREMOTEIO : 1;
292*4882a593Smuzhiyun ndelay(t->high);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* STOP */
295*4882a593Smuzhiyun out_8(&iic->directcntl, 0);
296*4882a593Smuzhiyun ndelay(t->low);
297*4882a593Smuzhiyun out_8(&iic->directcntl, DIRCNTL_SCC);
298*4882a593Smuzhiyun if (unlikely(iic_dc_wait(iic, DIRCNTL_MSC)))
299*4882a593Smuzhiyun goto err;
300*4882a593Smuzhiyun ndelay(t->su_sto);
301*4882a593Smuzhiyun out_8(&iic->directcntl, DIRCNTL_SDAC | DIRCNTL_SCC);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun ndelay(t->buf);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun DBG("%d: smbus_quick -> %s\n", dev->idx, res ? "NACK" : "ACK");
306*4882a593Smuzhiyun out:
307*4882a593Smuzhiyun /* Remove reset */
308*4882a593Smuzhiyun out_8(&iic->xtcntlss, 0);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* Reinitialize interface */
311*4882a593Smuzhiyun iic_dev_init(dev);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun return res;
314*4882a593Smuzhiyun err:
315*4882a593Smuzhiyun DBG("%d: smbus_quick - bus is stuck\n", dev->idx);
316*4882a593Smuzhiyun res = -EREMOTEIO;
317*4882a593Smuzhiyun goto out;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /*
321*4882a593Smuzhiyun * IIC interrupt handler
322*4882a593Smuzhiyun */
iic_handler(int irq,void * dev_id)323*4882a593Smuzhiyun static irqreturn_t iic_handler(int irq, void *dev_id)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun struct ibm_iic_private* dev = (struct ibm_iic_private*)dev_id;
326*4882a593Smuzhiyun volatile struct iic_regs __iomem *iic = dev->vaddr;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun DBG2("%d: irq handler, STS = 0x%02x, EXTSTS = 0x%02x\n",
329*4882a593Smuzhiyun dev->idx, in_8(&iic->sts), in_8(&iic->extsts));
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /* Acknowledge IRQ and wakeup iic_wait_for_tc */
332*4882a593Smuzhiyun out_8(&iic->sts, STS_IRQA | STS_SCMP);
333*4882a593Smuzhiyun wake_up_interruptible(&dev->wq);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun return IRQ_HANDLED;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /*
339*4882a593Smuzhiyun * Get master transfer result and clear errors if any.
340*4882a593Smuzhiyun * Returns the number of actually transferred bytes or error (<0)
341*4882a593Smuzhiyun */
iic_xfer_result(struct ibm_iic_private * dev)342*4882a593Smuzhiyun static int iic_xfer_result(struct ibm_iic_private* dev)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun volatile struct iic_regs __iomem *iic = dev->vaddr;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun if (unlikely(in_8(&iic->sts) & STS_ERR)){
347*4882a593Smuzhiyun DBG("%d: xfer error, EXTSTS = 0x%02x\n", dev->idx,
348*4882a593Smuzhiyun in_8(&iic->extsts));
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* Clear errors and possible pending IRQs */
351*4882a593Smuzhiyun out_8(&iic->extsts, EXTSTS_IRQP | EXTSTS_IRQD |
352*4882a593Smuzhiyun EXTSTS_LA | EXTSTS_ICT | EXTSTS_XFRA);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* Flush master data buffer */
355*4882a593Smuzhiyun out_8(&iic->mdcntl, in_8(&iic->mdcntl) | MDCNTL_FMDB);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* Is bus free?
358*4882a593Smuzhiyun * If error happened during combined xfer
359*4882a593Smuzhiyun * IIC interface is usually stuck in some strange
360*4882a593Smuzhiyun * state, the only way out - soft reset.
361*4882a593Smuzhiyun */
362*4882a593Smuzhiyun if ((in_8(&iic->extsts) & EXTSTS_BCS_MASK) != EXTSTS_BCS_FREE){
363*4882a593Smuzhiyun DBG("%d: bus is stuck, resetting\n", dev->idx);
364*4882a593Smuzhiyun iic_dev_reset(dev);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun return -EREMOTEIO;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun else
369*4882a593Smuzhiyun return in_8(&iic->xfrcnt) & XFRCNT_MTC_MASK;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /*
373*4882a593Smuzhiyun * Try to abort active transfer.
374*4882a593Smuzhiyun */
iic_abort_xfer(struct ibm_iic_private * dev)375*4882a593Smuzhiyun static void iic_abort_xfer(struct ibm_iic_private* dev)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun volatile struct iic_regs __iomem *iic = dev->vaddr;
378*4882a593Smuzhiyun unsigned long x;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun DBG("%d: iic_abort_xfer\n", dev->idx);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun out_8(&iic->cntl, CNTL_HMT);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /*
385*4882a593Smuzhiyun * Wait for the abort command to complete.
386*4882a593Smuzhiyun * It's not worth to be optimized, just poll (timeout >= 1 tick)
387*4882a593Smuzhiyun */
388*4882a593Smuzhiyun x = jiffies + 2;
389*4882a593Smuzhiyun while ((in_8(&iic->extsts) & EXTSTS_BCS_MASK) != EXTSTS_BCS_FREE){
390*4882a593Smuzhiyun if (time_after(jiffies, x)){
391*4882a593Smuzhiyun DBG("%d: abort timeout, resetting...\n", dev->idx);
392*4882a593Smuzhiyun iic_dev_reset(dev);
393*4882a593Smuzhiyun return;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun schedule();
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* Just to clear errors */
399*4882a593Smuzhiyun iic_xfer_result(dev);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /*
403*4882a593Smuzhiyun * Wait for master transfer to complete.
404*4882a593Smuzhiyun * It puts current process to sleep until we get interrupt or timeout expires.
405*4882a593Smuzhiyun * Returns the number of transferred bytes or error (<0)
406*4882a593Smuzhiyun */
iic_wait_for_tc(struct ibm_iic_private * dev)407*4882a593Smuzhiyun static int iic_wait_for_tc(struct ibm_iic_private* dev){
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun volatile struct iic_regs __iomem *iic = dev->vaddr;
410*4882a593Smuzhiyun int ret = 0;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (dev->irq >= 0){
413*4882a593Smuzhiyun /* Interrupt mode */
414*4882a593Smuzhiyun ret = wait_event_interruptible_timeout(dev->wq,
415*4882a593Smuzhiyun !(in_8(&iic->sts) & STS_PT), dev->adap.timeout);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (unlikely(ret < 0))
418*4882a593Smuzhiyun DBG("%d: wait interrupted\n", dev->idx);
419*4882a593Smuzhiyun else if (unlikely(in_8(&iic->sts) & STS_PT)){
420*4882a593Smuzhiyun DBG("%d: wait timeout\n", dev->idx);
421*4882a593Smuzhiyun ret = -ETIMEDOUT;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun else {
425*4882a593Smuzhiyun /* Polling mode */
426*4882a593Smuzhiyun unsigned long x = jiffies + dev->adap.timeout;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun while (in_8(&iic->sts) & STS_PT){
429*4882a593Smuzhiyun if (unlikely(time_after(jiffies, x))){
430*4882a593Smuzhiyun DBG("%d: poll timeout\n", dev->idx);
431*4882a593Smuzhiyun ret = -ETIMEDOUT;
432*4882a593Smuzhiyun break;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun if (signal_pending(current)){
436*4882a593Smuzhiyun DBG("%d: poll interrupted\n", dev->idx);
437*4882a593Smuzhiyun ret = -ERESTARTSYS;
438*4882a593Smuzhiyun break;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun schedule();
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (unlikely(ret < 0))
445*4882a593Smuzhiyun iic_abort_xfer(dev);
446*4882a593Smuzhiyun else
447*4882a593Smuzhiyun ret = iic_xfer_result(dev);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun DBG2("%d: iic_wait_for_tc -> %d\n", dev->idx, ret);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun return ret;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /*
455*4882a593Smuzhiyun * Low level master transfer routine
456*4882a593Smuzhiyun */
iic_xfer_bytes(struct ibm_iic_private * dev,struct i2c_msg * pm,int combined_xfer)457*4882a593Smuzhiyun static int iic_xfer_bytes(struct ibm_iic_private* dev, struct i2c_msg* pm,
458*4882a593Smuzhiyun int combined_xfer)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun volatile struct iic_regs __iomem *iic = dev->vaddr;
461*4882a593Smuzhiyun char* buf = pm->buf;
462*4882a593Smuzhiyun int i, j, loops, ret = 0;
463*4882a593Smuzhiyun int len = pm->len;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun u8 cntl = (in_8(&iic->cntl) & CNTL_AMD) | CNTL_PT;
466*4882a593Smuzhiyun if (pm->flags & I2C_M_RD)
467*4882a593Smuzhiyun cntl |= CNTL_RW;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun loops = (len + 3) / 4;
470*4882a593Smuzhiyun for (i = 0; i < loops; ++i, len -= 4){
471*4882a593Smuzhiyun int count = len > 4 ? 4 : len;
472*4882a593Smuzhiyun u8 cmd = cntl | ((count - 1) << CNTL_TCT_SHIFT);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun if (!(cntl & CNTL_RW))
475*4882a593Smuzhiyun for (j = 0; j < count; ++j)
476*4882a593Smuzhiyun out_8((void __iomem *)&iic->mdbuf, *buf++);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if (i < loops - 1)
479*4882a593Smuzhiyun cmd |= CNTL_CHT;
480*4882a593Smuzhiyun else if (combined_xfer)
481*4882a593Smuzhiyun cmd |= CNTL_RPST;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun DBG2("%d: xfer_bytes, %d, CNTL = 0x%02x\n", dev->idx, count, cmd);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* Start transfer */
486*4882a593Smuzhiyun out_8(&iic->cntl, cmd);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /* Wait for completion */
489*4882a593Smuzhiyun ret = iic_wait_for_tc(dev);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (unlikely(ret < 0))
492*4882a593Smuzhiyun break;
493*4882a593Smuzhiyun else if (unlikely(ret != count)){
494*4882a593Smuzhiyun DBG("%d: xfer_bytes, requested %d, transferred %d\n",
495*4882a593Smuzhiyun dev->idx, count, ret);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* If it's not a last part of xfer, abort it */
498*4882a593Smuzhiyun if (combined_xfer || (i < loops - 1))
499*4882a593Smuzhiyun iic_abort_xfer(dev);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun ret = -EREMOTEIO;
502*4882a593Smuzhiyun break;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (cntl & CNTL_RW)
506*4882a593Smuzhiyun for (j = 0; j < count; ++j)
507*4882a593Smuzhiyun *buf++ = in_8((void __iomem *)&iic->mdbuf);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun return ret > 0 ? 0 : ret;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /*
514*4882a593Smuzhiyun * Set target slave address for master transfer
515*4882a593Smuzhiyun */
iic_address(struct ibm_iic_private * dev,struct i2c_msg * msg)516*4882a593Smuzhiyun static inline void iic_address(struct ibm_iic_private* dev, struct i2c_msg* msg)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun volatile struct iic_regs __iomem *iic = dev->vaddr;
519*4882a593Smuzhiyun u16 addr = msg->addr;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun DBG2("%d: iic_address, 0x%03x (%d-bit)\n", dev->idx,
522*4882a593Smuzhiyun addr, msg->flags & I2C_M_TEN ? 10 : 7);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun if (msg->flags & I2C_M_TEN){
525*4882a593Smuzhiyun out_8(&iic->cntl, CNTL_AMD);
526*4882a593Smuzhiyun out_8(&iic->lmadr, addr);
527*4882a593Smuzhiyun out_8(&iic->hmadr, 0xf0 | ((addr >> 7) & 0x06));
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun else {
530*4882a593Smuzhiyun out_8(&iic->cntl, 0);
531*4882a593Smuzhiyun out_8(&iic->lmadr, addr << 1);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
iic_invalid_address(const struct i2c_msg * p)535*4882a593Smuzhiyun static inline int iic_invalid_address(const struct i2c_msg* p)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun return (p->addr > 0x3ff) || (!(p->flags & I2C_M_TEN) && (p->addr > 0x7f));
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
iic_address_neq(const struct i2c_msg * p1,const struct i2c_msg * p2)540*4882a593Smuzhiyun static inline int iic_address_neq(const struct i2c_msg* p1,
541*4882a593Smuzhiyun const struct i2c_msg* p2)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun return (p1->addr != p2->addr)
544*4882a593Smuzhiyun || ((p1->flags & I2C_M_TEN) != (p2->flags & I2C_M_TEN));
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /*
548*4882a593Smuzhiyun * Generic master transfer entrypoint.
549*4882a593Smuzhiyun * Returns the number of processed messages or error (<0)
550*4882a593Smuzhiyun */
iic_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)551*4882a593Smuzhiyun static int iic_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun struct ibm_iic_private* dev = (struct ibm_iic_private*)(i2c_get_adapdata(adap));
554*4882a593Smuzhiyun volatile struct iic_regs __iomem *iic = dev->vaddr;
555*4882a593Smuzhiyun int i, ret = 0;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun DBG2("%d: iic_xfer, %d msg(s)\n", dev->idx, num);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* Check the sanity of the passed messages.
560*4882a593Smuzhiyun * Uhh, generic i2c layer is more suitable place for such code...
561*4882a593Smuzhiyun */
562*4882a593Smuzhiyun if (unlikely(iic_invalid_address(&msgs[0]))){
563*4882a593Smuzhiyun DBG("%d: invalid address 0x%03x (%d-bit)\n", dev->idx,
564*4882a593Smuzhiyun msgs[0].addr, msgs[0].flags & I2C_M_TEN ? 10 : 7);
565*4882a593Smuzhiyun return -EINVAL;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun for (i = 0; i < num; ++i){
568*4882a593Smuzhiyun if (unlikely(msgs[i].len <= 0)){
569*4882a593Smuzhiyun if (num == 1 && !msgs[0].len){
570*4882a593Smuzhiyun /* Special case for I2C_SMBUS_QUICK emulation.
571*4882a593Smuzhiyun * IBM IIC doesn't support 0-length transactions
572*4882a593Smuzhiyun * so we have to emulate them using bit-banging.
573*4882a593Smuzhiyun */
574*4882a593Smuzhiyun return iic_smbus_quick(dev, &msgs[0]);
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun DBG("%d: invalid len %d in msg[%d]\n", dev->idx,
577*4882a593Smuzhiyun msgs[i].len, i);
578*4882a593Smuzhiyun return -EINVAL;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun if (unlikely(iic_address_neq(&msgs[0], &msgs[i]))){
581*4882a593Smuzhiyun DBG("%d: invalid addr in msg[%d]\n", dev->idx, i);
582*4882a593Smuzhiyun return -EINVAL;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* Check bus state */
587*4882a593Smuzhiyun if (unlikely((in_8(&iic->extsts) & EXTSTS_BCS_MASK) != EXTSTS_BCS_FREE)){
588*4882a593Smuzhiyun DBG("%d: iic_xfer, bus is not free\n", dev->idx);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun /* Usually it means something serious has happened.
591*4882a593Smuzhiyun * We *cannot* have unfinished previous transfer
592*4882a593Smuzhiyun * so it doesn't make any sense to try to stop it.
593*4882a593Smuzhiyun * Probably we were not able to recover from the
594*4882a593Smuzhiyun * previous error.
595*4882a593Smuzhiyun * The only *reasonable* thing I can think of here
596*4882a593Smuzhiyun * is soft reset. --ebs
597*4882a593Smuzhiyun */
598*4882a593Smuzhiyun iic_dev_reset(dev);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun if ((in_8(&iic->extsts) & EXTSTS_BCS_MASK) != EXTSTS_BCS_FREE){
601*4882a593Smuzhiyun DBG("%d: iic_xfer, bus is still not free\n", dev->idx);
602*4882a593Smuzhiyun return -EREMOTEIO;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun else {
606*4882a593Smuzhiyun /* Flush master data buffer (just in case) */
607*4882a593Smuzhiyun out_8(&iic->mdcntl, in_8(&iic->mdcntl) | MDCNTL_FMDB);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* Load slave address */
611*4882a593Smuzhiyun iic_address(dev, &msgs[0]);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /* Do real transfer */
614*4882a593Smuzhiyun for (i = 0; i < num && !ret; ++i)
615*4882a593Smuzhiyun ret = iic_xfer_bytes(dev, &msgs[i], i < num - 1);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun return ret < 0 ? ret : num;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
iic_func(struct i2c_adapter * adap)620*4882a593Smuzhiyun static u32 iic_func(struct i2c_adapter *adap)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_10BIT_ADDR;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun static const struct i2c_algorithm iic_algo = {
626*4882a593Smuzhiyun .master_xfer = iic_xfer,
627*4882a593Smuzhiyun .functionality = iic_func
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /*
631*4882a593Smuzhiyun * Calculates IICx_CLCKDIV value for a specific OPB clock frequency
632*4882a593Smuzhiyun */
iic_clckdiv(unsigned int opb)633*4882a593Smuzhiyun static inline u8 iic_clckdiv(unsigned int opb)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun /* Compatibility kludge, should go away after all cards
636*4882a593Smuzhiyun * are fixed to fill correct value for opbfreq.
637*4882a593Smuzhiyun * Previous driver version used hardcoded divider value 4,
638*4882a593Smuzhiyun * it corresponds to OPB frequency from the range (40, 50] MHz
639*4882a593Smuzhiyun */
640*4882a593Smuzhiyun if (!opb){
641*4882a593Smuzhiyun printk(KERN_WARNING "ibm-iic: using compatibility value for OPB freq,"
642*4882a593Smuzhiyun " fix your board specific setup\n");
643*4882a593Smuzhiyun opb = 50000000;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun /* Convert to MHz */
647*4882a593Smuzhiyun opb /= 1000000;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun if (opb < 20 || opb > 150){
650*4882a593Smuzhiyun printk(KERN_WARNING "ibm-iic: invalid OPB clock frequency %u MHz\n",
651*4882a593Smuzhiyun opb);
652*4882a593Smuzhiyun opb = opb < 20 ? 20 : 150;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun return (u8)((opb + 9) / 10 - 1);
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
iic_request_irq(struct platform_device * ofdev,struct ibm_iic_private * dev)657*4882a593Smuzhiyun static int iic_request_irq(struct platform_device *ofdev,
658*4882a593Smuzhiyun struct ibm_iic_private *dev)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun struct device_node *np = ofdev->dev.of_node;
661*4882a593Smuzhiyun int irq;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun if (iic_force_poll)
664*4882a593Smuzhiyun return 0;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun irq = irq_of_parse_and_map(np, 0);
667*4882a593Smuzhiyun if (!irq) {
668*4882a593Smuzhiyun dev_err(&ofdev->dev, "irq_of_parse_and_map failed\n");
669*4882a593Smuzhiyun return 0;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun /* Disable interrupts until we finish initialization, assumes
673*4882a593Smuzhiyun * level-sensitive IRQ setup...
674*4882a593Smuzhiyun */
675*4882a593Smuzhiyun iic_interrupt_mode(dev, 0);
676*4882a593Smuzhiyun if (request_irq(irq, iic_handler, 0, "IBM IIC", dev)) {
677*4882a593Smuzhiyun dev_err(&ofdev->dev, "request_irq %d failed\n", irq);
678*4882a593Smuzhiyun /* Fallback to the polling mode */
679*4882a593Smuzhiyun return 0;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun return irq;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun /*
686*4882a593Smuzhiyun * Register single IIC interface
687*4882a593Smuzhiyun */
iic_probe(struct platform_device * ofdev)688*4882a593Smuzhiyun static int iic_probe(struct platform_device *ofdev)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun struct device_node *np = ofdev->dev.of_node;
691*4882a593Smuzhiyun struct ibm_iic_private *dev;
692*4882a593Smuzhiyun struct i2c_adapter *adap;
693*4882a593Smuzhiyun const u32 *freq;
694*4882a593Smuzhiyun int ret;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun dev = kzalloc(sizeof(*dev), GFP_KERNEL);
697*4882a593Smuzhiyun if (!dev) {
698*4882a593Smuzhiyun dev_err(&ofdev->dev, "failed to allocate device data\n");
699*4882a593Smuzhiyun return -ENOMEM;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun platform_set_drvdata(ofdev, dev);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun dev->vaddr = of_iomap(np, 0);
705*4882a593Smuzhiyun if (dev->vaddr == NULL) {
706*4882a593Smuzhiyun dev_err(&ofdev->dev, "failed to iomap device\n");
707*4882a593Smuzhiyun ret = -ENXIO;
708*4882a593Smuzhiyun goto error_cleanup;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun init_waitqueue_head(&dev->wq);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun dev->irq = iic_request_irq(ofdev, dev);
714*4882a593Smuzhiyun if (!dev->irq)
715*4882a593Smuzhiyun dev_warn(&ofdev->dev, "using polling mode\n");
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /* Board specific settings */
718*4882a593Smuzhiyun if (iic_force_fast || of_get_property(np, "fast-mode", NULL))
719*4882a593Smuzhiyun dev->fast_mode = 1;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun freq = of_get_property(np, "clock-frequency", NULL);
722*4882a593Smuzhiyun if (freq == NULL) {
723*4882a593Smuzhiyun freq = of_get_property(np->parent, "clock-frequency", NULL);
724*4882a593Smuzhiyun if (freq == NULL) {
725*4882a593Smuzhiyun dev_err(&ofdev->dev, "Unable to get bus frequency\n");
726*4882a593Smuzhiyun ret = -EINVAL;
727*4882a593Smuzhiyun goto error_cleanup;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun dev->clckdiv = iic_clckdiv(*freq);
732*4882a593Smuzhiyun dev_dbg(&ofdev->dev, "clckdiv = %d\n", dev->clckdiv);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun /* Initialize IIC interface */
735*4882a593Smuzhiyun iic_dev_init(dev);
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun /* Register it with i2c layer */
738*4882a593Smuzhiyun adap = &dev->adap;
739*4882a593Smuzhiyun adap->dev.parent = &ofdev->dev;
740*4882a593Smuzhiyun adap->dev.of_node = of_node_get(np);
741*4882a593Smuzhiyun strlcpy(adap->name, "IBM IIC", sizeof(adap->name));
742*4882a593Smuzhiyun i2c_set_adapdata(adap, dev);
743*4882a593Smuzhiyun adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
744*4882a593Smuzhiyun adap->algo = &iic_algo;
745*4882a593Smuzhiyun adap->timeout = HZ;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun ret = i2c_add_adapter(adap);
748*4882a593Smuzhiyun if (ret < 0)
749*4882a593Smuzhiyun goto error_cleanup;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun dev_info(&ofdev->dev, "using %s mode\n",
752*4882a593Smuzhiyun dev->fast_mode ? "fast (400 kHz)" : "standard (100 kHz)");
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun return 0;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun error_cleanup:
757*4882a593Smuzhiyun if (dev->irq) {
758*4882a593Smuzhiyun iic_interrupt_mode(dev, 0);
759*4882a593Smuzhiyun free_irq(dev->irq, dev);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun if (dev->vaddr)
763*4882a593Smuzhiyun iounmap(dev->vaddr);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun kfree(dev);
766*4882a593Smuzhiyun return ret;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /*
770*4882a593Smuzhiyun * Cleanup initialized IIC interface
771*4882a593Smuzhiyun */
iic_remove(struct platform_device * ofdev)772*4882a593Smuzhiyun static int iic_remove(struct platform_device *ofdev)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun struct ibm_iic_private *dev = platform_get_drvdata(ofdev);
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun i2c_del_adapter(&dev->adap);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun if (dev->irq) {
779*4882a593Smuzhiyun iic_interrupt_mode(dev, 0);
780*4882a593Smuzhiyun free_irq(dev->irq, dev);
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun iounmap(dev->vaddr);
784*4882a593Smuzhiyun kfree(dev);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun return 0;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun static const struct of_device_id ibm_iic_match[] = {
790*4882a593Smuzhiyun { .compatible = "ibm,iic", },
791*4882a593Smuzhiyun {}
792*4882a593Smuzhiyun };
793*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ibm_iic_match);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun static struct platform_driver ibm_iic_driver = {
796*4882a593Smuzhiyun .driver = {
797*4882a593Smuzhiyun .name = "ibm-iic",
798*4882a593Smuzhiyun .of_match_table = ibm_iic_match,
799*4882a593Smuzhiyun },
800*4882a593Smuzhiyun .probe = iic_probe,
801*4882a593Smuzhiyun .remove = iic_remove,
802*4882a593Smuzhiyun };
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun module_platform_driver(ibm_iic_driver);
805