1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014 Linaro Ltd.
4*4882a593Smuzhiyun * Copyright (c) 2014 Hisilicon Limited.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Now only support 7 bit address.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/i2c.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/pm_runtime.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Register Map */
20*4882a593Smuzhiyun #define HIX5I2C_CTRL 0x00
21*4882a593Smuzhiyun #define HIX5I2C_COM 0x04
22*4882a593Smuzhiyun #define HIX5I2C_ICR 0x08
23*4882a593Smuzhiyun #define HIX5I2C_SR 0x0c
24*4882a593Smuzhiyun #define HIX5I2C_SCL_H 0x10
25*4882a593Smuzhiyun #define HIX5I2C_SCL_L 0x14
26*4882a593Smuzhiyun #define HIX5I2C_TXR 0x18
27*4882a593Smuzhiyun #define HIX5I2C_RXR 0x1c
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* I2C_CTRL_REG */
30*4882a593Smuzhiyun #define I2C_ENABLE BIT(8)
31*4882a593Smuzhiyun #define I2C_UNMASK_TOTAL BIT(7)
32*4882a593Smuzhiyun #define I2C_UNMASK_START BIT(6)
33*4882a593Smuzhiyun #define I2C_UNMASK_END BIT(5)
34*4882a593Smuzhiyun #define I2C_UNMASK_SEND BIT(4)
35*4882a593Smuzhiyun #define I2C_UNMASK_RECEIVE BIT(3)
36*4882a593Smuzhiyun #define I2C_UNMASK_ACK BIT(2)
37*4882a593Smuzhiyun #define I2C_UNMASK_ARBITRATE BIT(1)
38*4882a593Smuzhiyun #define I2C_UNMASK_OVER BIT(0)
39*4882a593Smuzhiyun #define I2C_UNMASK_ALL (I2C_UNMASK_ACK | I2C_UNMASK_OVER)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* I2C_COM_REG */
42*4882a593Smuzhiyun #define I2C_NO_ACK BIT(4)
43*4882a593Smuzhiyun #define I2C_START BIT(3)
44*4882a593Smuzhiyun #define I2C_READ BIT(2)
45*4882a593Smuzhiyun #define I2C_WRITE BIT(1)
46*4882a593Smuzhiyun #define I2C_STOP BIT(0)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* I2C_ICR_REG */
49*4882a593Smuzhiyun #define I2C_CLEAR_START BIT(6)
50*4882a593Smuzhiyun #define I2C_CLEAR_END BIT(5)
51*4882a593Smuzhiyun #define I2C_CLEAR_SEND BIT(4)
52*4882a593Smuzhiyun #define I2C_CLEAR_RECEIVE BIT(3)
53*4882a593Smuzhiyun #define I2C_CLEAR_ACK BIT(2)
54*4882a593Smuzhiyun #define I2C_CLEAR_ARBITRATE BIT(1)
55*4882a593Smuzhiyun #define I2C_CLEAR_OVER BIT(0)
56*4882a593Smuzhiyun #define I2C_CLEAR_ALL (I2C_CLEAR_START | I2C_CLEAR_END | \
57*4882a593Smuzhiyun I2C_CLEAR_SEND | I2C_CLEAR_RECEIVE | \
58*4882a593Smuzhiyun I2C_CLEAR_ACK | I2C_CLEAR_ARBITRATE | \
59*4882a593Smuzhiyun I2C_CLEAR_OVER)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* I2C_SR_REG */
62*4882a593Smuzhiyun #define I2C_BUSY BIT(7)
63*4882a593Smuzhiyun #define I2C_START_INTR BIT(6)
64*4882a593Smuzhiyun #define I2C_END_INTR BIT(5)
65*4882a593Smuzhiyun #define I2C_SEND_INTR BIT(4)
66*4882a593Smuzhiyun #define I2C_RECEIVE_INTR BIT(3)
67*4882a593Smuzhiyun #define I2C_ACK_INTR BIT(2)
68*4882a593Smuzhiyun #define I2C_ARBITRATE_INTR BIT(1)
69*4882a593Smuzhiyun #define I2C_OVER_INTR BIT(0)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun enum hix5hd2_i2c_state {
72*4882a593Smuzhiyun HIX5I2C_STAT_RW_ERR = -1,
73*4882a593Smuzhiyun HIX5I2C_STAT_INIT,
74*4882a593Smuzhiyun HIX5I2C_STAT_RW,
75*4882a593Smuzhiyun HIX5I2C_STAT_SND_STOP,
76*4882a593Smuzhiyun HIX5I2C_STAT_RW_SUCCESS,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun struct hix5hd2_i2c_priv {
80*4882a593Smuzhiyun struct i2c_adapter adap;
81*4882a593Smuzhiyun struct i2c_msg *msg;
82*4882a593Smuzhiyun struct completion msg_complete;
83*4882a593Smuzhiyun unsigned int msg_idx;
84*4882a593Smuzhiyun unsigned int msg_len;
85*4882a593Smuzhiyun int stop;
86*4882a593Smuzhiyun void __iomem *regs;
87*4882a593Smuzhiyun struct clk *clk;
88*4882a593Smuzhiyun struct device *dev;
89*4882a593Smuzhiyun spinlock_t lock; /* IRQ synchronization */
90*4882a593Smuzhiyun int err;
91*4882a593Smuzhiyun unsigned int freq;
92*4882a593Smuzhiyun enum hix5hd2_i2c_state state;
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
hix5hd2_i2c_clr_pend_irq(struct hix5hd2_i2c_priv * priv)95*4882a593Smuzhiyun static u32 hix5hd2_i2c_clr_pend_irq(struct hix5hd2_i2c_priv *priv)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun u32 val = readl_relaxed(priv->regs + HIX5I2C_SR);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun writel_relaxed(val, priv->regs + HIX5I2C_ICR);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun return val;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
hix5hd2_i2c_clr_all_irq(struct hix5hd2_i2c_priv * priv)104*4882a593Smuzhiyun static void hix5hd2_i2c_clr_all_irq(struct hix5hd2_i2c_priv *priv)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun writel_relaxed(I2C_CLEAR_ALL, priv->regs + HIX5I2C_ICR);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
hix5hd2_i2c_disable_irq(struct hix5hd2_i2c_priv * priv)109*4882a593Smuzhiyun static void hix5hd2_i2c_disable_irq(struct hix5hd2_i2c_priv *priv)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun writel_relaxed(0, priv->regs + HIX5I2C_CTRL);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
hix5hd2_i2c_enable_irq(struct hix5hd2_i2c_priv * priv)114*4882a593Smuzhiyun static void hix5hd2_i2c_enable_irq(struct hix5hd2_i2c_priv *priv)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun writel_relaxed(I2C_ENABLE | I2C_UNMASK_TOTAL | I2C_UNMASK_ALL,
117*4882a593Smuzhiyun priv->regs + HIX5I2C_CTRL);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
hix5hd2_i2c_drv_setrate(struct hix5hd2_i2c_priv * priv)120*4882a593Smuzhiyun static void hix5hd2_i2c_drv_setrate(struct hix5hd2_i2c_priv *priv)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun u32 rate, val;
123*4882a593Smuzhiyun u32 scl, sysclock;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* close all i2c interrupt */
126*4882a593Smuzhiyun val = readl_relaxed(priv->regs + HIX5I2C_CTRL);
127*4882a593Smuzhiyun writel_relaxed(val & (~I2C_UNMASK_TOTAL), priv->regs + HIX5I2C_CTRL);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun rate = priv->freq;
130*4882a593Smuzhiyun sysclock = clk_get_rate(priv->clk);
131*4882a593Smuzhiyun scl = (sysclock / (rate * 2)) / 2 - 1;
132*4882a593Smuzhiyun writel_relaxed(scl, priv->regs + HIX5I2C_SCL_H);
133*4882a593Smuzhiyun writel_relaxed(scl, priv->regs + HIX5I2C_SCL_L);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* restore original interrupt*/
136*4882a593Smuzhiyun writel_relaxed(val, priv->regs + HIX5I2C_CTRL);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: sysclock=%d, rate=%d, scl=%d\n",
139*4882a593Smuzhiyun __func__, sysclock, rate, scl);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
hix5hd2_i2c_init(struct hix5hd2_i2c_priv * priv)142*4882a593Smuzhiyun static void hix5hd2_i2c_init(struct hix5hd2_i2c_priv *priv)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun hix5hd2_i2c_disable_irq(priv);
145*4882a593Smuzhiyun hix5hd2_i2c_drv_setrate(priv);
146*4882a593Smuzhiyun hix5hd2_i2c_clr_all_irq(priv);
147*4882a593Smuzhiyun hix5hd2_i2c_enable_irq(priv);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
hix5hd2_i2c_reset(struct hix5hd2_i2c_priv * priv)150*4882a593Smuzhiyun static void hix5hd2_i2c_reset(struct hix5hd2_i2c_priv *priv)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
153*4882a593Smuzhiyun msleep(20);
154*4882a593Smuzhiyun clk_prepare_enable(priv->clk);
155*4882a593Smuzhiyun hix5hd2_i2c_init(priv);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
hix5hd2_i2c_wait_bus_idle(struct hix5hd2_i2c_priv * priv)158*4882a593Smuzhiyun static int hix5hd2_i2c_wait_bus_idle(struct hix5hd2_i2c_priv *priv)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun unsigned long stop_time;
161*4882a593Smuzhiyun u32 int_status;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* wait for 100 milli seconds for the bus to be idle */
164*4882a593Smuzhiyun stop_time = jiffies + msecs_to_jiffies(100);
165*4882a593Smuzhiyun do {
166*4882a593Smuzhiyun int_status = hix5hd2_i2c_clr_pend_irq(priv);
167*4882a593Smuzhiyun if (!(int_status & I2C_BUSY))
168*4882a593Smuzhiyun return 0;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun usleep_range(50, 200);
171*4882a593Smuzhiyun } while (time_before(jiffies, stop_time));
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun return -EBUSY;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
hix5hd2_rw_over(struct hix5hd2_i2c_priv * priv)176*4882a593Smuzhiyun static void hix5hd2_rw_over(struct hix5hd2_i2c_priv *priv)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun if (priv->state == HIX5I2C_STAT_SND_STOP)
179*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: rw and send stop over\n", __func__);
180*4882a593Smuzhiyun else
181*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: have not data to send\n", __func__);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun priv->state = HIX5I2C_STAT_RW_SUCCESS;
184*4882a593Smuzhiyun priv->err = 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
hix5hd2_rw_handle_stop(struct hix5hd2_i2c_priv * priv)187*4882a593Smuzhiyun static void hix5hd2_rw_handle_stop(struct hix5hd2_i2c_priv *priv)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun if (priv->stop) {
190*4882a593Smuzhiyun priv->state = HIX5I2C_STAT_SND_STOP;
191*4882a593Smuzhiyun writel_relaxed(I2C_STOP, priv->regs + HIX5I2C_COM);
192*4882a593Smuzhiyun } else {
193*4882a593Smuzhiyun hix5hd2_rw_over(priv);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
hix5hd2_read_handle(struct hix5hd2_i2c_priv * priv)197*4882a593Smuzhiyun static void hix5hd2_read_handle(struct hix5hd2_i2c_priv *priv)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun if (priv->msg_len == 1) {
200*4882a593Smuzhiyun /* the last byte don't need send ACK */
201*4882a593Smuzhiyun writel_relaxed(I2C_READ | I2C_NO_ACK, priv->regs + HIX5I2C_COM);
202*4882a593Smuzhiyun } else if (priv->msg_len > 1) {
203*4882a593Smuzhiyun /* if i2c master receive data will send ACK */
204*4882a593Smuzhiyun writel_relaxed(I2C_READ, priv->regs + HIX5I2C_COM);
205*4882a593Smuzhiyun } else {
206*4882a593Smuzhiyun hix5hd2_rw_handle_stop(priv);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
hix5hd2_write_handle(struct hix5hd2_i2c_priv * priv)210*4882a593Smuzhiyun static void hix5hd2_write_handle(struct hix5hd2_i2c_priv *priv)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun u8 data;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (priv->msg_len > 0) {
215*4882a593Smuzhiyun data = priv->msg->buf[priv->msg_idx++];
216*4882a593Smuzhiyun writel_relaxed(data, priv->regs + HIX5I2C_TXR);
217*4882a593Smuzhiyun writel_relaxed(I2C_WRITE, priv->regs + HIX5I2C_COM);
218*4882a593Smuzhiyun } else {
219*4882a593Smuzhiyun hix5hd2_rw_handle_stop(priv);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
hix5hd2_rw_preprocess(struct hix5hd2_i2c_priv * priv)223*4882a593Smuzhiyun static int hix5hd2_rw_preprocess(struct hix5hd2_i2c_priv *priv)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun u8 data;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun if (priv->state == HIX5I2C_STAT_INIT) {
228*4882a593Smuzhiyun priv->state = HIX5I2C_STAT_RW;
229*4882a593Smuzhiyun } else if (priv->state == HIX5I2C_STAT_RW) {
230*4882a593Smuzhiyun if (priv->msg->flags & I2C_M_RD) {
231*4882a593Smuzhiyun data = readl_relaxed(priv->regs + HIX5I2C_RXR);
232*4882a593Smuzhiyun priv->msg->buf[priv->msg_idx++] = data;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun priv->msg_len--;
235*4882a593Smuzhiyun } else {
236*4882a593Smuzhiyun dev_dbg(priv->dev, "%s: error: priv->state = %d, msg_len = %d\n",
237*4882a593Smuzhiyun __func__, priv->state, priv->msg_len);
238*4882a593Smuzhiyun return -EAGAIN;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun return 0;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
hix5hd2_i2c_irq(int irqno,void * dev_id)243*4882a593Smuzhiyun static irqreturn_t hix5hd2_i2c_irq(int irqno, void *dev_id)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun struct hix5hd2_i2c_priv *priv = dev_id;
246*4882a593Smuzhiyun u32 int_status;
247*4882a593Smuzhiyun int ret;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun spin_lock(&priv->lock);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun int_status = hix5hd2_i2c_clr_pend_irq(priv);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* handle error */
254*4882a593Smuzhiyun if (int_status & I2C_ARBITRATE_INTR) {
255*4882a593Smuzhiyun /* bus error */
256*4882a593Smuzhiyun dev_dbg(priv->dev, "ARB bus loss\n");
257*4882a593Smuzhiyun priv->err = -EAGAIN;
258*4882a593Smuzhiyun priv->state = HIX5I2C_STAT_RW_ERR;
259*4882a593Smuzhiyun goto stop;
260*4882a593Smuzhiyun } else if (int_status & I2C_ACK_INTR) {
261*4882a593Smuzhiyun /* ack error */
262*4882a593Smuzhiyun dev_dbg(priv->dev, "No ACK from device\n");
263*4882a593Smuzhiyun priv->err = -ENXIO;
264*4882a593Smuzhiyun priv->state = HIX5I2C_STAT_RW_ERR;
265*4882a593Smuzhiyun goto stop;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (int_status & I2C_OVER_INTR) {
269*4882a593Smuzhiyun if (priv->msg_len > 0) {
270*4882a593Smuzhiyun ret = hix5hd2_rw_preprocess(priv);
271*4882a593Smuzhiyun if (ret) {
272*4882a593Smuzhiyun priv->err = ret;
273*4882a593Smuzhiyun priv->state = HIX5I2C_STAT_RW_ERR;
274*4882a593Smuzhiyun goto stop;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun if (priv->msg->flags & I2C_M_RD)
277*4882a593Smuzhiyun hix5hd2_read_handle(priv);
278*4882a593Smuzhiyun else
279*4882a593Smuzhiyun hix5hd2_write_handle(priv);
280*4882a593Smuzhiyun } else {
281*4882a593Smuzhiyun hix5hd2_rw_over(priv);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun stop:
286*4882a593Smuzhiyun if ((priv->state == HIX5I2C_STAT_RW_SUCCESS &&
287*4882a593Smuzhiyun priv->msg->len == priv->msg_idx) ||
288*4882a593Smuzhiyun (priv->state == HIX5I2C_STAT_RW_ERR)) {
289*4882a593Smuzhiyun hix5hd2_i2c_disable_irq(priv);
290*4882a593Smuzhiyun hix5hd2_i2c_clr_pend_irq(priv);
291*4882a593Smuzhiyun complete(&priv->msg_complete);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun spin_unlock(&priv->lock);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun return IRQ_HANDLED;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
hix5hd2_i2c_message_start(struct hix5hd2_i2c_priv * priv,int stop)299*4882a593Smuzhiyun static void hix5hd2_i2c_message_start(struct hix5hd2_i2c_priv *priv, int stop)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun unsigned long flags;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
304*4882a593Smuzhiyun hix5hd2_i2c_clr_all_irq(priv);
305*4882a593Smuzhiyun hix5hd2_i2c_enable_irq(priv);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun writel_relaxed(i2c_8bit_addr_from_msg(priv->msg),
308*4882a593Smuzhiyun priv->regs + HIX5I2C_TXR);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun writel_relaxed(I2C_WRITE | I2C_START, priv->regs + HIX5I2C_COM);
311*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
hix5hd2_i2c_xfer_msg(struct hix5hd2_i2c_priv * priv,struct i2c_msg * msgs,int stop)314*4882a593Smuzhiyun static int hix5hd2_i2c_xfer_msg(struct hix5hd2_i2c_priv *priv,
315*4882a593Smuzhiyun struct i2c_msg *msgs, int stop)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun unsigned long timeout;
318*4882a593Smuzhiyun int ret;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun priv->msg = msgs;
321*4882a593Smuzhiyun priv->msg_idx = 0;
322*4882a593Smuzhiyun priv->msg_len = priv->msg->len;
323*4882a593Smuzhiyun priv->stop = stop;
324*4882a593Smuzhiyun priv->err = 0;
325*4882a593Smuzhiyun priv->state = HIX5I2C_STAT_INIT;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun reinit_completion(&priv->msg_complete);
328*4882a593Smuzhiyun hix5hd2_i2c_message_start(priv, stop);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun timeout = wait_for_completion_timeout(&priv->msg_complete,
331*4882a593Smuzhiyun priv->adap.timeout);
332*4882a593Smuzhiyun if (timeout == 0) {
333*4882a593Smuzhiyun priv->state = HIX5I2C_STAT_RW_ERR;
334*4882a593Smuzhiyun priv->err = -ETIMEDOUT;
335*4882a593Smuzhiyun dev_warn(priv->dev, "%s timeout=%d\n",
336*4882a593Smuzhiyun msgs->flags & I2C_M_RD ? "rx" : "tx",
337*4882a593Smuzhiyun priv->adap.timeout);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun ret = priv->state;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /*
342*4882a593Smuzhiyun * If this is the last message to be transfered (stop == 1)
343*4882a593Smuzhiyun * Then check if the bus can be brought back to idle.
344*4882a593Smuzhiyun */
345*4882a593Smuzhiyun if (priv->state == HIX5I2C_STAT_RW_SUCCESS && stop)
346*4882a593Smuzhiyun ret = hix5hd2_i2c_wait_bus_idle(priv);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun if (ret < 0)
349*4882a593Smuzhiyun hix5hd2_i2c_reset(priv);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun return priv->err;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
hix5hd2_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)354*4882a593Smuzhiyun static int hix5hd2_i2c_xfer(struct i2c_adapter *adap,
355*4882a593Smuzhiyun struct i2c_msg *msgs, int num)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun struct hix5hd2_i2c_priv *priv = i2c_get_adapdata(adap);
358*4882a593Smuzhiyun int i, ret, stop;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun pm_runtime_get_sync(priv->dev);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun for (i = 0; i < num; i++, msgs++) {
363*4882a593Smuzhiyun stop = (i == num - 1);
364*4882a593Smuzhiyun ret = hix5hd2_i2c_xfer_msg(priv, msgs, stop);
365*4882a593Smuzhiyun if (ret < 0)
366*4882a593Smuzhiyun goto out;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun ret = num;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun out:
372*4882a593Smuzhiyun pm_runtime_mark_last_busy(priv->dev);
373*4882a593Smuzhiyun pm_runtime_put_autosuspend(priv->dev);
374*4882a593Smuzhiyun return ret;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
hix5hd2_i2c_func(struct i2c_adapter * adap)377*4882a593Smuzhiyun static u32 hix5hd2_i2c_func(struct i2c_adapter *adap)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun static const struct i2c_algorithm hix5hd2_i2c_algorithm = {
383*4882a593Smuzhiyun .master_xfer = hix5hd2_i2c_xfer,
384*4882a593Smuzhiyun .functionality = hix5hd2_i2c_func,
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun
hix5hd2_i2c_probe(struct platform_device * pdev)387*4882a593Smuzhiyun static int hix5hd2_i2c_probe(struct platform_device *pdev)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
390*4882a593Smuzhiyun struct hix5hd2_i2c_priv *priv;
391*4882a593Smuzhiyun unsigned int freq;
392*4882a593Smuzhiyun int irq, ret;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
395*4882a593Smuzhiyun if (!priv)
396*4882a593Smuzhiyun return -ENOMEM;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (of_property_read_u32(np, "clock-frequency", &freq)) {
399*4882a593Smuzhiyun /* use 100k as default value */
400*4882a593Smuzhiyun priv->freq = I2C_MAX_STANDARD_MODE_FREQ;
401*4882a593Smuzhiyun } else {
402*4882a593Smuzhiyun if (freq > I2C_MAX_FAST_MODE_FREQ) {
403*4882a593Smuzhiyun priv->freq = I2C_MAX_FAST_MODE_FREQ;
404*4882a593Smuzhiyun dev_warn(priv->dev, "use max freq %d instead\n",
405*4882a593Smuzhiyun I2C_MAX_FAST_MODE_FREQ);
406*4882a593Smuzhiyun } else {
407*4882a593Smuzhiyun priv->freq = freq;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun priv->regs = devm_platform_ioremap_resource(pdev, 0);
412*4882a593Smuzhiyun if (IS_ERR(priv->regs))
413*4882a593Smuzhiyun return PTR_ERR(priv->regs);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
416*4882a593Smuzhiyun if (irq < 0)
417*4882a593Smuzhiyun return irq;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun priv->clk = devm_clk_get(&pdev->dev, NULL);
420*4882a593Smuzhiyun if (IS_ERR(priv->clk)) {
421*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot get clock\n");
422*4882a593Smuzhiyun return PTR_ERR(priv->clk);
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun clk_prepare_enable(priv->clk);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun strlcpy(priv->adap.name, "hix5hd2-i2c", sizeof(priv->adap.name));
427*4882a593Smuzhiyun priv->dev = &pdev->dev;
428*4882a593Smuzhiyun priv->adap.owner = THIS_MODULE;
429*4882a593Smuzhiyun priv->adap.algo = &hix5hd2_i2c_algorithm;
430*4882a593Smuzhiyun priv->adap.retries = 3;
431*4882a593Smuzhiyun priv->adap.dev.of_node = np;
432*4882a593Smuzhiyun priv->adap.algo_data = priv;
433*4882a593Smuzhiyun priv->adap.dev.parent = &pdev->dev;
434*4882a593Smuzhiyun i2c_set_adapdata(&priv->adap, priv);
435*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
436*4882a593Smuzhiyun spin_lock_init(&priv->lock);
437*4882a593Smuzhiyun init_completion(&priv->msg_complete);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun hix5hd2_i2c_init(priv);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, hix5hd2_i2c_irq,
442*4882a593Smuzhiyun IRQF_NO_SUSPEND, dev_name(&pdev->dev), priv);
443*4882a593Smuzhiyun if (ret != 0) {
444*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot request HS-I2C IRQ %d\n", irq);
445*4882a593Smuzhiyun goto err_clk;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(priv->dev, MSEC_PER_SEC);
449*4882a593Smuzhiyun pm_runtime_use_autosuspend(priv->dev);
450*4882a593Smuzhiyun pm_runtime_set_active(priv->dev);
451*4882a593Smuzhiyun pm_runtime_enable(priv->dev);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun ret = i2c_add_adapter(&priv->adap);
454*4882a593Smuzhiyun if (ret < 0)
455*4882a593Smuzhiyun goto err_runtime;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun return ret;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun err_runtime:
460*4882a593Smuzhiyun pm_runtime_disable(priv->dev);
461*4882a593Smuzhiyun pm_runtime_set_suspended(priv->dev);
462*4882a593Smuzhiyun err_clk:
463*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
464*4882a593Smuzhiyun return ret;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
hix5hd2_i2c_remove(struct platform_device * pdev)467*4882a593Smuzhiyun static int hix5hd2_i2c_remove(struct platform_device *pdev)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun struct hix5hd2_i2c_priv *priv = platform_get_drvdata(pdev);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun i2c_del_adapter(&priv->adap);
472*4882a593Smuzhiyun pm_runtime_disable(priv->dev);
473*4882a593Smuzhiyun pm_runtime_set_suspended(priv->dev);
474*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun return 0;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun #ifdef CONFIG_PM
hix5hd2_i2c_runtime_suspend(struct device * dev)480*4882a593Smuzhiyun static int hix5hd2_i2c_runtime_suspend(struct device *dev)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun struct hix5hd2_i2c_priv *priv = dev_get_drvdata(dev);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
hix5hd2_i2c_runtime_resume(struct device * dev)489*4882a593Smuzhiyun static int hix5hd2_i2c_runtime_resume(struct device *dev)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun struct hix5hd2_i2c_priv *priv = dev_get_drvdata(dev);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun clk_prepare_enable(priv->clk);
494*4882a593Smuzhiyun hix5hd2_i2c_init(priv);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun return 0;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun #endif
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun static const struct dev_pm_ops hix5hd2_i2c_pm_ops = {
501*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(hix5hd2_i2c_runtime_suspend,
502*4882a593Smuzhiyun hix5hd2_i2c_runtime_resume,
503*4882a593Smuzhiyun NULL)
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun static const struct of_device_id hix5hd2_i2c_match[] = {
507*4882a593Smuzhiyun { .compatible = "hisilicon,hix5hd2-i2c" },
508*4882a593Smuzhiyun {},
509*4882a593Smuzhiyun };
510*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, hix5hd2_i2c_match);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun static struct platform_driver hix5hd2_i2c_driver = {
513*4882a593Smuzhiyun .probe = hix5hd2_i2c_probe,
514*4882a593Smuzhiyun .remove = hix5hd2_i2c_remove,
515*4882a593Smuzhiyun .driver = {
516*4882a593Smuzhiyun .name = "hix5hd2-i2c",
517*4882a593Smuzhiyun .pm = &hix5hd2_i2c_pm_ops,
518*4882a593Smuzhiyun .of_match_table = hix5hd2_i2c_match,
519*4882a593Smuzhiyun },
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun module_platform_driver(hix5hd2_i2c_driver);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun MODULE_DESCRIPTION("Hix5hd2 I2C Bus driver");
525*4882a593Smuzhiyun MODULE_AUTHOR("Wei Yan <sledge.yanwei@huawei.com>");
526*4882a593Smuzhiyun MODULE_LICENSE("GPL");
527*4882a593Smuzhiyun MODULE_ALIAS("platform:hix5hd2-i2c");
528