xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-highlander.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Renesas Solutions Highlander FPGA I2C/SMBus support.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Supported devices: R0P7780LC0011RL, R0P7785LC0011RL
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2008  Paul Mundt
8*4882a593Smuzhiyun  * Copyright (C) 2008  Renesas Solutions Corp.
9*4882a593Smuzhiyun  * Copyright (C) 2008  Atom Create Engineering Co., Ltd.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/i2c.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/completion.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define SMCR		0x00
21*4882a593Smuzhiyun #define SMCR_START	(1 << 0)
22*4882a593Smuzhiyun #define SMCR_IRIC	(1 << 1)
23*4882a593Smuzhiyun #define SMCR_BBSY	(1 << 2)
24*4882a593Smuzhiyun #define SMCR_ACKE	(1 << 3)
25*4882a593Smuzhiyun #define SMCR_RST	(1 << 4)
26*4882a593Smuzhiyun #define SMCR_IEIC	(1 << 6)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define SMSMADR		0x02
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define SMMR		0x04
31*4882a593Smuzhiyun #define SMMR_MODE0	(1 << 0)
32*4882a593Smuzhiyun #define SMMR_MODE1	(1 << 1)
33*4882a593Smuzhiyun #define SMMR_CAP	(1 << 3)
34*4882a593Smuzhiyun #define SMMR_TMMD	(1 << 4)
35*4882a593Smuzhiyun #define SMMR_SP		(1 << 7)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define SMSADR		0x06
38*4882a593Smuzhiyun #define SMTRDR		0x46
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun struct highlander_i2c_dev {
41*4882a593Smuzhiyun 	struct device		*dev;
42*4882a593Smuzhiyun 	void __iomem		*base;
43*4882a593Smuzhiyun 	struct i2c_adapter	adapter;
44*4882a593Smuzhiyun 	struct completion	cmd_complete;
45*4882a593Smuzhiyun 	unsigned long		last_read_time;
46*4882a593Smuzhiyun 	int			irq;
47*4882a593Smuzhiyun 	u8			*buf;
48*4882a593Smuzhiyun 	size_t			buf_len;
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static bool iic_force_poll, iic_force_normal;
52*4882a593Smuzhiyun static int iic_timeout = 1000, iic_read_delay;
53*4882a593Smuzhiyun 
highlander_i2c_irq_enable(struct highlander_i2c_dev * dev)54*4882a593Smuzhiyun static inline void highlander_i2c_irq_enable(struct highlander_i2c_dev *dev)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	iowrite16(ioread16(dev->base + SMCR) | SMCR_IEIC, dev->base + SMCR);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
highlander_i2c_irq_disable(struct highlander_i2c_dev * dev)59*4882a593Smuzhiyun static inline void highlander_i2c_irq_disable(struct highlander_i2c_dev *dev)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	iowrite16(ioread16(dev->base + SMCR) & ~SMCR_IEIC, dev->base + SMCR);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
highlander_i2c_start(struct highlander_i2c_dev * dev)64*4882a593Smuzhiyun static inline void highlander_i2c_start(struct highlander_i2c_dev *dev)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	iowrite16(ioread16(dev->base + SMCR) | SMCR_START, dev->base + SMCR);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
highlander_i2c_done(struct highlander_i2c_dev * dev)69*4882a593Smuzhiyun static inline void highlander_i2c_done(struct highlander_i2c_dev *dev)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	iowrite16(ioread16(dev->base + SMCR) | SMCR_IRIC, dev->base + SMCR);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
highlander_i2c_setup(struct highlander_i2c_dev * dev)74*4882a593Smuzhiyun static void highlander_i2c_setup(struct highlander_i2c_dev *dev)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	u16 smmr;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	smmr = ioread16(dev->base + SMMR);
79*4882a593Smuzhiyun 	smmr |= SMMR_TMMD;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	if (iic_force_normal)
82*4882a593Smuzhiyun 		smmr &= ~SMMR_SP;
83*4882a593Smuzhiyun 	else
84*4882a593Smuzhiyun 		smmr |= SMMR_SP;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	iowrite16(smmr, dev->base + SMMR);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
smbus_write_data(u8 * src,u16 * dst,int len)89*4882a593Smuzhiyun static void smbus_write_data(u8 *src, u16 *dst, int len)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	for (; len > 1; len -= 2) {
92*4882a593Smuzhiyun 		*dst++ = be16_to_cpup((__be16 *)src);
93*4882a593Smuzhiyun 		src += 2;
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	if (len)
97*4882a593Smuzhiyun 		*dst = *src << 8;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
smbus_read_data(u16 * src,u8 * dst,int len)100*4882a593Smuzhiyun static void smbus_read_data(u16 *src, u8 *dst, int len)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	for (; len > 1; len -= 2) {
103*4882a593Smuzhiyun 		*(__be16 *)dst = cpu_to_be16p(src++);
104*4882a593Smuzhiyun 		dst += 2;
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	if (len)
108*4882a593Smuzhiyun 		*dst = *src >> 8;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
highlander_i2c_command(struct highlander_i2c_dev * dev,u8 command,int len)111*4882a593Smuzhiyun static void highlander_i2c_command(struct highlander_i2c_dev *dev,
112*4882a593Smuzhiyun 				   u8 command, int len)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	unsigned int i;
115*4882a593Smuzhiyun 	u16 cmd = (command << 8) | command;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	for (i = 0; i < len; i += 2) {
118*4882a593Smuzhiyun 		if (len - i == 1)
119*4882a593Smuzhiyun 			cmd = command << 8;
120*4882a593Smuzhiyun 		iowrite16(cmd, dev->base + SMSADR + i);
121*4882a593Smuzhiyun 		dev_dbg(dev->dev, "command data[%x] 0x%04x\n", i/2, cmd);
122*4882a593Smuzhiyun 	}
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
highlander_i2c_wait_for_bbsy(struct highlander_i2c_dev * dev)125*4882a593Smuzhiyun static int highlander_i2c_wait_for_bbsy(struct highlander_i2c_dev *dev)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	unsigned long timeout;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(iic_timeout);
130*4882a593Smuzhiyun 	while (ioread16(dev->base + SMCR) & SMCR_BBSY) {
131*4882a593Smuzhiyun 		if (time_after(jiffies, timeout)) {
132*4882a593Smuzhiyun 			dev_warn(dev->dev, "timeout waiting for bus ready\n");
133*4882a593Smuzhiyun 			return -ETIMEDOUT;
134*4882a593Smuzhiyun 		}
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 		msleep(1);
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	return 0;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
highlander_i2c_reset(struct highlander_i2c_dev * dev)142*4882a593Smuzhiyun static int highlander_i2c_reset(struct highlander_i2c_dev *dev)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	iowrite16(ioread16(dev->base + SMCR) | SMCR_RST, dev->base + SMCR);
145*4882a593Smuzhiyun 	return highlander_i2c_wait_for_bbsy(dev);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
highlander_i2c_wait_for_ack(struct highlander_i2c_dev * dev)148*4882a593Smuzhiyun static int highlander_i2c_wait_for_ack(struct highlander_i2c_dev *dev)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	u16 tmp = ioread16(dev->base + SMCR);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	if ((tmp & (SMCR_IRIC | SMCR_ACKE)) == SMCR_ACKE) {
153*4882a593Smuzhiyun 		dev_warn(dev->dev, "ack abnormality\n");
154*4882a593Smuzhiyun 		return highlander_i2c_reset(dev);
155*4882a593Smuzhiyun 	}
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	return 0;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
highlander_i2c_irq(int irq,void * dev_id)160*4882a593Smuzhiyun static irqreturn_t highlander_i2c_irq(int irq, void *dev_id)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	struct highlander_i2c_dev *dev = dev_id;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	highlander_i2c_done(dev);
165*4882a593Smuzhiyun 	complete(&dev->cmd_complete);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	return IRQ_HANDLED;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
highlander_i2c_poll(struct highlander_i2c_dev * dev)170*4882a593Smuzhiyun static void highlander_i2c_poll(struct highlander_i2c_dev *dev)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	unsigned long timeout;
173*4882a593Smuzhiyun 	u16 smcr;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(iic_timeout);
176*4882a593Smuzhiyun 	for (;;) {
177*4882a593Smuzhiyun 		smcr = ioread16(dev->base + SMCR);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 		/*
180*4882a593Smuzhiyun 		 * Don't bother checking ACKE here, this and the reset
181*4882a593Smuzhiyun 		 * are handled in highlander_i2c_wait_xfer_done() when
182*4882a593Smuzhiyun 		 * waiting for the ACK.
183*4882a593Smuzhiyun 		 */
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 		if (smcr & SMCR_IRIC)
186*4882a593Smuzhiyun 			return;
187*4882a593Smuzhiyun 		if (time_after(jiffies, timeout))
188*4882a593Smuzhiyun 			break;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 		cpu_relax();
191*4882a593Smuzhiyun 		cond_resched();
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	dev_err(dev->dev, "polling timed out\n");
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
highlander_i2c_wait_xfer_done(struct highlander_i2c_dev * dev)197*4882a593Smuzhiyun static inline int highlander_i2c_wait_xfer_done(struct highlander_i2c_dev *dev)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	if (dev->irq)
200*4882a593Smuzhiyun 		wait_for_completion_timeout(&dev->cmd_complete,
201*4882a593Smuzhiyun 					  msecs_to_jiffies(iic_timeout));
202*4882a593Smuzhiyun 	else
203*4882a593Smuzhiyun 		/* busy looping, the IRQ of champions */
204*4882a593Smuzhiyun 		highlander_i2c_poll(dev);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	return highlander_i2c_wait_for_ack(dev);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
highlander_i2c_read(struct highlander_i2c_dev * dev)209*4882a593Smuzhiyun static int highlander_i2c_read(struct highlander_i2c_dev *dev)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	int i, cnt;
212*4882a593Smuzhiyun 	u16 data[16];
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	if (highlander_i2c_wait_for_bbsy(dev))
215*4882a593Smuzhiyun 		return -EAGAIN;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	highlander_i2c_start(dev);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	if (highlander_i2c_wait_xfer_done(dev)) {
220*4882a593Smuzhiyun 		dev_err(dev->dev, "Arbitration loss\n");
221*4882a593Smuzhiyun 		return -EAGAIN;
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/*
225*4882a593Smuzhiyun 	 * The R0P7780LC0011RL FPGA needs a significant delay between
226*4882a593Smuzhiyun 	 * data read cycles, otherwise the transceiver gets confused and
227*4882a593Smuzhiyun 	 * garbage is returned when the read is subsequently aborted.
228*4882a593Smuzhiyun 	 *
229*4882a593Smuzhiyun 	 * It is not sufficient to wait for BBSY.
230*4882a593Smuzhiyun 	 *
231*4882a593Smuzhiyun 	 * While this generally only applies to the older SH7780-based
232*4882a593Smuzhiyun 	 * Highlanders, the same issue can be observed on SH7785 ones,
233*4882a593Smuzhiyun 	 * albeit less frequently. SH7780-based Highlanders may need
234*4882a593Smuzhiyun 	 * this to be as high as 1000 ms.
235*4882a593Smuzhiyun 	 */
236*4882a593Smuzhiyun 	if (iic_read_delay && time_before(jiffies, dev->last_read_time +
237*4882a593Smuzhiyun 				 msecs_to_jiffies(iic_read_delay)))
238*4882a593Smuzhiyun 		msleep(jiffies_to_msecs((dev->last_read_time +
239*4882a593Smuzhiyun 				msecs_to_jiffies(iic_read_delay)) - jiffies));
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	cnt = (dev->buf_len + 1) >> 1;
242*4882a593Smuzhiyun 	for (i = 0; i < cnt; i++) {
243*4882a593Smuzhiyun 		data[i] = ioread16(dev->base + SMTRDR + (i * sizeof(u16)));
244*4882a593Smuzhiyun 		dev_dbg(dev->dev, "read data[%x] 0x%04x\n", i, data[i]);
245*4882a593Smuzhiyun 	}
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	smbus_read_data(data, dev->buf, dev->buf_len);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	dev->last_read_time = jiffies;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
highlander_i2c_write(struct highlander_i2c_dev * dev)254*4882a593Smuzhiyun static int highlander_i2c_write(struct highlander_i2c_dev *dev)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	int i, cnt;
257*4882a593Smuzhiyun 	u16 data[16];
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	smbus_write_data(dev->buf, data, dev->buf_len);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	cnt = (dev->buf_len + 1) >> 1;
262*4882a593Smuzhiyun 	for (i = 0; i < cnt; i++) {
263*4882a593Smuzhiyun 		iowrite16(data[i], dev->base + SMTRDR + (i * sizeof(u16)));
264*4882a593Smuzhiyun 		dev_dbg(dev->dev, "write data[%x] 0x%04x\n", i, data[i]);
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (highlander_i2c_wait_for_bbsy(dev))
268*4882a593Smuzhiyun 		return -EAGAIN;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	highlander_i2c_start(dev);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	return highlander_i2c_wait_xfer_done(dev);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
highlander_i2c_smbus_xfer(struct i2c_adapter * adap,u16 addr,unsigned short flags,char read_write,u8 command,int size,union i2c_smbus_data * data)275*4882a593Smuzhiyun static int highlander_i2c_smbus_xfer(struct i2c_adapter *adap, u16 addr,
276*4882a593Smuzhiyun 				  unsigned short flags, char read_write,
277*4882a593Smuzhiyun 				  u8 command, int size,
278*4882a593Smuzhiyun 				  union i2c_smbus_data *data)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	struct highlander_i2c_dev *dev = i2c_get_adapdata(adap);
281*4882a593Smuzhiyun 	u16 tmp;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	init_completion(&dev->cmd_complete);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	dev_dbg(dev->dev, "addr %04x, command %02x, read_write %d, size %d\n",
286*4882a593Smuzhiyun 		addr, command, read_write, size);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	/*
289*4882a593Smuzhiyun 	 * Set up the buffer and transfer size
290*4882a593Smuzhiyun 	 */
291*4882a593Smuzhiyun 	switch (size) {
292*4882a593Smuzhiyun 	case I2C_SMBUS_BYTE_DATA:
293*4882a593Smuzhiyun 		dev->buf = &data->byte;
294*4882a593Smuzhiyun 		dev->buf_len = 1;
295*4882a593Smuzhiyun 		break;
296*4882a593Smuzhiyun 	case I2C_SMBUS_I2C_BLOCK_DATA:
297*4882a593Smuzhiyun 		dev->buf = &data->block[1];
298*4882a593Smuzhiyun 		dev->buf_len = data->block[0];
299*4882a593Smuzhiyun 		break;
300*4882a593Smuzhiyun 	default:
301*4882a593Smuzhiyun 		dev_err(dev->dev, "unsupported command %d\n", size);
302*4882a593Smuzhiyun 		return -EINVAL;
303*4882a593Smuzhiyun 	}
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/*
306*4882a593Smuzhiyun 	 * Encode the mode setting
307*4882a593Smuzhiyun 	 */
308*4882a593Smuzhiyun 	tmp = ioread16(dev->base + SMMR);
309*4882a593Smuzhiyun 	tmp &= ~(SMMR_MODE0 | SMMR_MODE1);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	switch (dev->buf_len) {
312*4882a593Smuzhiyun 	case 1:
313*4882a593Smuzhiyun 		/* default */
314*4882a593Smuzhiyun 		break;
315*4882a593Smuzhiyun 	case 8:
316*4882a593Smuzhiyun 		tmp |= SMMR_MODE0;
317*4882a593Smuzhiyun 		break;
318*4882a593Smuzhiyun 	case 16:
319*4882a593Smuzhiyun 		tmp |= SMMR_MODE1;
320*4882a593Smuzhiyun 		break;
321*4882a593Smuzhiyun 	case 32:
322*4882a593Smuzhiyun 		tmp |= (SMMR_MODE0 | SMMR_MODE1);
323*4882a593Smuzhiyun 		break;
324*4882a593Smuzhiyun 	default:
325*4882a593Smuzhiyun 		dev_err(dev->dev, "unsupported xfer size %zu\n", dev->buf_len);
326*4882a593Smuzhiyun 		return -EINVAL;
327*4882a593Smuzhiyun 	}
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	iowrite16(tmp, dev->base + SMMR);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* Ensure we're in a sane state */
332*4882a593Smuzhiyun 	highlander_i2c_done(dev);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	/* Set slave address */
335*4882a593Smuzhiyun 	iowrite16((addr << 1) | read_write, dev->base + SMSMADR);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	highlander_i2c_command(dev, command, dev->buf_len);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if (read_write == I2C_SMBUS_READ)
340*4882a593Smuzhiyun 		return highlander_i2c_read(dev);
341*4882a593Smuzhiyun 	else
342*4882a593Smuzhiyun 		return highlander_i2c_write(dev);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
highlander_i2c_func(struct i2c_adapter * adapter)345*4882a593Smuzhiyun static u32 highlander_i2c_func(struct i2c_adapter *adapter)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	return I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_I2C_BLOCK;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun static const struct i2c_algorithm highlander_i2c_algo = {
351*4882a593Smuzhiyun 	.smbus_xfer	= highlander_i2c_smbus_xfer,
352*4882a593Smuzhiyun 	.functionality	= highlander_i2c_func,
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun 
highlander_i2c_probe(struct platform_device * pdev)355*4882a593Smuzhiyun static int highlander_i2c_probe(struct platform_device *pdev)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct highlander_i2c_dev *dev;
358*4882a593Smuzhiyun 	struct i2c_adapter *adap;
359*4882a593Smuzhiyun 	struct resource *res;
360*4882a593Smuzhiyun 	int ret;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
363*4882a593Smuzhiyun 	if (unlikely(!res)) {
364*4882a593Smuzhiyun 		dev_err(&pdev->dev, "no mem resource\n");
365*4882a593Smuzhiyun 		return -ENODEV;
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	dev = kzalloc(sizeof(struct highlander_i2c_dev), GFP_KERNEL);
369*4882a593Smuzhiyun 	if (unlikely(!dev))
370*4882a593Smuzhiyun 		return -ENOMEM;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	dev->base = ioremap(res->start, resource_size(res));
373*4882a593Smuzhiyun 	if (unlikely(!dev->base)) {
374*4882a593Smuzhiyun 		ret = -ENXIO;
375*4882a593Smuzhiyun 		goto err;
376*4882a593Smuzhiyun 	}
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	dev->dev = &pdev->dev;
379*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dev);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	dev->irq = platform_get_irq(pdev, 0);
382*4882a593Smuzhiyun 	if (dev->irq < 0 || iic_force_poll)
383*4882a593Smuzhiyun 		dev->irq = 0;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	if (dev->irq) {
386*4882a593Smuzhiyun 		ret = request_irq(dev->irq, highlander_i2c_irq, 0,
387*4882a593Smuzhiyun 				  pdev->name, dev);
388*4882a593Smuzhiyun 		if (unlikely(ret))
389*4882a593Smuzhiyun 			goto err_unmap;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 		highlander_i2c_irq_enable(dev);
392*4882a593Smuzhiyun 	} else {
393*4882a593Smuzhiyun 		dev_notice(&pdev->dev, "no IRQ, using polling mode\n");
394*4882a593Smuzhiyun 		highlander_i2c_irq_disable(dev);
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	dev->last_read_time = jiffies;	/* initial read jiffies */
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	highlander_i2c_setup(dev);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	adap = &dev->adapter;
402*4882a593Smuzhiyun 	i2c_set_adapdata(adap, dev);
403*4882a593Smuzhiyun 	adap->owner = THIS_MODULE;
404*4882a593Smuzhiyun 	adap->class = I2C_CLASS_HWMON;
405*4882a593Smuzhiyun 	strlcpy(adap->name, "HL FPGA I2C adapter", sizeof(adap->name));
406*4882a593Smuzhiyun 	adap->algo = &highlander_i2c_algo;
407*4882a593Smuzhiyun 	adap->dev.parent = &pdev->dev;
408*4882a593Smuzhiyun 	adap->nr = pdev->id;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	/*
411*4882a593Smuzhiyun 	 * Reset the adapter
412*4882a593Smuzhiyun 	 */
413*4882a593Smuzhiyun 	ret = highlander_i2c_reset(dev);
414*4882a593Smuzhiyun 	if (unlikely(ret)) {
415*4882a593Smuzhiyun 		dev_err(&pdev->dev, "controller didn't come up\n");
416*4882a593Smuzhiyun 		goto err_free_irq;
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	ret = i2c_add_numbered_adapter(adap);
420*4882a593Smuzhiyun 	if (unlikely(ret)) {
421*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failure adding adapter\n");
422*4882a593Smuzhiyun 		goto err_free_irq;
423*4882a593Smuzhiyun 	}
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	return 0;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun err_free_irq:
428*4882a593Smuzhiyun 	if (dev->irq)
429*4882a593Smuzhiyun 		free_irq(dev->irq, dev);
430*4882a593Smuzhiyun err_unmap:
431*4882a593Smuzhiyun 	iounmap(dev->base);
432*4882a593Smuzhiyun err:
433*4882a593Smuzhiyun 	kfree(dev);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	return ret;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
highlander_i2c_remove(struct platform_device * pdev)438*4882a593Smuzhiyun static int highlander_i2c_remove(struct platform_device *pdev)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	struct highlander_i2c_dev *dev = platform_get_drvdata(pdev);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	i2c_del_adapter(&dev->adapter);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	if (dev->irq)
445*4882a593Smuzhiyun 		free_irq(dev->irq, dev);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	iounmap(dev->base);
448*4882a593Smuzhiyun 	kfree(dev);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	return 0;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun static struct platform_driver highlander_i2c_driver = {
454*4882a593Smuzhiyun 	.driver		= {
455*4882a593Smuzhiyun 		.name	= "i2c-highlander",
456*4882a593Smuzhiyun 	},
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	.probe		= highlander_i2c_probe,
459*4882a593Smuzhiyun 	.remove		= highlander_i2c_remove,
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun module_platform_driver(highlander_i2c_driver);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun MODULE_AUTHOR("Paul Mundt");
465*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas Highlander FPGA I2C/SMBus adapter");
466*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun module_param(iic_force_poll, bool, 0);
469*4882a593Smuzhiyun module_param(iic_force_normal, bool, 0);
470*4882a593Smuzhiyun module_param(iic_timeout, int, 0);
471*4882a593Smuzhiyun module_param(iic_read_delay, int, 0);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun MODULE_PARM_DESC(iic_force_poll, "Force polling mode");
474*4882a593Smuzhiyun MODULE_PARM_DESC(iic_force_normal,
475*4882a593Smuzhiyun 		 "Force normal mode (100 kHz), default is fast mode (400 kHz)");
476*4882a593Smuzhiyun MODULE_PARM_DESC(iic_timeout, "Set timeout value in msecs (default 1000 ms)");
477*4882a593Smuzhiyun MODULE_PARM_DESC(iic_read_delay,
478*4882a593Smuzhiyun 		 "Delay between data read cycles (default 0 ms)");
479