xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-fsi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * FSI-attached I2C master algorithm
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2018 IBM Corporation
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
8*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License
9*4882a593Smuzhiyun  * as published by the Free Software Foundation; either version
10*4882a593Smuzhiyun  * 2 of the License, or (at your option) any later version.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/bitfield.h>
14*4882a593Smuzhiyun #include <linux/bitops.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/device.h>
17*4882a593Smuzhiyun #include <linux/errno.h>
18*4882a593Smuzhiyun #include <linux/fsi.h>
19*4882a593Smuzhiyun #include <linux/i2c.h>
20*4882a593Smuzhiyun #include <linux/jiffies.h>
21*4882a593Smuzhiyun #include <linux/kernel.h>
22*4882a593Smuzhiyun #include <linux/list.h>
23*4882a593Smuzhiyun #include <linux/module.h>
24*4882a593Smuzhiyun #include <linux/mutex.h>
25*4882a593Smuzhiyun #include <linux/of.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define FSI_ENGID_I2C		0x7
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define I2C_DEFAULT_CLK_DIV	6
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* i2c registers */
33*4882a593Smuzhiyun #define I2C_FSI_FIFO		0x00
34*4882a593Smuzhiyun #define I2C_FSI_CMD		0x04
35*4882a593Smuzhiyun #define I2C_FSI_MODE		0x08
36*4882a593Smuzhiyun #define I2C_FSI_WATER_MARK	0x0C
37*4882a593Smuzhiyun #define I2C_FSI_INT_MASK	0x10
38*4882a593Smuzhiyun #define I2C_FSI_INT_COND	0x14
39*4882a593Smuzhiyun #define I2C_FSI_OR_INT_MASK	0x14
40*4882a593Smuzhiyun #define I2C_FSI_INTS		0x18
41*4882a593Smuzhiyun #define I2C_FSI_AND_INT_MASK	0x18
42*4882a593Smuzhiyun #define I2C_FSI_STAT		0x1C
43*4882a593Smuzhiyun #define I2C_FSI_RESET_I2C	0x1C
44*4882a593Smuzhiyun #define I2C_FSI_ESTAT		0x20
45*4882a593Smuzhiyun #define I2C_FSI_RESET_ERR	0x20
46*4882a593Smuzhiyun #define I2C_FSI_RESID_LEN	0x24
47*4882a593Smuzhiyun #define I2C_FSI_SET_SCL		0x24
48*4882a593Smuzhiyun #define I2C_FSI_PORT_BUSY	0x28
49*4882a593Smuzhiyun #define I2C_FSI_RESET_SCL	0x2C
50*4882a593Smuzhiyun #define I2C_FSI_SET_SDA		0x30
51*4882a593Smuzhiyun #define I2C_FSI_RESET_SDA	0x34
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* cmd register */
54*4882a593Smuzhiyun #define I2C_CMD_WITH_START	BIT(31)
55*4882a593Smuzhiyun #define I2C_CMD_WITH_ADDR	BIT(30)
56*4882a593Smuzhiyun #define I2C_CMD_RD_CONT		BIT(29)
57*4882a593Smuzhiyun #define I2C_CMD_WITH_STOP	BIT(28)
58*4882a593Smuzhiyun #define I2C_CMD_FORCELAUNCH	BIT(27)
59*4882a593Smuzhiyun #define I2C_CMD_ADDR		GENMASK(23, 17)
60*4882a593Smuzhiyun #define I2C_CMD_READ		BIT(16)
61*4882a593Smuzhiyun #define I2C_CMD_LEN		GENMASK(15, 0)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* mode register */
64*4882a593Smuzhiyun #define I2C_MODE_CLKDIV		GENMASK(31, 16)
65*4882a593Smuzhiyun #define I2C_MODE_PORT		GENMASK(15, 10)
66*4882a593Smuzhiyun #define I2C_MODE_ENHANCED	BIT(3)
67*4882a593Smuzhiyun #define I2C_MODE_DIAG		BIT(2)
68*4882a593Smuzhiyun #define I2C_MODE_PACE_ALLOW	BIT(1)
69*4882a593Smuzhiyun #define I2C_MODE_WRAP		BIT(0)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* watermark register */
72*4882a593Smuzhiyun #define I2C_WATERMARK_HI	GENMASK(15, 12)
73*4882a593Smuzhiyun #define I2C_WATERMARK_LO	GENMASK(7, 4)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define I2C_FIFO_HI_LVL		4
76*4882a593Smuzhiyun #define I2C_FIFO_LO_LVL		4
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* interrupt register */
79*4882a593Smuzhiyun #define I2C_INT_INV_CMD		BIT(15)
80*4882a593Smuzhiyun #define I2C_INT_PARITY		BIT(14)
81*4882a593Smuzhiyun #define I2C_INT_BE_OVERRUN	BIT(13)
82*4882a593Smuzhiyun #define I2C_INT_BE_ACCESS	BIT(12)
83*4882a593Smuzhiyun #define I2C_INT_LOST_ARB	BIT(11)
84*4882a593Smuzhiyun #define I2C_INT_NACK		BIT(10)
85*4882a593Smuzhiyun #define I2C_INT_DAT_REQ		BIT(9)
86*4882a593Smuzhiyun #define I2C_INT_CMD_COMP	BIT(8)
87*4882a593Smuzhiyun #define I2C_INT_STOP_ERR	BIT(7)
88*4882a593Smuzhiyun #define I2C_INT_BUSY		BIT(6)
89*4882a593Smuzhiyun #define I2C_INT_IDLE		BIT(5)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* status register */
92*4882a593Smuzhiyun #define I2C_STAT_INV_CMD	BIT(31)
93*4882a593Smuzhiyun #define I2C_STAT_PARITY		BIT(30)
94*4882a593Smuzhiyun #define I2C_STAT_BE_OVERRUN	BIT(29)
95*4882a593Smuzhiyun #define I2C_STAT_BE_ACCESS	BIT(28)
96*4882a593Smuzhiyun #define I2C_STAT_LOST_ARB	BIT(27)
97*4882a593Smuzhiyun #define I2C_STAT_NACK		BIT(26)
98*4882a593Smuzhiyun #define I2C_STAT_DAT_REQ	BIT(25)
99*4882a593Smuzhiyun #define I2C_STAT_CMD_COMP	BIT(24)
100*4882a593Smuzhiyun #define I2C_STAT_STOP_ERR	BIT(23)
101*4882a593Smuzhiyun #define I2C_STAT_MAX_PORT	GENMASK(22, 16)
102*4882a593Smuzhiyun #define I2C_STAT_ANY_INT	BIT(15)
103*4882a593Smuzhiyun #define I2C_STAT_SCL_IN		BIT(11)
104*4882a593Smuzhiyun #define I2C_STAT_SDA_IN		BIT(10)
105*4882a593Smuzhiyun #define I2C_STAT_PORT_BUSY	BIT(9)
106*4882a593Smuzhiyun #define I2C_STAT_SELF_BUSY	BIT(8)
107*4882a593Smuzhiyun #define I2C_STAT_FIFO_COUNT	GENMASK(7, 0)
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define I2C_STAT_ERR		(I2C_STAT_INV_CMD |			\
110*4882a593Smuzhiyun 				 I2C_STAT_PARITY |			\
111*4882a593Smuzhiyun 				 I2C_STAT_BE_OVERRUN |			\
112*4882a593Smuzhiyun 				 I2C_STAT_BE_ACCESS |			\
113*4882a593Smuzhiyun 				 I2C_STAT_LOST_ARB |			\
114*4882a593Smuzhiyun 				 I2C_STAT_NACK |			\
115*4882a593Smuzhiyun 				 I2C_STAT_STOP_ERR)
116*4882a593Smuzhiyun #define I2C_STAT_ANY_RESP	(I2C_STAT_ERR |				\
117*4882a593Smuzhiyun 				 I2C_STAT_DAT_REQ |			\
118*4882a593Smuzhiyun 				 I2C_STAT_CMD_COMP)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* extended status register */
121*4882a593Smuzhiyun #define I2C_ESTAT_FIFO_SZ	GENMASK(31, 24)
122*4882a593Smuzhiyun #define I2C_ESTAT_SCL_IN_SY	BIT(15)
123*4882a593Smuzhiyun #define I2C_ESTAT_SDA_IN_SY	BIT(14)
124*4882a593Smuzhiyun #define I2C_ESTAT_S_SCL		BIT(13)
125*4882a593Smuzhiyun #define I2C_ESTAT_S_SDA		BIT(12)
126*4882a593Smuzhiyun #define I2C_ESTAT_M_SCL		BIT(11)
127*4882a593Smuzhiyun #define I2C_ESTAT_M_SDA		BIT(10)
128*4882a593Smuzhiyun #define I2C_ESTAT_HI_WATER	BIT(9)
129*4882a593Smuzhiyun #define I2C_ESTAT_LO_WATER	BIT(8)
130*4882a593Smuzhiyun #define I2C_ESTAT_PORT_BUSY	BIT(7)
131*4882a593Smuzhiyun #define I2C_ESTAT_SELF_BUSY	BIT(6)
132*4882a593Smuzhiyun #define I2C_ESTAT_VERSION	GENMASK(4, 0)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /* port busy register */
135*4882a593Smuzhiyun #define I2C_PORT_BUSY_RESET	BIT(31)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* wait for command complete or data request */
138*4882a593Smuzhiyun #define I2C_CMD_SLEEP_MAX_US	500
139*4882a593Smuzhiyun #define I2C_CMD_SLEEP_MIN_US	50
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /* wait after reset; choose time from legacy driver */
142*4882a593Smuzhiyun #define I2C_RESET_SLEEP_MAX_US	2000
143*4882a593Smuzhiyun #define I2C_RESET_SLEEP_MIN_US	1000
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /* choose timeout length from legacy driver; it's well tested */
146*4882a593Smuzhiyun #define I2C_ABORT_TIMEOUT	msecs_to_jiffies(100)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun struct fsi_i2c_master {
149*4882a593Smuzhiyun 	struct fsi_device	*fsi;
150*4882a593Smuzhiyun 	u8			fifo_size;
151*4882a593Smuzhiyun 	struct list_head	ports;
152*4882a593Smuzhiyun 	struct mutex		lock;
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun struct fsi_i2c_port {
156*4882a593Smuzhiyun 	struct list_head	list;
157*4882a593Smuzhiyun 	struct i2c_adapter	adapter;
158*4882a593Smuzhiyun 	struct fsi_i2c_master	*master;
159*4882a593Smuzhiyun 	u16			port;
160*4882a593Smuzhiyun 	u16			xfrd;
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
fsi_i2c_read_reg(struct fsi_device * fsi,unsigned int reg,u32 * data)163*4882a593Smuzhiyun static int fsi_i2c_read_reg(struct fsi_device *fsi, unsigned int reg,
164*4882a593Smuzhiyun 			    u32 *data)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	int rc;
167*4882a593Smuzhiyun 	__be32 data_be;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	rc = fsi_device_read(fsi, reg, &data_be, sizeof(data_be));
170*4882a593Smuzhiyun 	if (rc)
171*4882a593Smuzhiyun 		return rc;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	*data = be32_to_cpu(data_be);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
fsi_i2c_write_reg(struct fsi_device * fsi,unsigned int reg,u32 * data)178*4882a593Smuzhiyun static int fsi_i2c_write_reg(struct fsi_device *fsi, unsigned int reg,
179*4882a593Smuzhiyun 			     u32 *data)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	__be32 data_be = cpu_to_be32p(data);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	return fsi_device_write(fsi, reg, &data_be, sizeof(data_be));
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
fsi_i2c_dev_init(struct fsi_i2c_master * i2c)186*4882a593Smuzhiyun static int fsi_i2c_dev_init(struct fsi_i2c_master *i2c)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	int rc;
189*4882a593Smuzhiyun 	u32 mode = I2C_MODE_ENHANCED, extended_status, watermark;
190*4882a593Smuzhiyun 	u32 interrupt = 0;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* since we use polling, disable interrupts */
193*4882a593Smuzhiyun 	rc = fsi_i2c_write_reg(i2c->fsi, I2C_FSI_INT_MASK, &interrupt);
194*4882a593Smuzhiyun 	if (rc)
195*4882a593Smuzhiyun 		return rc;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	mode |= FIELD_PREP(I2C_MODE_CLKDIV, I2C_DEFAULT_CLK_DIV);
198*4882a593Smuzhiyun 	rc = fsi_i2c_write_reg(i2c->fsi, I2C_FSI_MODE, &mode);
199*4882a593Smuzhiyun 	if (rc)
200*4882a593Smuzhiyun 		return rc;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	rc = fsi_i2c_read_reg(i2c->fsi, I2C_FSI_ESTAT, &extended_status);
203*4882a593Smuzhiyun 	if (rc)
204*4882a593Smuzhiyun 		return rc;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	i2c->fifo_size = FIELD_GET(I2C_ESTAT_FIFO_SZ, extended_status);
207*4882a593Smuzhiyun 	watermark = FIELD_PREP(I2C_WATERMARK_HI,
208*4882a593Smuzhiyun 			       i2c->fifo_size - I2C_FIFO_HI_LVL);
209*4882a593Smuzhiyun 	watermark |= FIELD_PREP(I2C_WATERMARK_LO, I2C_FIFO_LO_LVL);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	return fsi_i2c_write_reg(i2c->fsi, I2C_FSI_WATER_MARK, &watermark);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
fsi_i2c_set_port(struct fsi_i2c_port * port)214*4882a593Smuzhiyun static int fsi_i2c_set_port(struct fsi_i2c_port *port)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	int rc;
217*4882a593Smuzhiyun 	struct fsi_device *fsi = port->master->fsi;
218*4882a593Smuzhiyun 	u32 mode, dummy = 0;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	rc = fsi_i2c_read_reg(fsi, I2C_FSI_MODE, &mode);
221*4882a593Smuzhiyun 	if (rc)
222*4882a593Smuzhiyun 		return rc;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	if (FIELD_GET(I2C_MODE_PORT, mode) == port->port)
225*4882a593Smuzhiyun 		return 0;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	mode = (mode & ~I2C_MODE_PORT) | FIELD_PREP(I2C_MODE_PORT, port->port);
228*4882a593Smuzhiyun 	rc = fsi_i2c_write_reg(fsi, I2C_FSI_MODE, &mode);
229*4882a593Smuzhiyun 	if (rc)
230*4882a593Smuzhiyun 		return rc;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	/* reset engine when port is changed */
233*4882a593Smuzhiyun 	return fsi_i2c_write_reg(fsi, I2C_FSI_RESET_ERR, &dummy);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
fsi_i2c_start(struct fsi_i2c_port * port,struct i2c_msg * msg,bool stop)236*4882a593Smuzhiyun static int fsi_i2c_start(struct fsi_i2c_port *port, struct i2c_msg *msg,
237*4882a593Smuzhiyun 			 bool stop)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	struct fsi_i2c_master *i2c = port->master;
240*4882a593Smuzhiyun 	u32 cmd = I2C_CMD_WITH_START | I2C_CMD_WITH_ADDR;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	port->xfrd = 0;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if (msg->flags & I2C_M_RD)
245*4882a593Smuzhiyun 		cmd |= I2C_CMD_READ;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	if (stop || msg->flags & I2C_M_STOP)
248*4882a593Smuzhiyun 		cmd |= I2C_CMD_WITH_STOP;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	cmd |= FIELD_PREP(I2C_CMD_ADDR, msg->addr);
251*4882a593Smuzhiyun 	cmd |= FIELD_PREP(I2C_CMD_LEN, msg->len);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	return fsi_i2c_write_reg(i2c->fsi, I2C_FSI_CMD, &cmd);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
fsi_i2c_get_op_bytes(int op_bytes)256*4882a593Smuzhiyun static int fsi_i2c_get_op_bytes(int op_bytes)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	/* fsi is limited to max 4 byte aligned ops */
259*4882a593Smuzhiyun 	if (op_bytes > 4)
260*4882a593Smuzhiyun 		return 4;
261*4882a593Smuzhiyun 	else if (op_bytes == 3)
262*4882a593Smuzhiyun 		return 2;
263*4882a593Smuzhiyun 	return op_bytes;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
fsi_i2c_write_fifo(struct fsi_i2c_port * port,struct i2c_msg * msg,u8 fifo_count)266*4882a593Smuzhiyun static int fsi_i2c_write_fifo(struct fsi_i2c_port *port, struct i2c_msg *msg,
267*4882a593Smuzhiyun 			      u8 fifo_count)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	int write;
270*4882a593Smuzhiyun 	int rc;
271*4882a593Smuzhiyun 	struct fsi_i2c_master *i2c = port->master;
272*4882a593Smuzhiyun 	int bytes_to_write = i2c->fifo_size - fifo_count;
273*4882a593Smuzhiyun 	int bytes_remaining = msg->len - port->xfrd;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	bytes_to_write = min(bytes_to_write, bytes_remaining);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	while (bytes_to_write) {
278*4882a593Smuzhiyun 		write = fsi_i2c_get_op_bytes(bytes_to_write);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 		rc = fsi_device_write(i2c->fsi, I2C_FSI_FIFO,
281*4882a593Smuzhiyun 				      &msg->buf[port->xfrd], write);
282*4882a593Smuzhiyun 		if (rc)
283*4882a593Smuzhiyun 			return rc;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 		port->xfrd += write;
286*4882a593Smuzhiyun 		bytes_to_write -= write;
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	return 0;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
fsi_i2c_read_fifo(struct fsi_i2c_port * port,struct i2c_msg * msg,u8 fifo_count)292*4882a593Smuzhiyun static int fsi_i2c_read_fifo(struct fsi_i2c_port *port, struct i2c_msg *msg,
293*4882a593Smuzhiyun 			     u8 fifo_count)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	int read;
296*4882a593Smuzhiyun 	int rc;
297*4882a593Smuzhiyun 	struct fsi_i2c_master *i2c = port->master;
298*4882a593Smuzhiyun 	int bytes_to_read;
299*4882a593Smuzhiyun 	int xfr_remaining = msg->len - port->xfrd;
300*4882a593Smuzhiyun 	u32 dummy;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	bytes_to_read = min_t(int, fifo_count, xfr_remaining);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	while (bytes_to_read) {
305*4882a593Smuzhiyun 		read = fsi_i2c_get_op_bytes(bytes_to_read);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 		if (xfr_remaining) {
308*4882a593Smuzhiyun 			rc = fsi_device_read(i2c->fsi, I2C_FSI_FIFO,
309*4882a593Smuzhiyun 					     &msg->buf[port->xfrd], read);
310*4882a593Smuzhiyun 			if (rc)
311*4882a593Smuzhiyun 				return rc;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 			port->xfrd += read;
314*4882a593Smuzhiyun 			xfr_remaining -= read;
315*4882a593Smuzhiyun 		} else {
316*4882a593Smuzhiyun 			/* no more buffer but data in fifo, need to clear it */
317*4882a593Smuzhiyun 			rc = fsi_device_read(i2c->fsi, I2C_FSI_FIFO, &dummy,
318*4882a593Smuzhiyun 					     read);
319*4882a593Smuzhiyun 			if (rc)
320*4882a593Smuzhiyun 				return rc;
321*4882a593Smuzhiyun 		}
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 		bytes_to_read -= read;
324*4882a593Smuzhiyun 	}
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
fsi_i2c_get_scl(struct i2c_adapter * adap)329*4882a593Smuzhiyun static int fsi_i2c_get_scl(struct i2c_adapter *adap)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	u32 stat = 0;
332*4882a593Smuzhiyun 	struct fsi_i2c_port *port = adap->algo_data;
333*4882a593Smuzhiyun 	struct fsi_i2c_master *i2c = port->master;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	fsi_i2c_read_reg(i2c->fsi, I2C_FSI_STAT, &stat);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	return !!(stat & I2C_STAT_SCL_IN);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
fsi_i2c_set_scl(struct i2c_adapter * adap,int val)340*4882a593Smuzhiyun static void fsi_i2c_set_scl(struct i2c_adapter *adap, int val)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	u32 dummy = 0;
343*4882a593Smuzhiyun 	struct fsi_i2c_port *port = adap->algo_data;
344*4882a593Smuzhiyun 	struct fsi_i2c_master *i2c = port->master;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	if (val)
347*4882a593Smuzhiyun 		fsi_i2c_write_reg(i2c->fsi, I2C_FSI_SET_SCL, &dummy);
348*4882a593Smuzhiyun 	else
349*4882a593Smuzhiyun 		fsi_i2c_write_reg(i2c->fsi, I2C_FSI_RESET_SCL, &dummy);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
fsi_i2c_get_sda(struct i2c_adapter * adap)352*4882a593Smuzhiyun static int fsi_i2c_get_sda(struct i2c_adapter *adap)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	u32 stat = 0;
355*4882a593Smuzhiyun 	struct fsi_i2c_port *port = adap->algo_data;
356*4882a593Smuzhiyun 	struct fsi_i2c_master *i2c = port->master;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	fsi_i2c_read_reg(i2c->fsi, I2C_FSI_STAT, &stat);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	return !!(stat & I2C_STAT_SDA_IN);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
fsi_i2c_set_sda(struct i2c_adapter * adap,int val)363*4882a593Smuzhiyun static void fsi_i2c_set_sda(struct i2c_adapter *adap, int val)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	u32 dummy = 0;
366*4882a593Smuzhiyun 	struct fsi_i2c_port *port = adap->algo_data;
367*4882a593Smuzhiyun 	struct fsi_i2c_master *i2c = port->master;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	if (val)
370*4882a593Smuzhiyun 		fsi_i2c_write_reg(i2c->fsi, I2C_FSI_SET_SDA, &dummy);
371*4882a593Smuzhiyun 	else
372*4882a593Smuzhiyun 		fsi_i2c_write_reg(i2c->fsi, I2C_FSI_RESET_SDA, &dummy);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
fsi_i2c_prepare_recovery(struct i2c_adapter * adap)375*4882a593Smuzhiyun static void fsi_i2c_prepare_recovery(struct i2c_adapter *adap)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	int rc;
378*4882a593Smuzhiyun 	u32 mode;
379*4882a593Smuzhiyun 	struct fsi_i2c_port *port = adap->algo_data;
380*4882a593Smuzhiyun 	struct fsi_i2c_master *i2c = port->master;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	rc = fsi_i2c_read_reg(i2c->fsi, I2C_FSI_MODE, &mode);
383*4882a593Smuzhiyun 	if (rc)
384*4882a593Smuzhiyun 		return;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	mode |= I2C_MODE_DIAG;
387*4882a593Smuzhiyun 	fsi_i2c_write_reg(i2c->fsi, I2C_FSI_MODE, &mode);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
fsi_i2c_unprepare_recovery(struct i2c_adapter * adap)390*4882a593Smuzhiyun static void fsi_i2c_unprepare_recovery(struct i2c_adapter *adap)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	int rc;
393*4882a593Smuzhiyun 	u32 mode;
394*4882a593Smuzhiyun 	struct fsi_i2c_port *port = adap->algo_data;
395*4882a593Smuzhiyun 	struct fsi_i2c_master *i2c = port->master;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	rc = fsi_i2c_read_reg(i2c->fsi, I2C_FSI_MODE, &mode);
398*4882a593Smuzhiyun 	if (rc)
399*4882a593Smuzhiyun 		return;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	mode &= ~I2C_MODE_DIAG;
402*4882a593Smuzhiyun 	fsi_i2c_write_reg(i2c->fsi, I2C_FSI_MODE, &mode);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
fsi_i2c_reset_bus(struct fsi_i2c_master * i2c,struct fsi_i2c_port * port)405*4882a593Smuzhiyun static int fsi_i2c_reset_bus(struct fsi_i2c_master *i2c,
406*4882a593Smuzhiyun 			     struct fsi_i2c_port *port)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	int rc;
409*4882a593Smuzhiyun 	u32 stat, dummy = 0;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* force bus reset, ignore errors */
412*4882a593Smuzhiyun 	i2c_recover_bus(&port->adapter);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	/* reset errors */
415*4882a593Smuzhiyun 	rc = fsi_i2c_write_reg(i2c->fsi, I2C_FSI_RESET_ERR, &dummy);
416*4882a593Smuzhiyun 	if (rc)
417*4882a593Smuzhiyun 		return rc;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	/* wait for command complete */
420*4882a593Smuzhiyun 	usleep_range(I2C_RESET_SLEEP_MIN_US, I2C_RESET_SLEEP_MAX_US);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	rc = fsi_i2c_read_reg(i2c->fsi, I2C_FSI_STAT, &stat);
423*4882a593Smuzhiyun 	if (rc)
424*4882a593Smuzhiyun 		return rc;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	if (stat & I2C_STAT_CMD_COMP)
427*4882a593Smuzhiyun 		return 0;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	/* failed to get command complete; reset engine again */
430*4882a593Smuzhiyun 	rc = fsi_i2c_write_reg(i2c->fsi, I2C_FSI_RESET_I2C, &dummy);
431*4882a593Smuzhiyun 	if (rc)
432*4882a593Smuzhiyun 		return rc;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	/* re-init engine again */
435*4882a593Smuzhiyun 	return fsi_i2c_dev_init(i2c);
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
fsi_i2c_reset_engine(struct fsi_i2c_master * i2c,u16 port)438*4882a593Smuzhiyun static int fsi_i2c_reset_engine(struct fsi_i2c_master *i2c, u16 port)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	int rc;
441*4882a593Smuzhiyun 	u32 mode, dummy = 0;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* reset engine */
444*4882a593Smuzhiyun 	rc = fsi_i2c_write_reg(i2c->fsi, I2C_FSI_RESET_I2C, &dummy);
445*4882a593Smuzhiyun 	if (rc)
446*4882a593Smuzhiyun 		return rc;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	/* re-init engine */
449*4882a593Smuzhiyun 	rc = fsi_i2c_dev_init(i2c);
450*4882a593Smuzhiyun 	if (rc)
451*4882a593Smuzhiyun 		return rc;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	rc = fsi_i2c_read_reg(i2c->fsi, I2C_FSI_MODE, &mode);
454*4882a593Smuzhiyun 	if (rc)
455*4882a593Smuzhiyun 		return rc;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	/* set port; default after reset is 0 */
458*4882a593Smuzhiyun 	if (port) {
459*4882a593Smuzhiyun 		mode &= ~I2C_MODE_PORT;
460*4882a593Smuzhiyun 		mode |= FIELD_PREP(I2C_MODE_PORT, port);
461*4882a593Smuzhiyun 		rc = fsi_i2c_write_reg(i2c->fsi, I2C_FSI_MODE, &mode);
462*4882a593Smuzhiyun 		if (rc)
463*4882a593Smuzhiyun 			return rc;
464*4882a593Smuzhiyun 	}
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/* reset busy register; hw workaround */
467*4882a593Smuzhiyun 	dummy = I2C_PORT_BUSY_RESET;
468*4882a593Smuzhiyun 	rc = fsi_i2c_write_reg(i2c->fsi, I2C_FSI_PORT_BUSY, &dummy);
469*4882a593Smuzhiyun 	if (rc)
470*4882a593Smuzhiyun 		return rc;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	return 0;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
fsi_i2c_abort(struct fsi_i2c_port * port,u32 status)475*4882a593Smuzhiyun static int fsi_i2c_abort(struct fsi_i2c_port *port, u32 status)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun 	int rc;
478*4882a593Smuzhiyun 	unsigned long start;
479*4882a593Smuzhiyun 	u32 cmd = I2C_CMD_WITH_STOP;
480*4882a593Smuzhiyun 	u32 stat;
481*4882a593Smuzhiyun 	struct fsi_i2c_master *i2c = port->master;
482*4882a593Smuzhiyun 	struct fsi_device *fsi = i2c->fsi;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	rc = fsi_i2c_reset_engine(i2c, port->port);
485*4882a593Smuzhiyun 	if (rc)
486*4882a593Smuzhiyun 		return rc;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	rc = fsi_i2c_read_reg(fsi, I2C_FSI_STAT, &stat);
489*4882a593Smuzhiyun 	if (rc)
490*4882a593Smuzhiyun 		return rc;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	/* if sda is low, peform full bus reset */
493*4882a593Smuzhiyun 	if (!(stat & I2C_STAT_SDA_IN)) {
494*4882a593Smuzhiyun 		rc = fsi_i2c_reset_bus(i2c, port);
495*4882a593Smuzhiyun 		if (rc)
496*4882a593Smuzhiyun 			return rc;
497*4882a593Smuzhiyun 	}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	/* skip final stop command for these errors */
500*4882a593Smuzhiyun 	if (status & (I2C_STAT_PARITY | I2C_STAT_LOST_ARB | I2C_STAT_STOP_ERR))
501*4882a593Smuzhiyun 		return 0;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/* write stop command */
504*4882a593Smuzhiyun 	rc = fsi_i2c_write_reg(fsi, I2C_FSI_CMD, &cmd);
505*4882a593Smuzhiyun 	if (rc)
506*4882a593Smuzhiyun 		return rc;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	/* wait until we see command complete in the master */
509*4882a593Smuzhiyun 	start = jiffies;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	do {
512*4882a593Smuzhiyun 		rc = fsi_i2c_read_reg(fsi, I2C_FSI_STAT, &status);
513*4882a593Smuzhiyun 		if (rc)
514*4882a593Smuzhiyun 			return rc;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 		if (status & I2C_STAT_CMD_COMP)
517*4882a593Smuzhiyun 			return 0;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 		usleep_range(I2C_CMD_SLEEP_MIN_US, I2C_CMD_SLEEP_MAX_US);
520*4882a593Smuzhiyun 	} while (time_after(start + I2C_ABORT_TIMEOUT, jiffies));
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	return -ETIMEDOUT;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
fsi_i2c_handle_status(struct fsi_i2c_port * port,struct i2c_msg * msg,u32 status)525*4882a593Smuzhiyun static int fsi_i2c_handle_status(struct fsi_i2c_port *port,
526*4882a593Smuzhiyun 				 struct i2c_msg *msg, u32 status)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	int rc;
529*4882a593Smuzhiyun 	u8 fifo_count;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	if (status & I2C_STAT_ERR) {
532*4882a593Smuzhiyun 		rc = fsi_i2c_abort(port, status);
533*4882a593Smuzhiyun 		if (rc)
534*4882a593Smuzhiyun 			return rc;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 		if (status & I2C_STAT_INV_CMD)
537*4882a593Smuzhiyun 			return -EINVAL;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 		if (status & (I2C_STAT_PARITY | I2C_STAT_BE_OVERRUN |
540*4882a593Smuzhiyun 		    I2C_STAT_BE_ACCESS))
541*4882a593Smuzhiyun 			return -EPROTO;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 		if (status & I2C_STAT_NACK)
544*4882a593Smuzhiyun 			return -ENXIO;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 		if (status & I2C_STAT_LOST_ARB)
547*4882a593Smuzhiyun 			return -EAGAIN;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 		if (status & I2C_STAT_STOP_ERR)
550*4882a593Smuzhiyun 			return -EBADMSG;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 		return -EIO;
553*4882a593Smuzhiyun 	}
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	if (status & I2C_STAT_DAT_REQ) {
556*4882a593Smuzhiyun 		fifo_count = FIELD_GET(I2C_STAT_FIFO_COUNT, status);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 		if (msg->flags & I2C_M_RD)
559*4882a593Smuzhiyun 			return fsi_i2c_read_fifo(port, msg, fifo_count);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 		return fsi_i2c_write_fifo(port, msg, fifo_count);
562*4882a593Smuzhiyun 	}
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	if (status & I2C_STAT_CMD_COMP) {
565*4882a593Smuzhiyun 		if (port->xfrd < msg->len)
566*4882a593Smuzhiyun 			return -ENODATA;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 		return msg->len;
569*4882a593Smuzhiyun 	}
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	return 0;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
fsi_i2c_wait(struct fsi_i2c_port * port,struct i2c_msg * msg,unsigned long timeout)574*4882a593Smuzhiyun static int fsi_i2c_wait(struct fsi_i2c_port *port, struct i2c_msg *msg,
575*4882a593Smuzhiyun 			unsigned long timeout)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	u32 status = 0;
578*4882a593Smuzhiyun 	int rc;
579*4882a593Smuzhiyun 	unsigned long start = jiffies;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	do {
582*4882a593Smuzhiyun 		rc = fsi_i2c_read_reg(port->master->fsi, I2C_FSI_STAT,
583*4882a593Smuzhiyun 				      &status);
584*4882a593Smuzhiyun 		if (rc)
585*4882a593Smuzhiyun 			return rc;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 		if (status & I2C_STAT_ANY_RESP) {
588*4882a593Smuzhiyun 			rc = fsi_i2c_handle_status(port, msg, status);
589*4882a593Smuzhiyun 			if (rc < 0)
590*4882a593Smuzhiyun 				return rc;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 			/* cmd complete and all data xfrd */
593*4882a593Smuzhiyun 			if (rc == msg->len)
594*4882a593Smuzhiyun 				return 0;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 			/* need to xfr more data, but maybe don't need wait */
597*4882a593Smuzhiyun 			continue;
598*4882a593Smuzhiyun 		}
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 		usleep_range(I2C_CMD_SLEEP_MIN_US, I2C_CMD_SLEEP_MAX_US);
601*4882a593Smuzhiyun 	} while (time_after(start + timeout, jiffies));
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	return -ETIMEDOUT;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
fsi_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)606*4882a593Smuzhiyun static int fsi_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
607*4882a593Smuzhiyun 			int num)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun 	int i, rc;
610*4882a593Smuzhiyun 	unsigned long start_time;
611*4882a593Smuzhiyun 	struct fsi_i2c_port *port = adap->algo_data;
612*4882a593Smuzhiyun 	struct fsi_i2c_master *master = port->master;
613*4882a593Smuzhiyun 	struct i2c_msg *msg;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	mutex_lock(&master->lock);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	rc = fsi_i2c_set_port(port);
618*4882a593Smuzhiyun 	if (rc)
619*4882a593Smuzhiyun 		goto unlock;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
622*4882a593Smuzhiyun 		msg = msgs + i;
623*4882a593Smuzhiyun 		start_time = jiffies;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 		rc = fsi_i2c_start(port, msg, i == num - 1);
626*4882a593Smuzhiyun 		if (rc)
627*4882a593Smuzhiyun 			goto unlock;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 		rc = fsi_i2c_wait(port, msg,
630*4882a593Smuzhiyun 				  adap->timeout - (jiffies - start_time));
631*4882a593Smuzhiyun 		if (rc)
632*4882a593Smuzhiyun 			goto unlock;
633*4882a593Smuzhiyun 	}
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun unlock:
636*4882a593Smuzhiyun 	mutex_unlock(&master->lock);
637*4882a593Smuzhiyun 	return rc ? : num;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun 
fsi_i2c_functionality(struct i2c_adapter * adap)640*4882a593Smuzhiyun static u32 fsi_i2c_functionality(struct i2c_adapter *adap)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun 	return I2C_FUNC_I2C | I2C_FUNC_PROTOCOL_MANGLING |
643*4882a593Smuzhiyun 		I2C_FUNC_SMBUS_EMUL | I2C_FUNC_SMBUS_BLOCK_DATA;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun static struct i2c_bus_recovery_info fsi_i2c_bus_recovery_info = {
647*4882a593Smuzhiyun 	.recover_bus = i2c_generic_scl_recovery,
648*4882a593Smuzhiyun 	.get_scl = fsi_i2c_get_scl,
649*4882a593Smuzhiyun 	.set_scl = fsi_i2c_set_scl,
650*4882a593Smuzhiyun 	.get_sda = fsi_i2c_get_sda,
651*4882a593Smuzhiyun 	.set_sda = fsi_i2c_set_sda,
652*4882a593Smuzhiyun 	.prepare_recovery = fsi_i2c_prepare_recovery,
653*4882a593Smuzhiyun 	.unprepare_recovery = fsi_i2c_unprepare_recovery,
654*4882a593Smuzhiyun };
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun static const struct i2c_algorithm fsi_i2c_algorithm = {
657*4882a593Smuzhiyun 	.master_xfer = fsi_i2c_xfer,
658*4882a593Smuzhiyun 	.functionality = fsi_i2c_functionality,
659*4882a593Smuzhiyun };
660*4882a593Smuzhiyun 
fsi_i2c_find_port_of_node(struct device_node * fsi,int port)661*4882a593Smuzhiyun static struct device_node *fsi_i2c_find_port_of_node(struct device_node *fsi,
662*4882a593Smuzhiyun 						     int port)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun 	struct device_node *np;
665*4882a593Smuzhiyun 	u32 port_no;
666*4882a593Smuzhiyun 	int rc;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	for_each_child_of_node(fsi, np) {
669*4882a593Smuzhiyun 		rc = of_property_read_u32(np, "reg", &port_no);
670*4882a593Smuzhiyun 		if (!rc && port_no == port)
671*4882a593Smuzhiyun 			return np;
672*4882a593Smuzhiyun 	}
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	return NULL;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
fsi_i2c_probe(struct device * dev)677*4882a593Smuzhiyun static int fsi_i2c_probe(struct device *dev)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	struct fsi_i2c_master *i2c;
680*4882a593Smuzhiyun 	struct fsi_i2c_port *port;
681*4882a593Smuzhiyun 	struct device_node *np;
682*4882a593Smuzhiyun 	u32 port_no, ports, stat;
683*4882a593Smuzhiyun 	int rc;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	i2c = devm_kzalloc(dev, sizeof(*i2c), GFP_KERNEL);
686*4882a593Smuzhiyun 	if (!i2c)
687*4882a593Smuzhiyun 		return -ENOMEM;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	mutex_init(&i2c->lock);
690*4882a593Smuzhiyun 	i2c->fsi = to_fsi_dev(dev);
691*4882a593Smuzhiyun 	INIT_LIST_HEAD(&i2c->ports);
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	rc = fsi_i2c_dev_init(i2c);
694*4882a593Smuzhiyun 	if (rc)
695*4882a593Smuzhiyun 		return rc;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	rc = fsi_i2c_read_reg(i2c->fsi, I2C_FSI_STAT, &stat);
698*4882a593Smuzhiyun 	if (rc)
699*4882a593Smuzhiyun 		return rc;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	ports = FIELD_GET(I2C_STAT_MAX_PORT, stat) + 1;
702*4882a593Smuzhiyun 	dev_dbg(dev, "I2C master has %d ports\n", ports);
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	for (port_no = 0; port_no < ports; port_no++) {
705*4882a593Smuzhiyun 		np = fsi_i2c_find_port_of_node(dev->of_node, port_no);
706*4882a593Smuzhiyun 		if (!of_device_is_available(np))
707*4882a593Smuzhiyun 			continue;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 		port = kzalloc(sizeof(*port), GFP_KERNEL);
710*4882a593Smuzhiyun 		if (!port) {
711*4882a593Smuzhiyun 			of_node_put(np);
712*4882a593Smuzhiyun 			break;
713*4882a593Smuzhiyun 		}
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 		port->master = i2c;
716*4882a593Smuzhiyun 		port->port = port_no;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 		port->adapter.owner = THIS_MODULE;
719*4882a593Smuzhiyun 		port->adapter.dev.of_node = np;
720*4882a593Smuzhiyun 		port->adapter.dev.parent = dev;
721*4882a593Smuzhiyun 		port->adapter.algo = &fsi_i2c_algorithm;
722*4882a593Smuzhiyun 		port->adapter.bus_recovery_info = &fsi_i2c_bus_recovery_info;
723*4882a593Smuzhiyun 		port->adapter.algo_data = port;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 		snprintf(port->adapter.name, sizeof(port->adapter.name),
726*4882a593Smuzhiyun 			 "i2c_bus-%u", port_no);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 		rc = i2c_add_adapter(&port->adapter);
729*4882a593Smuzhiyun 		if (rc < 0) {
730*4882a593Smuzhiyun 			dev_err(dev, "Failed to register adapter: %d\n", rc);
731*4882a593Smuzhiyun 			kfree(port);
732*4882a593Smuzhiyun 			continue;
733*4882a593Smuzhiyun 		}
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 		list_add(&port->list, &i2c->ports);
736*4882a593Smuzhiyun 	}
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	dev_set_drvdata(dev, i2c);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	return 0;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun 
fsi_i2c_remove(struct device * dev)743*4882a593Smuzhiyun static int fsi_i2c_remove(struct device *dev)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun 	struct fsi_i2c_master *i2c = dev_get_drvdata(dev);
746*4882a593Smuzhiyun 	struct fsi_i2c_port *port, *tmp;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	list_for_each_entry_safe(port, tmp, &i2c->ports, list) {
749*4882a593Smuzhiyun 		list_del(&port->list);
750*4882a593Smuzhiyun 		i2c_del_adapter(&port->adapter);
751*4882a593Smuzhiyun 		kfree(port);
752*4882a593Smuzhiyun 	}
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	return 0;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun static const struct fsi_device_id fsi_i2c_ids[] = {
758*4882a593Smuzhiyun 	{ FSI_ENGID_I2C, FSI_VERSION_ANY },
759*4882a593Smuzhiyun 	{ }
760*4882a593Smuzhiyun };
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun static struct fsi_driver fsi_i2c_driver = {
763*4882a593Smuzhiyun 	.id_table = fsi_i2c_ids,
764*4882a593Smuzhiyun 	.drv = {
765*4882a593Smuzhiyun 		.name = "i2c-fsi",
766*4882a593Smuzhiyun 		.bus = &fsi_bus_type,
767*4882a593Smuzhiyun 		.probe = fsi_i2c_probe,
768*4882a593Smuzhiyun 		.remove = fsi_i2c_remove,
769*4882a593Smuzhiyun 	},
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun module_fsi_driver(fsi_i2c_driver);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun MODULE_AUTHOR("Eddie James <eajames@us.ibm.com>");
775*4882a593Smuzhiyun MODULE_DESCRIPTION("FSI attached I2C master");
776*4882a593Smuzhiyun MODULE_LICENSE("GPL");
777