1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /**
3*4882a593Smuzhiyun * i2c-exynos5.c - Samsung Exynos5 I2C Controller Driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013 Samsung Electronics Co., Ltd.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/i2c.h>
12*4882a593Smuzhiyun #include <linux/time.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/errno.h>
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/clk.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun #include <linux/of_address.h>
22*4882a593Smuzhiyun #include <linux/of_device.h>
23*4882a593Smuzhiyun #include <linux/of_irq.h>
24*4882a593Smuzhiyun #include <linux/spinlock.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun * HSI2C controller from Samsung supports 2 modes of operation
28*4882a593Smuzhiyun * 1. Auto mode: Where in master automatically controls the whole transaction
29*4882a593Smuzhiyun * 2. Manual mode: Software controls the transaction by issuing commands
30*4882a593Smuzhiyun * START, READ, WRITE, STOP, RESTART in I2C_MANUAL_CMD register.
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun * Operation mode can be selected by setting AUTO_MODE bit in I2C_CONF register
33*4882a593Smuzhiyun *
34*4882a593Smuzhiyun * Special bits are available for both modes of operation to set commands
35*4882a593Smuzhiyun * and for checking transfer status
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* Register Map */
39*4882a593Smuzhiyun #define HSI2C_CTL 0x00
40*4882a593Smuzhiyun #define HSI2C_FIFO_CTL 0x04
41*4882a593Smuzhiyun #define HSI2C_TRAILIG_CTL 0x08
42*4882a593Smuzhiyun #define HSI2C_CLK_CTL 0x0C
43*4882a593Smuzhiyun #define HSI2C_CLK_SLOT 0x10
44*4882a593Smuzhiyun #define HSI2C_INT_ENABLE 0x20
45*4882a593Smuzhiyun #define HSI2C_INT_STATUS 0x24
46*4882a593Smuzhiyun #define HSI2C_ERR_STATUS 0x2C
47*4882a593Smuzhiyun #define HSI2C_FIFO_STATUS 0x30
48*4882a593Smuzhiyun #define HSI2C_TX_DATA 0x34
49*4882a593Smuzhiyun #define HSI2C_RX_DATA 0x38
50*4882a593Smuzhiyun #define HSI2C_CONF 0x40
51*4882a593Smuzhiyun #define HSI2C_AUTO_CONF 0x44
52*4882a593Smuzhiyun #define HSI2C_TIMEOUT 0x48
53*4882a593Smuzhiyun #define HSI2C_MANUAL_CMD 0x4C
54*4882a593Smuzhiyun #define HSI2C_TRANS_STATUS 0x50
55*4882a593Smuzhiyun #define HSI2C_TIMING_HS1 0x54
56*4882a593Smuzhiyun #define HSI2C_TIMING_HS2 0x58
57*4882a593Smuzhiyun #define HSI2C_TIMING_HS3 0x5C
58*4882a593Smuzhiyun #define HSI2C_TIMING_FS1 0x60
59*4882a593Smuzhiyun #define HSI2C_TIMING_FS2 0x64
60*4882a593Smuzhiyun #define HSI2C_TIMING_FS3 0x68
61*4882a593Smuzhiyun #define HSI2C_TIMING_SLA 0x6C
62*4882a593Smuzhiyun #define HSI2C_ADDR 0x70
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* I2C_CTL Register bits */
65*4882a593Smuzhiyun #define HSI2C_FUNC_MODE_I2C (1u << 0)
66*4882a593Smuzhiyun #define HSI2C_MASTER (1u << 3)
67*4882a593Smuzhiyun #define HSI2C_RXCHON (1u << 6)
68*4882a593Smuzhiyun #define HSI2C_TXCHON (1u << 7)
69*4882a593Smuzhiyun #define HSI2C_SW_RST (1u << 31)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* I2C_FIFO_CTL Register bits */
72*4882a593Smuzhiyun #define HSI2C_RXFIFO_EN (1u << 0)
73*4882a593Smuzhiyun #define HSI2C_TXFIFO_EN (1u << 1)
74*4882a593Smuzhiyun #define HSI2C_RXFIFO_TRIGGER_LEVEL(x) ((x) << 4)
75*4882a593Smuzhiyun #define HSI2C_TXFIFO_TRIGGER_LEVEL(x) ((x) << 16)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* I2C_TRAILING_CTL Register bits */
78*4882a593Smuzhiyun #define HSI2C_TRAILING_COUNT (0xf)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* I2C_INT_EN Register bits */
81*4882a593Smuzhiyun #define HSI2C_INT_TX_ALMOSTEMPTY_EN (1u << 0)
82*4882a593Smuzhiyun #define HSI2C_INT_RX_ALMOSTFULL_EN (1u << 1)
83*4882a593Smuzhiyun #define HSI2C_INT_TRAILING_EN (1u << 6)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* I2C_INT_STAT Register bits */
86*4882a593Smuzhiyun #define HSI2C_INT_TX_ALMOSTEMPTY (1u << 0)
87*4882a593Smuzhiyun #define HSI2C_INT_RX_ALMOSTFULL (1u << 1)
88*4882a593Smuzhiyun #define HSI2C_INT_TX_UNDERRUN (1u << 2)
89*4882a593Smuzhiyun #define HSI2C_INT_TX_OVERRUN (1u << 3)
90*4882a593Smuzhiyun #define HSI2C_INT_RX_UNDERRUN (1u << 4)
91*4882a593Smuzhiyun #define HSI2C_INT_RX_OVERRUN (1u << 5)
92*4882a593Smuzhiyun #define HSI2C_INT_TRAILING (1u << 6)
93*4882a593Smuzhiyun #define HSI2C_INT_I2C (1u << 9)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define HSI2C_INT_TRANS_DONE (1u << 7)
96*4882a593Smuzhiyun #define HSI2C_INT_TRANS_ABORT (1u << 8)
97*4882a593Smuzhiyun #define HSI2C_INT_NO_DEV_ACK (1u << 9)
98*4882a593Smuzhiyun #define HSI2C_INT_NO_DEV (1u << 10)
99*4882a593Smuzhiyun #define HSI2C_INT_TIMEOUT (1u << 11)
100*4882a593Smuzhiyun #define HSI2C_INT_I2C_TRANS (HSI2C_INT_TRANS_DONE | \
101*4882a593Smuzhiyun HSI2C_INT_TRANS_ABORT | \
102*4882a593Smuzhiyun HSI2C_INT_NO_DEV_ACK | \
103*4882a593Smuzhiyun HSI2C_INT_NO_DEV | \
104*4882a593Smuzhiyun HSI2C_INT_TIMEOUT)
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* I2C_FIFO_STAT Register bits */
107*4882a593Smuzhiyun #define HSI2C_RX_FIFO_EMPTY (1u << 24)
108*4882a593Smuzhiyun #define HSI2C_RX_FIFO_FULL (1u << 23)
109*4882a593Smuzhiyun #define HSI2C_RX_FIFO_LVL(x) ((x >> 16) & 0x7f)
110*4882a593Smuzhiyun #define HSI2C_TX_FIFO_EMPTY (1u << 8)
111*4882a593Smuzhiyun #define HSI2C_TX_FIFO_FULL (1u << 7)
112*4882a593Smuzhiyun #define HSI2C_TX_FIFO_LVL(x) ((x >> 0) & 0x7f)
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* I2C_CONF Register bits */
115*4882a593Smuzhiyun #define HSI2C_AUTO_MODE (1u << 31)
116*4882a593Smuzhiyun #define HSI2C_10BIT_ADDR_MODE (1u << 30)
117*4882a593Smuzhiyun #define HSI2C_HS_MODE (1u << 29)
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* I2C_AUTO_CONF Register bits */
120*4882a593Smuzhiyun #define HSI2C_READ_WRITE (1u << 16)
121*4882a593Smuzhiyun #define HSI2C_STOP_AFTER_TRANS (1u << 17)
122*4882a593Smuzhiyun #define HSI2C_MASTER_RUN (1u << 31)
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* I2C_TIMEOUT Register bits */
125*4882a593Smuzhiyun #define HSI2C_TIMEOUT_EN (1u << 31)
126*4882a593Smuzhiyun #define HSI2C_TIMEOUT_MASK 0xff
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* I2C_MANUAL_CMD register bits */
129*4882a593Smuzhiyun #define HSI2C_CMD_READ_DATA (1u << 4)
130*4882a593Smuzhiyun #define HSI2C_CMD_SEND_STOP (1u << 2)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* I2C_TRANS_STATUS register bits */
133*4882a593Smuzhiyun #define HSI2C_MASTER_BUSY (1u << 17)
134*4882a593Smuzhiyun #define HSI2C_SLAVE_BUSY (1u << 16)
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* I2C_TRANS_STATUS register bits for Exynos5 variant */
137*4882a593Smuzhiyun #define HSI2C_TIMEOUT_AUTO (1u << 4)
138*4882a593Smuzhiyun #define HSI2C_NO_DEV (1u << 3)
139*4882a593Smuzhiyun #define HSI2C_NO_DEV_ACK (1u << 2)
140*4882a593Smuzhiyun #define HSI2C_TRANS_ABORT (1u << 1)
141*4882a593Smuzhiyun #define HSI2C_TRANS_DONE (1u << 0)
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* I2C_TRANS_STATUS register bits for Exynos7 variant */
144*4882a593Smuzhiyun #define HSI2C_MASTER_ST_MASK 0xf
145*4882a593Smuzhiyun #define HSI2C_MASTER_ST_IDLE 0x0
146*4882a593Smuzhiyun #define HSI2C_MASTER_ST_START 0x1
147*4882a593Smuzhiyun #define HSI2C_MASTER_ST_RESTART 0x2
148*4882a593Smuzhiyun #define HSI2C_MASTER_ST_STOP 0x3
149*4882a593Smuzhiyun #define HSI2C_MASTER_ST_MASTER_ID 0x4
150*4882a593Smuzhiyun #define HSI2C_MASTER_ST_ADDR0 0x5
151*4882a593Smuzhiyun #define HSI2C_MASTER_ST_ADDR1 0x6
152*4882a593Smuzhiyun #define HSI2C_MASTER_ST_ADDR2 0x7
153*4882a593Smuzhiyun #define HSI2C_MASTER_ST_ADDR_SR 0x8
154*4882a593Smuzhiyun #define HSI2C_MASTER_ST_READ 0x9
155*4882a593Smuzhiyun #define HSI2C_MASTER_ST_WRITE 0xa
156*4882a593Smuzhiyun #define HSI2C_MASTER_ST_NO_ACK 0xb
157*4882a593Smuzhiyun #define HSI2C_MASTER_ST_LOSE 0xc
158*4882a593Smuzhiyun #define HSI2C_MASTER_ST_WAIT 0xd
159*4882a593Smuzhiyun #define HSI2C_MASTER_ST_WAIT_CMD 0xe
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* I2C_ADDR register bits */
162*4882a593Smuzhiyun #define HSI2C_SLV_ADDR_SLV(x) ((x & 0x3ff) << 0)
163*4882a593Smuzhiyun #define HSI2C_SLV_ADDR_MAS(x) ((x & 0x3ff) << 10)
164*4882a593Smuzhiyun #define HSI2C_MASTER_ID(x) ((x & 0xff) << 24)
165*4882a593Smuzhiyun #define MASTER_ID(x) ((x & 0x7) + 0x08)
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define EXYNOS5_I2C_TIMEOUT (msecs_to_jiffies(100))
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun enum i2c_type_exynos {
170*4882a593Smuzhiyun I2C_TYPE_EXYNOS5,
171*4882a593Smuzhiyun I2C_TYPE_EXYNOS7,
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun struct exynos5_i2c {
175*4882a593Smuzhiyun struct i2c_adapter adap;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun struct i2c_msg *msg;
178*4882a593Smuzhiyun struct completion msg_complete;
179*4882a593Smuzhiyun unsigned int msg_ptr;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun unsigned int irq;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun void __iomem *regs;
184*4882a593Smuzhiyun struct clk *clk;
185*4882a593Smuzhiyun struct device *dev;
186*4882a593Smuzhiyun int state;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun spinlock_t lock; /* IRQ synchronization */
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /*
191*4882a593Smuzhiyun * Since the TRANS_DONE bit is cleared on read, and we may read it
192*4882a593Smuzhiyun * either during an IRQ or after a transaction, keep track of its
193*4882a593Smuzhiyun * state here.
194*4882a593Smuzhiyun */
195*4882a593Smuzhiyun int trans_done;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* Controller operating frequency */
198*4882a593Smuzhiyun unsigned int op_clock;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* Version of HS-I2C Hardware */
201*4882a593Smuzhiyun const struct exynos_hsi2c_variant *variant;
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /**
205*4882a593Smuzhiyun * struct exynos_hsi2c_variant - platform specific HSI2C driver data
206*4882a593Smuzhiyun * @fifo_depth: the fifo depth supported by the HSI2C module
207*4882a593Smuzhiyun * @hw: the hardware variant of Exynos I2C controller
208*4882a593Smuzhiyun *
209*4882a593Smuzhiyun * Specifies platform specific configuration of HSI2C module.
210*4882a593Smuzhiyun * Note: A structure for driver specific platform data is used for future
211*4882a593Smuzhiyun * expansion of its usage.
212*4882a593Smuzhiyun */
213*4882a593Smuzhiyun struct exynos_hsi2c_variant {
214*4882a593Smuzhiyun unsigned int fifo_depth;
215*4882a593Smuzhiyun enum i2c_type_exynos hw;
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun static const struct exynos_hsi2c_variant exynos5250_hsi2c_data = {
219*4882a593Smuzhiyun .fifo_depth = 64,
220*4882a593Smuzhiyun .hw = I2C_TYPE_EXYNOS5,
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static const struct exynos_hsi2c_variant exynos5260_hsi2c_data = {
224*4882a593Smuzhiyun .fifo_depth = 16,
225*4882a593Smuzhiyun .hw = I2C_TYPE_EXYNOS5,
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static const struct exynos_hsi2c_variant exynos7_hsi2c_data = {
229*4882a593Smuzhiyun .fifo_depth = 16,
230*4882a593Smuzhiyun .hw = I2C_TYPE_EXYNOS7,
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun static const struct of_device_id exynos5_i2c_match[] = {
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun .compatible = "samsung,exynos5-hsi2c",
236*4882a593Smuzhiyun .data = &exynos5250_hsi2c_data
237*4882a593Smuzhiyun }, {
238*4882a593Smuzhiyun .compatible = "samsung,exynos5250-hsi2c",
239*4882a593Smuzhiyun .data = &exynos5250_hsi2c_data
240*4882a593Smuzhiyun }, {
241*4882a593Smuzhiyun .compatible = "samsung,exynos5260-hsi2c",
242*4882a593Smuzhiyun .data = &exynos5260_hsi2c_data
243*4882a593Smuzhiyun }, {
244*4882a593Smuzhiyun .compatible = "samsung,exynos7-hsi2c",
245*4882a593Smuzhiyun .data = &exynos7_hsi2c_data
246*4882a593Smuzhiyun }, {},
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, exynos5_i2c_match);
249*4882a593Smuzhiyun
exynos5_i2c_clr_pend_irq(struct exynos5_i2c * i2c)250*4882a593Smuzhiyun static void exynos5_i2c_clr_pend_irq(struct exynos5_i2c *i2c)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun writel(readl(i2c->regs + HSI2C_INT_STATUS),
253*4882a593Smuzhiyun i2c->regs + HSI2C_INT_STATUS);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /*
257*4882a593Smuzhiyun * exynos5_i2c_set_timing: updates the registers with appropriate
258*4882a593Smuzhiyun * timing values calculated
259*4882a593Smuzhiyun *
260*4882a593Smuzhiyun * Timing values for operation are calculated against either 100kHz
261*4882a593Smuzhiyun * or 1MHz controller operating frequency.
262*4882a593Smuzhiyun *
263*4882a593Smuzhiyun * Returns 0 on success, -EINVAL if the cycle length cannot
264*4882a593Smuzhiyun * be calculated.
265*4882a593Smuzhiyun */
exynos5_i2c_set_timing(struct exynos5_i2c * i2c,bool hs_timings)266*4882a593Smuzhiyun static int exynos5_i2c_set_timing(struct exynos5_i2c *i2c, bool hs_timings)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun u32 i2c_timing_s1;
269*4882a593Smuzhiyun u32 i2c_timing_s2;
270*4882a593Smuzhiyun u32 i2c_timing_s3;
271*4882a593Smuzhiyun u32 i2c_timing_sla;
272*4882a593Smuzhiyun unsigned int t_start_su, t_start_hd;
273*4882a593Smuzhiyun unsigned int t_stop_su;
274*4882a593Smuzhiyun unsigned int t_data_su, t_data_hd;
275*4882a593Smuzhiyun unsigned int t_scl_l, t_scl_h;
276*4882a593Smuzhiyun unsigned int t_sr_release;
277*4882a593Smuzhiyun unsigned int t_ftl_cycle;
278*4882a593Smuzhiyun unsigned int clkin = clk_get_rate(i2c->clk);
279*4882a593Smuzhiyun unsigned int op_clk = hs_timings ? i2c->op_clock :
280*4882a593Smuzhiyun (i2c->op_clock >= I2C_MAX_FAST_MODE_PLUS_FREQ) ? I2C_MAX_STANDARD_MODE_FREQ :
281*4882a593Smuzhiyun i2c->op_clock;
282*4882a593Smuzhiyun int div, clk_cycle, temp;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /*
285*4882a593Smuzhiyun * In case of HSI2C controller in Exynos5 series
286*4882a593Smuzhiyun * FPCLK / FI2C =
287*4882a593Smuzhiyun * (CLK_DIV + 1) * (TSCLK_L + TSCLK_H + 2) + 8 + 2 * FLT_CYCLE
288*4882a593Smuzhiyun *
289*4882a593Smuzhiyun * In case of HSI2C controllers in Exynos7 series
290*4882a593Smuzhiyun * FPCLK / FI2C =
291*4882a593Smuzhiyun * (CLK_DIV + 1) * (TSCLK_L + TSCLK_H + 2) + 8 + FLT_CYCLE
292*4882a593Smuzhiyun *
293*4882a593Smuzhiyun * clk_cycle := TSCLK_L + TSCLK_H
294*4882a593Smuzhiyun * temp := (CLK_DIV + 1) * (clk_cycle + 2)
295*4882a593Smuzhiyun *
296*4882a593Smuzhiyun * Constraints: 4 <= temp, 0 <= CLK_DIV < 256, 2 <= clk_cycle <= 510
297*4882a593Smuzhiyun *
298*4882a593Smuzhiyun */
299*4882a593Smuzhiyun t_ftl_cycle = (readl(i2c->regs + HSI2C_CONF) >> 16) & 0x7;
300*4882a593Smuzhiyun temp = clkin / op_clk - 8 - t_ftl_cycle;
301*4882a593Smuzhiyun if (i2c->variant->hw != I2C_TYPE_EXYNOS7)
302*4882a593Smuzhiyun temp -= t_ftl_cycle;
303*4882a593Smuzhiyun div = temp / 512;
304*4882a593Smuzhiyun clk_cycle = temp / (div + 1) - 2;
305*4882a593Smuzhiyun if (temp < 4 || div >= 256 || clk_cycle < 2) {
306*4882a593Smuzhiyun dev_err(i2c->dev, "%s clock set-up failed\n",
307*4882a593Smuzhiyun hs_timings ? "HS" : "FS");
308*4882a593Smuzhiyun return -EINVAL;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun t_scl_l = clk_cycle / 2;
312*4882a593Smuzhiyun t_scl_h = clk_cycle / 2;
313*4882a593Smuzhiyun t_start_su = t_scl_l;
314*4882a593Smuzhiyun t_start_hd = t_scl_l;
315*4882a593Smuzhiyun t_stop_su = t_scl_l;
316*4882a593Smuzhiyun t_data_su = t_scl_l / 2;
317*4882a593Smuzhiyun t_data_hd = t_scl_l / 2;
318*4882a593Smuzhiyun t_sr_release = clk_cycle;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun i2c_timing_s1 = t_start_su << 24 | t_start_hd << 16 | t_stop_su << 8;
321*4882a593Smuzhiyun i2c_timing_s2 = t_data_su << 24 | t_scl_l << 8 | t_scl_h << 0;
322*4882a593Smuzhiyun i2c_timing_s3 = div << 16 | t_sr_release << 0;
323*4882a593Smuzhiyun i2c_timing_sla = t_data_hd << 0;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun dev_dbg(i2c->dev, "tSTART_SU: %X, tSTART_HD: %X, tSTOP_SU: %X\n",
326*4882a593Smuzhiyun t_start_su, t_start_hd, t_stop_su);
327*4882a593Smuzhiyun dev_dbg(i2c->dev, "tDATA_SU: %X, tSCL_L: %X, tSCL_H: %X\n",
328*4882a593Smuzhiyun t_data_su, t_scl_l, t_scl_h);
329*4882a593Smuzhiyun dev_dbg(i2c->dev, "nClkDiv: %X, tSR_RELEASE: %X\n",
330*4882a593Smuzhiyun div, t_sr_release);
331*4882a593Smuzhiyun dev_dbg(i2c->dev, "tDATA_HD: %X\n", t_data_hd);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (hs_timings) {
334*4882a593Smuzhiyun writel(i2c_timing_s1, i2c->regs + HSI2C_TIMING_HS1);
335*4882a593Smuzhiyun writel(i2c_timing_s2, i2c->regs + HSI2C_TIMING_HS2);
336*4882a593Smuzhiyun writel(i2c_timing_s3, i2c->regs + HSI2C_TIMING_HS3);
337*4882a593Smuzhiyun } else {
338*4882a593Smuzhiyun writel(i2c_timing_s1, i2c->regs + HSI2C_TIMING_FS1);
339*4882a593Smuzhiyun writel(i2c_timing_s2, i2c->regs + HSI2C_TIMING_FS2);
340*4882a593Smuzhiyun writel(i2c_timing_s3, i2c->regs + HSI2C_TIMING_FS3);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun writel(i2c_timing_sla, i2c->regs + HSI2C_TIMING_SLA);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun return 0;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
exynos5_hsi2c_clock_setup(struct exynos5_i2c * i2c)347*4882a593Smuzhiyun static int exynos5_hsi2c_clock_setup(struct exynos5_i2c *i2c)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun /* always set Fast Speed timings */
350*4882a593Smuzhiyun int ret = exynos5_i2c_set_timing(i2c, false);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun if (ret < 0 || i2c->op_clock < I2C_MAX_FAST_MODE_PLUS_FREQ)
353*4882a593Smuzhiyun return ret;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun return exynos5_i2c_set_timing(i2c, true);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /*
359*4882a593Smuzhiyun * exynos5_i2c_init: configures the controller for I2C functionality
360*4882a593Smuzhiyun * Programs I2C controller for Master mode operation
361*4882a593Smuzhiyun */
exynos5_i2c_init(struct exynos5_i2c * i2c)362*4882a593Smuzhiyun static void exynos5_i2c_init(struct exynos5_i2c *i2c)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun u32 i2c_conf = readl(i2c->regs + HSI2C_CONF);
365*4882a593Smuzhiyun u32 i2c_timeout = readl(i2c->regs + HSI2C_TIMEOUT);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* Clear to disable Timeout */
368*4882a593Smuzhiyun i2c_timeout &= ~HSI2C_TIMEOUT_EN;
369*4882a593Smuzhiyun writel(i2c_timeout, i2c->regs + HSI2C_TIMEOUT);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun writel((HSI2C_FUNC_MODE_I2C | HSI2C_MASTER),
372*4882a593Smuzhiyun i2c->regs + HSI2C_CTL);
373*4882a593Smuzhiyun writel(HSI2C_TRAILING_COUNT, i2c->regs + HSI2C_TRAILIG_CTL);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun if (i2c->op_clock >= I2C_MAX_FAST_MODE_PLUS_FREQ) {
376*4882a593Smuzhiyun writel(HSI2C_MASTER_ID(MASTER_ID(i2c->adap.nr)),
377*4882a593Smuzhiyun i2c->regs + HSI2C_ADDR);
378*4882a593Smuzhiyun i2c_conf |= HSI2C_HS_MODE;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun writel(i2c_conf | HSI2C_AUTO_MODE, i2c->regs + HSI2C_CONF);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
exynos5_i2c_reset(struct exynos5_i2c * i2c)384*4882a593Smuzhiyun static void exynos5_i2c_reset(struct exynos5_i2c *i2c)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun u32 i2c_ctl;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* Set and clear the bit for reset */
389*4882a593Smuzhiyun i2c_ctl = readl(i2c->regs + HSI2C_CTL);
390*4882a593Smuzhiyun i2c_ctl |= HSI2C_SW_RST;
391*4882a593Smuzhiyun writel(i2c_ctl, i2c->regs + HSI2C_CTL);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun i2c_ctl = readl(i2c->regs + HSI2C_CTL);
394*4882a593Smuzhiyun i2c_ctl &= ~HSI2C_SW_RST;
395*4882a593Smuzhiyun writel(i2c_ctl, i2c->regs + HSI2C_CTL);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* We don't expect calculations to fail during the run */
398*4882a593Smuzhiyun exynos5_hsi2c_clock_setup(i2c);
399*4882a593Smuzhiyun /* Initialize the configure registers */
400*4882a593Smuzhiyun exynos5_i2c_init(i2c);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /*
404*4882a593Smuzhiyun * exynos5_i2c_irq: top level IRQ servicing routine
405*4882a593Smuzhiyun *
406*4882a593Smuzhiyun * INT_STATUS registers gives the interrupt details. Further,
407*4882a593Smuzhiyun * FIFO_STATUS or TRANS_STATUS registers are to be check for detailed
408*4882a593Smuzhiyun * state of the bus.
409*4882a593Smuzhiyun */
exynos5_i2c_irq(int irqno,void * dev_id)410*4882a593Smuzhiyun static irqreturn_t exynos5_i2c_irq(int irqno, void *dev_id)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun struct exynos5_i2c *i2c = dev_id;
413*4882a593Smuzhiyun u32 fifo_level, int_status, fifo_status, trans_status;
414*4882a593Smuzhiyun unsigned char byte;
415*4882a593Smuzhiyun int len = 0;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun i2c->state = -EINVAL;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun spin_lock(&i2c->lock);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun int_status = readl(i2c->regs + HSI2C_INT_STATUS);
422*4882a593Smuzhiyun writel(int_status, i2c->regs + HSI2C_INT_STATUS);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* handle interrupt related to the transfer status */
425*4882a593Smuzhiyun if (i2c->variant->hw == I2C_TYPE_EXYNOS7) {
426*4882a593Smuzhiyun if (int_status & HSI2C_INT_TRANS_DONE) {
427*4882a593Smuzhiyun i2c->trans_done = 1;
428*4882a593Smuzhiyun i2c->state = 0;
429*4882a593Smuzhiyun } else if (int_status & HSI2C_INT_TRANS_ABORT) {
430*4882a593Smuzhiyun dev_dbg(i2c->dev, "Deal with arbitration lose\n");
431*4882a593Smuzhiyun i2c->state = -EAGAIN;
432*4882a593Smuzhiyun goto stop;
433*4882a593Smuzhiyun } else if (int_status & HSI2C_INT_NO_DEV_ACK) {
434*4882a593Smuzhiyun dev_dbg(i2c->dev, "No ACK from device\n");
435*4882a593Smuzhiyun i2c->state = -ENXIO;
436*4882a593Smuzhiyun goto stop;
437*4882a593Smuzhiyun } else if (int_status & HSI2C_INT_NO_DEV) {
438*4882a593Smuzhiyun dev_dbg(i2c->dev, "No device\n");
439*4882a593Smuzhiyun i2c->state = -ENXIO;
440*4882a593Smuzhiyun goto stop;
441*4882a593Smuzhiyun } else if (int_status & HSI2C_INT_TIMEOUT) {
442*4882a593Smuzhiyun dev_dbg(i2c->dev, "Accessing device timed out\n");
443*4882a593Smuzhiyun i2c->state = -ETIMEDOUT;
444*4882a593Smuzhiyun goto stop;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun } else if (int_status & HSI2C_INT_I2C) {
447*4882a593Smuzhiyun trans_status = readl(i2c->regs + HSI2C_TRANS_STATUS);
448*4882a593Smuzhiyun if (trans_status & HSI2C_NO_DEV_ACK) {
449*4882a593Smuzhiyun dev_dbg(i2c->dev, "No ACK from device\n");
450*4882a593Smuzhiyun i2c->state = -ENXIO;
451*4882a593Smuzhiyun goto stop;
452*4882a593Smuzhiyun } else if (trans_status & HSI2C_NO_DEV) {
453*4882a593Smuzhiyun dev_dbg(i2c->dev, "No device\n");
454*4882a593Smuzhiyun i2c->state = -ENXIO;
455*4882a593Smuzhiyun goto stop;
456*4882a593Smuzhiyun } else if (trans_status & HSI2C_TRANS_ABORT) {
457*4882a593Smuzhiyun dev_dbg(i2c->dev, "Deal with arbitration lose\n");
458*4882a593Smuzhiyun i2c->state = -EAGAIN;
459*4882a593Smuzhiyun goto stop;
460*4882a593Smuzhiyun } else if (trans_status & HSI2C_TIMEOUT_AUTO) {
461*4882a593Smuzhiyun dev_dbg(i2c->dev, "Accessing device timed out\n");
462*4882a593Smuzhiyun i2c->state = -ETIMEDOUT;
463*4882a593Smuzhiyun goto stop;
464*4882a593Smuzhiyun } else if (trans_status & HSI2C_TRANS_DONE) {
465*4882a593Smuzhiyun i2c->trans_done = 1;
466*4882a593Smuzhiyun i2c->state = 0;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun if ((i2c->msg->flags & I2C_M_RD) && (int_status &
471*4882a593Smuzhiyun (HSI2C_INT_TRAILING | HSI2C_INT_RX_ALMOSTFULL))) {
472*4882a593Smuzhiyun fifo_status = readl(i2c->regs + HSI2C_FIFO_STATUS);
473*4882a593Smuzhiyun fifo_level = HSI2C_RX_FIFO_LVL(fifo_status);
474*4882a593Smuzhiyun len = min(fifo_level, i2c->msg->len - i2c->msg_ptr);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun while (len > 0) {
477*4882a593Smuzhiyun byte = (unsigned char)
478*4882a593Smuzhiyun readl(i2c->regs + HSI2C_RX_DATA);
479*4882a593Smuzhiyun i2c->msg->buf[i2c->msg_ptr++] = byte;
480*4882a593Smuzhiyun len--;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun i2c->state = 0;
483*4882a593Smuzhiyun } else if (int_status & HSI2C_INT_TX_ALMOSTEMPTY) {
484*4882a593Smuzhiyun fifo_status = readl(i2c->regs + HSI2C_FIFO_STATUS);
485*4882a593Smuzhiyun fifo_level = HSI2C_TX_FIFO_LVL(fifo_status);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun len = i2c->variant->fifo_depth - fifo_level;
488*4882a593Smuzhiyun if (len > (i2c->msg->len - i2c->msg_ptr)) {
489*4882a593Smuzhiyun u32 int_en = readl(i2c->regs + HSI2C_INT_ENABLE);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun int_en &= ~HSI2C_INT_TX_ALMOSTEMPTY_EN;
492*4882a593Smuzhiyun writel(int_en, i2c->regs + HSI2C_INT_ENABLE);
493*4882a593Smuzhiyun len = i2c->msg->len - i2c->msg_ptr;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun while (len > 0) {
497*4882a593Smuzhiyun byte = i2c->msg->buf[i2c->msg_ptr++];
498*4882a593Smuzhiyun writel(byte, i2c->regs + HSI2C_TX_DATA);
499*4882a593Smuzhiyun len--;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun i2c->state = 0;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun stop:
505*4882a593Smuzhiyun if ((i2c->trans_done && (i2c->msg->len == i2c->msg_ptr)) ||
506*4882a593Smuzhiyun (i2c->state < 0)) {
507*4882a593Smuzhiyun writel(0, i2c->regs + HSI2C_INT_ENABLE);
508*4882a593Smuzhiyun exynos5_i2c_clr_pend_irq(i2c);
509*4882a593Smuzhiyun complete(&i2c->msg_complete);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun spin_unlock(&i2c->lock);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun return IRQ_HANDLED;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /*
518*4882a593Smuzhiyun * exynos5_i2c_wait_bus_idle
519*4882a593Smuzhiyun *
520*4882a593Smuzhiyun * Wait for the bus to go idle, indicated by the MASTER_BUSY bit being
521*4882a593Smuzhiyun * cleared.
522*4882a593Smuzhiyun *
523*4882a593Smuzhiyun * Returns -EBUSY if the bus cannot be bought to idle
524*4882a593Smuzhiyun */
exynos5_i2c_wait_bus_idle(struct exynos5_i2c * i2c)525*4882a593Smuzhiyun static int exynos5_i2c_wait_bus_idle(struct exynos5_i2c *i2c)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun unsigned long stop_time;
528*4882a593Smuzhiyun u32 trans_status;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun /* wait for 100 milli seconds for the bus to be idle */
531*4882a593Smuzhiyun stop_time = jiffies + msecs_to_jiffies(100) + 1;
532*4882a593Smuzhiyun do {
533*4882a593Smuzhiyun trans_status = readl(i2c->regs + HSI2C_TRANS_STATUS);
534*4882a593Smuzhiyun if (!(trans_status & HSI2C_MASTER_BUSY))
535*4882a593Smuzhiyun return 0;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun usleep_range(50, 200);
538*4882a593Smuzhiyun } while (time_before(jiffies, stop_time));
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun return -EBUSY;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
exynos5_i2c_bus_recover(struct exynos5_i2c * i2c)543*4882a593Smuzhiyun static void exynos5_i2c_bus_recover(struct exynos5_i2c *i2c)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun u32 val;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun val = readl(i2c->regs + HSI2C_CTL) | HSI2C_RXCHON;
548*4882a593Smuzhiyun writel(val, i2c->regs + HSI2C_CTL);
549*4882a593Smuzhiyun val = readl(i2c->regs + HSI2C_CONF) & ~HSI2C_AUTO_MODE;
550*4882a593Smuzhiyun writel(val, i2c->regs + HSI2C_CONF);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /*
553*4882a593Smuzhiyun * Specification says master should send nine clock pulses. It can be
554*4882a593Smuzhiyun * emulated by sending manual read command (nine pulses for read eight
555*4882a593Smuzhiyun * bits + one pulse for NACK).
556*4882a593Smuzhiyun */
557*4882a593Smuzhiyun writel(HSI2C_CMD_READ_DATA, i2c->regs + HSI2C_MANUAL_CMD);
558*4882a593Smuzhiyun exynos5_i2c_wait_bus_idle(i2c);
559*4882a593Smuzhiyun writel(HSI2C_CMD_SEND_STOP, i2c->regs + HSI2C_MANUAL_CMD);
560*4882a593Smuzhiyun exynos5_i2c_wait_bus_idle(i2c);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun val = readl(i2c->regs + HSI2C_CTL) & ~HSI2C_RXCHON;
563*4882a593Smuzhiyun writel(val, i2c->regs + HSI2C_CTL);
564*4882a593Smuzhiyun val = readl(i2c->regs + HSI2C_CONF) | HSI2C_AUTO_MODE;
565*4882a593Smuzhiyun writel(val, i2c->regs + HSI2C_CONF);
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
exynos5_i2c_bus_check(struct exynos5_i2c * i2c)568*4882a593Smuzhiyun static void exynos5_i2c_bus_check(struct exynos5_i2c *i2c)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun unsigned long timeout;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun if (i2c->variant->hw != I2C_TYPE_EXYNOS7)
573*4882a593Smuzhiyun return;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /*
576*4882a593Smuzhiyun * HSI2C_MASTER_ST_LOSE state in EXYNOS7 variant before transaction
577*4882a593Smuzhiyun * indicates that bus is stuck (SDA is low). In such case bus recovery
578*4882a593Smuzhiyun * can be performed.
579*4882a593Smuzhiyun */
580*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(100);
581*4882a593Smuzhiyun for (;;) {
582*4882a593Smuzhiyun u32 st = readl(i2c->regs + HSI2C_TRANS_STATUS);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun if ((st & HSI2C_MASTER_ST_MASK) != HSI2C_MASTER_ST_LOSE)
585*4882a593Smuzhiyun return;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun if (time_is_before_jiffies(timeout))
588*4882a593Smuzhiyun return;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun exynos5_i2c_bus_recover(i2c);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /*
595*4882a593Smuzhiyun * exynos5_i2c_message_start: Configures the bus and starts the xfer
596*4882a593Smuzhiyun * i2c: struct exynos5_i2c pointer for the current bus
597*4882a593Smuzhiyun * stop: Enables stop after transfer if set. Set for last transfer of
598*4882a593Smuzhiyun * in the list of messages.
599*4882a593Smuzhiyun *
600*4882a593Smuzhiyun * Configures the bus for read/write function
601*4882a593Smuzhiyun * Sets chip address to talk to, message length to be sent.
602*4882a593Smuzhiyun * Enables appropriate interrupts and sends start xfer command.
603*4882a593Smuzhiyun */
exynos5_i2c_message_start(struct exynos5_i2c * i2c,int stop)604*4882a593Smuzhiyun static void exynos5_i2c_message_start(struct exynos5_i2c *i2c, int stop)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun u32 i2c_ctl;
607*4882a593Smuzhiyun u32 int_en = 0;
608*4882a593Smuzhiyun u32 i2c_auto_conf = 0;
609*4882a593Smuzhiyun u32 i2c_addr = 0;
610*4882a593Smuzhiyun u32 fifo_ctl;
611*4882a593Smuzhiyun unsigned long flags;
612*4882a593Smuzhiyun unsigned short trig_lvl;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun if (i2c->variant->hw == I2C_TYPE_EXYNOS7)
615*4882a593Smuzhiyun int_en |= HSI2C_INT_I2C_TRANS;
616*4882a593Smuzhiyun else
617*4882a593Smuzhiyun int_en |= HSI2C_INT_I2C;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun i2c_ctl = readl(i2c->regs + HSI2C_CTL);
620*4882a593Smuzhiyun i2c_ctl &= ~(HSI2C_TXCHON | HSI2C_RXCHON);
621*4882a593Smuzhiyun fifo_ctl = HSI2C_RXFIFO_EN | HSI2C_TXFIFO_EN;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun if (i2c->msg->flags & I2C_M_RD) {
624*4882a593Smuzhiyun i2c_ctl |= HSI2C_RXCHON;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun i2c_auto_conf |= HSI2C_READ_WRITE;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun trig_lvl = (i2c->msg->len > i2c->variant->fifo_depth) ?
629*4882a593Smuzhiyun (i2c->variant->fifo_depth * 3 / 4) : i2c->msg->len;
630*4882a593Smuzhiyun fifo_ctl |= HSI2C_RXFIFO_TRIGGER_LEVEL(trig_lvl);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun int_en |= (HSI2C_INT_RX_ALMOSTFULL_EN |
633*4882a593Smuzhiyun HSI2C_INT_TRAILING_EN);
634*4882a593Smuzhiyun } else {
635*4882a593Smuzhiyun i2c_ctl |= HSI2C_TXCHON;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun trig_lvl = (i2c->msg->len > i2c->variant->fifo_depth) ?
638*4882a593Smuzhiyun (i2c->variant->fifo_depth * 1 / 4) : i2c->msg->len;
639*4882a593Smuzhiyun fifo_ctl |= HSI2C_TXFIFO_TRIGGER_LEVEL(trig_lvl);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun int_en |= HSI2C_INT_TX_ALMOSTEMPTY_EN;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun i2c_addr = HSI2C_SLV_ADDR_MAS(i2c->msg->addr);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun if (i2c->op_clock >= I2C_MAX_FAST_MODE_PLUS_FREQ)
647*4882a593Smuzhiyun i2c_addr |= HSI2C_MASTER_ID(MASTER_ID(i2c->adap.nr));
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun writel(i2c_addr, i2c->regs + HSI2C_ADDR);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun writel(fifo_ctl, i2c->regs + HSI2C_FIFO_CTL);
652*4882a593Smuzhiyun writel(i2c_ctl, i2c->regs + HSI2C_CTL);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun exynos5_i2c_bus_check(i2c);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun /*
657*4882a593Smuzhiyun * Enable interrupts before starting the transfer so that we don't
658*4882a593Smuzhiyun * miss any INT_I2C interrupts.
659*4882a593Smuzhiyun */
660*4882a593Smuzhiyun spin_lock_irqsave(&i2c->lock, flags);
661*4882a593Smuzhiyun writel(int_en, i2c->regs + HSI2C_INT_ENABLE);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun if (stop == 1)
664*4882a593Smuzhiyun i2c_auto_conf |= HSI2C_STOP_AFTER_TRANS;
665*4882a593Smuzhiyun i2c_auto_conf |= i2c->msg->len;
666*4882a593Smuzhiyun i2c_auto_conf |= HSI2C_MASTER_RUN;
667*4882a593Smuzhiyun writel(i2c_auto_conf, i2c->regs + HSI2C_AUTO_CONF);
668*4882a593Smuzhiyun spin_unlock_irqrestore(&i2c->lock, flags);
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
exynos5_i2c_xfer_msg(struct exynos5_i2c * i2c,struct i2c_msg * msgs,int stop)671*4882a593Smuzhiyun static int exynos5_i2c_xfer_msg(struct exynos5_i2c *i2c,
672*4882a593Smuzhiyun struct i2c_msg *msgs, int stop)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun unsigned long timeout;
675*4882a593Smuzhiyun int ret;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun i2c->msg = msgs;
678*4882a593Smuzhiyun i2c->msg_ptr = 0;
679*4882a593Smuzhiyun i2c->trans_done = 0;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun reinit_completion(&i2c->msg_complete);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun exynos5_i2c_message_start(i2c, stop);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun timeout = wait_for_completion_timeout(&i2c->msg_complete,
686*4882a593Smuzhiyun EXYNOS5_I2C_TIMEOUT);
687*4882a593Smuzhiyun if (timeout == 0)
688*4882a593Smuzhiyun ret = -ETIMEDOUT;
689*4882a593Smuzhiyun else
690*4882a593Smuzhiyun ret = i2c->state;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /*
693*4882a593Smuzhiyun * If this is the last message to be transfered (stop == 1)
694*4882a593Smuzhiyun * Then check if the bus can be brought back to idle.
695*4882a593Smuzhiyun */
696*4882a593Smuzhiyun if (ret == 0 && stop)
697*4882a593Smuzhiyun ret = exynos5_i2c_wait_bus_idle(i2c);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun if (ret < 0) {
700*4882a593Smuzhiyun exynos5_i2c_reset(i2c);
701*4882a593Smuzhiyun if (ret == -ETIMEDOUT)
702*4882a593Smuzhiyun dev_warn(i2c->dev, "%s timeout\n",
703*4882a593Smuzhiyun (msgs->flags & I2C_M_RD) ? "rx" : "tx");
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /* Return the state as in interrupt routine */
707*4882a593Smuzhiyun return ret;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
exynos5_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)710*4882a593Smuzhiyun static int exynos5_i2c_xfer(struct i2c_adapter *adap,
711*4882a593Smuzhiyun struct i2c_msg *msgs, int num)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun struct exynos5_i2c *i2c = adap->algo_data;
714*4882a593Smuzhiyun int i, ret;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun ret = clk_enable(i2c->clk);
717*4882a593Smuzhiyun if (ret)
718*4882a593Smuzhiyun return ret;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun for (i = 0; i < num; ++i) {
721*4882a593Smuzhiyun ret = exynos5_i2c_xfer_msg(i2c, msgs + i, i + 1 == num);
722*4882a593Smuzhiyun if (ret)
723*4882a593Smuzhiyun break;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun clk_disable(i2c->clk);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun return ret ?: num;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
exynos5_i2c_func(struct i2c_adapter * adap)731*4882a593Smuzhiyun static u32 exynos5_i2c_func(struct i2c_adapter *adap)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun static const struct i2c_algorithm exynos5_i2c_algorithm = {
737*4882a593Smuzhiyun .master_xfer = exynos5_i2c_xfer,
738*4882a593Smuzhiyun .functionality = exynos5_i2c_func,
739*4882a593Smuzhiyun };
740*4882a593Smuzhiyun
exynos5_i2c_probe(struct platform_device * pdev)741*4882a593Smuzhiyun static int exynos5_i2c_probe(struct platform_device *pdev)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
744*4882a593Smuzhiyun struct exynos5_i2c *i2c;
745*4882a593Smuzhiyun int ret;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun i2c = devm_kzalloc(&pdev->dev, sizeof(struct exynos5_i2c), GFP_KERNEL);
748*4882a593Smuzhiyun if (!i2c)
749*4882a593Smuzhiyun return -ENOMEM;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun if (of_property_read_u32(np, "clock-frequency", &i2c->op_clock))
752*4882a593Smuzhiyun i2c->op_clock = I2C_MAX_STANDARD_MODE_FREQ;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun strlcpy(i2c->adap.name, "exynos5-i2c", sizeof(i2c->adap.name));
755*4882a593Smuzhiyun i2c->adap.owner = THIS_MODULE;
756*4882a593Smuzhiyun i2c->adap.algo = &exynos5_i2c_algorithm;
757*4882a593Smuzhiyun i2c->adap.retries = 3;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun i2c->dev = &pdev->dev;
760*4882a593Smuzhiyun i2c->clk = devm_clk_get(&pdev->dev, "hsi2c");
761*4882a593Smuzhiyun if (IS_ERR(i2c->clk)) {
762*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot get clock\n");
763*4882a593Smuzhiyun return -ENOENT;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun ret = clk_prepare_enable(i2c->clk);
767*4882a593Smuzhiyun if (ret)
768*4882a593Smuzhiyun return ret;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun i2c->regs = devm_platform_ioremap_resource(pdev, 0);
771*4882a593Smuzhiyun if (IS_ERR(i2c->regs)) {
772*4882a593Smuzhiyun ret = PTR_ERR(i2c->regs);
773*4882a593Smuzhiyun goto err_clk;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun i2c->adap.dev.of_node = np;
777*4882a593Smuzhiyun i2c->adap.algo_data = i2c;
778*4882a593Smuzhiyun i2c->adap.dev.parent = &pdev->dev;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* Clear pending interrupts from u-boot or misc causes */
781*4882a593Smuzhiyun exynos5_i2c_clr_pend_irq(i2c);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun spin_lock_init(&i2c->lock);
784*4882a593Smuzhiyun init_completion(&i2c->msg_complete);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun i2c->irq = ret = platform_get_irq(pdev, 0);
787*4882a593Smuzhiyun if (ret <= 0) {
788*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot find HS-I2C IRQ\n");
789*4882a593Smuzhiyun ret = -EINVAL;
790*4882a593Smuzhiyun goto err_clk;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, i2c->irq, exynos5_i2c_irq,
794*4882a593Smuzhiyun IRQF_NO_SUSPEND, dev_name(&pdev->dev), i2c);
795*4882a593Smuzhiyun if (ret != 0) {
796*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot request HS-I2C IRQ %d\n", i2c->irq);
797*4882a593Smuzhiyun goto err_clk;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun i2c->variant = of_device_get_match_data(&pdev->dev);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun ret = exynos5_hsi2c_clock_setup(i2c);
803*4882a593Smuzhiyun if (ret)
804*4882a593Smuzhiyun goto err_clk;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun exynos5_i2c_reset(i2c);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun ret = i2c_add_adapter(&i2c->adap);
809*4882a593Smuzhiyun if (ret < 0)
810*4882a593Smuzhiyun goto err_clk;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun platform_set_drvdata(pdev, i2c);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun clk_disable(i2c->clk);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun return 0;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun err_clk:
819*4882a593Smuzhiyun clk_disable_unprepare(i2c->clk);
820*4882a593Smuzhiyun return ret;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
exynos5_i2c_remove(struct platform_device * pdev)823*4882a593Smuzhiyun static int exynos5_i2c_remove(struct platform_device *pdev)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun struct exynos5_i2c *i2c = platform_get_drvdata(pdev);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun i2c_del_adapter(&i2c->adap);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun clk_unprepare(i2c->clk);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun return 0;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
exynos5_i2c_suspend_noirq(struct device * dev)835*4882a593Smuzhiyun static int exynos5_i2c_suspend_noirq(struct device *dev)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun struct exynos5_i2c *i2c = dev_get_drvdata(dev);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun i2c_mark_adapter_suspended(&i2c->adap);
840*4882a593Smuzhiyun clk_unprepare(i2c->clk);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun return 0;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
exynos5_i2c_resume_noirq(struct device * dev)845*4882a593Smuzhiyun static int exynos5_i2c_resume_noirq(struct device *dev)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun struct exynos5_i2c *i2c = dev_get_drvdata(dev);
848*4882a593Smuzhiyun int ret = 0;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun ret = clk_prepare_enable(i2c->clk);
851*4882a593Smuzhiyun if (ret)
852*4882a593Smuzhiyun return ret;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun ret = exynos5_hsi2c_clock_setup(i2c);
855*4882a593Smuzhiyun if (ret) {
856*4882a593Smuzhiyun clk_disable_unprepare(i2c->clk);
857*4882a593Smuzhiyun return ret;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun exynos5_i2c_init(i2c);
861*4882a593Smuzhiyun clk_disable(i2c->clk);
862*4882a593Smuzhiyun i2c_mark_adapter_resumed(&i2c->adap);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun return 0;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun #endif
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun static const struct dev_pm_ops exynos5_i2c_dev_pm_ops = {
869*4882a593Smuzhiyun SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(exynos5_i2c_suspend_noirq,
870*4882a593Smuzhiyun exynos5_i2c_resume_noirq)
871*4882a593Smuzhiyun };
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun static struct platform_driver exynos5_i2c_driver = {
874*4882a593Smuzhiyun .probe = exynos5_i2c_probe,
875*4882a593Smuzhiyun .remove = exynos5_i2c_remove,
876*4882a593Smuzhiyun .driver = {
877*4882a593Smuzhiyun .name = "exynos5-hsi2c",
878*4882a593Smuzhiyun .pm = &exynos5_i2c_dev_pm_ops,
879*4882a593Smuzhiyun .of_match_table = exynos5_i2c_match,
880*4882a593Smuzhiyun },
881*4882a593Smuzhiyun };
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun module_platform_driver(exynos5_i2c_driver);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun MODULE_DESCRIPTION("Exynos5 HS-I2C Bus driver");
886*4882a593Smuzhiyun MODULE_AUTHOR("Naveen Krishna Chatradhi <ch.naveen@samsung.com>");
887*4882a593Smuzhiyun MODULE_AUTHOR("Taekgyun Ko <taeggyun.ko@samsung.com>");
888*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
889