xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-emev2.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * I2C driver for the Renesas EMEV2 SoC
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2015 Wolfram Sang <wsa@sang-engineering.com>
6*4882a593Smuzhiyun  * Copyright 2013 Codethink Ltd.
7*4882a593Smuzhiyun  * Copyright 2010-2015 Renesas Electronics Corporation
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/completion.h>
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/i2c.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/of_device.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/sched.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* I2C Registers */
24*4882a593Smuzhiyun #define I2C_OFS_IICACT0		0x00	/* start */
25*4882a593Smuzhiyun #define I2C_OFS_IIC0		0x04	/* shift */
26*4882a593Smuzhiyun #define I2C_OFS_IICC0		0x08	/* control */
27*4882a593Smuzhiyun #define I2C_OFS_SVA0		0x0c	/* slave address */
28*4882a593Smuzhiyun #define I2C_OFS_IICCL0		0x10	/* clock select */
29*4882a593Smuzhiyun #define I2C_OFS_IICX0		0x14	/* extension */
30*4882a593Smuzhiyun #define I2C_OFS_IICS0		0x18	/* status */
31*4882a593Smuzhiyun #define I2C_OFS_IICSE0		0x1c	/* status For emulation */
32*4882a593Smuzhiyun #define I2C_OFS_IICF0		0x20	/* IIC flag */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* I2C IICACT0 Masks */
35*4882a593Smuzhiyun #define I2C_BIT_IICE0		0x0001
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* I2C IICC0 Masks */
38*4882a593Smuzhiyun #define I2C_BIT_LREL0		0x0040
39*4882a593Smuzhiyun #define I2C_BIT_WREL0		0x0020
40*4882a593Smuzhiyun #define I2C_BIT_SPIE0		0x0010
41*4882a593Smuzhiyun #define I2C_BIT_WTIM0		0x0008
42*4882a593Smuzhiyun #define I2C_BIT_ACKE0		0x0004
43*4882a593Smuzhiyun #define I2C_BIT_STT0		0x0002
44*4882a593Smuzhiyun #define I2C_BIT_SPT0		0x0001
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* I2C IICCL0 Masks */
47*4882a593Smuzhiyun #define I2C_BIT_SMC0		0x0008
48*4882a593Smuzhiyun #define I2C_BIT_DFC0		0x0004
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* I2C IICSE0 Masks */
51*4882a593Smuzhiyun #define I2C_BIT_MSTS0		0x0080
52*4882a593Smuzhiyun #define I2C_BIT_ALD0		0x0040
53*4882a593Smuzhiyun #define I2C_BIT_EXC0		0x0020
54*4882a593Smuzhiyun #define I2C_BIT_COI0		0x0010
55*4882a593Smuzhiyun #define I2C_BIT_TRC0		0x0008
56*4882a593Smuzhiyun #define I2C_BIT_ACKD0		0x0004
57*4882a593Smuzhiyun #define I2C_BIT_STD0		0x0002
58*4882a593Smuzhiyun #define I2C_BIT_SPD0		0x0001
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* I2C IICF0 Masks */
61*4882a593Smuzhiyun #define I2C_BIT_STCF		0x0080
62*4882a593Smuzhiyun #define I2C_BIT_IICBSY		0x0040
63*4882a593Smuzhiyun #define I2C_BIT_STCEN		0x0002
64*4882a593Smuzhiyun #define I2C_BIT_IICRSV		0x0001
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun struct em_i2c_device {
67*4882a593Smuzhiyun 	void __iomem *base;
68*4882a593Smuzhiyun 	struct i2c_adapter adap;
69*4882a593Smuzhiyun 	struct completion msg_done;
70*4882a593Smuzhiyun 	struct clk *sclk;
71*4882a593Smuzhiyun 	struct i2c_client *slave;
72*4882a593Smuzhiyun 	int irq;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
em_clear_set_bit(struct em_i2c_device * priv,u8 clear,u8 set,u8 reg)75*4882a593Smuzhiyun static inline void em_clear_set_bit(struct em_i2c_device *priv, u8 clear, u8 set, u8 reg)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	writeb((readb(priv->base + reg) & ~clear) | set, priv->base + reg);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
em_i2c_wait_for_event(struct em_i2c_device * priv)80*4882a593Smuzhiyun static int em_i2c_wait_for_event(struct em_i2c_device *priv)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	unsigned long time_left;
83*4882a593Smuzhiyun 	int status;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	reinit_completion(&priv->msg_done);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	time_left = wait_for_completion_timeout(&priv->msg_done, priv->adap.timeout);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	if (!time_left)
90*4882a593Smuzhiyun 		return -ETIMEDOUT;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	status = readb(priv->base + I2C_OFS_IICSE0);
93*4882a593Smuzhiyun 	return status & I2C_BIT_ALD0 ? -EAGAIN : status;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
em_i2c_stop(struct em_i2c_device * priv)96*4882a593Smuzhiyun static void em_i2c_stop(struct em_i2c_device *priv)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	/* Send Stop condition */
99*4882a593Smuzhiyun 	em_clear_set_bit(priv, 0, I2C_BIT_SPT0 | I2C_BIT_SPIE0, I2C_OFS_IICC0);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* Wait for stop condition */
102*4882a593Smuzhiyun 	em_i2c_wait_for_event(priv);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
em_i2c_reset(struct i2c_adapter * adap)105*4882a593Smuzhiyun static void em_i2c_reset(struct i2c_adapter *adap)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	struct em_i2c_device *priv = i2c_get_adapdata(adap);
108*4882a593Smuzhiyun 	int retr;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* If I2C active */
111*4882a593Smuzhiyun 	if (readb(priv->base + I2C_OFS_IICACT0) & I2C_BIT_IICE0) {
112*4882a593Smuzhiyun 		/* Disable I2C operation */
113*4882a593Smuzhiyun 		writeb(0, priv->base + I2C_OFS_IICACT0);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 		retr = 1000;
116*4882a593Smuzhiyun 		while (readb(priv->base + I2C_OFS_IICACT0) == 1 && retr)
117*4882a593Smuzhiyun 			retr--;
118*4882a593Smuzhiyun 		WARN_ON(retr == 0);
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/* Transfer mode set */
122*4882a593Smuzhiyun 	writeb(I2C_BIT_DFC0, priv->base + I2C_OFS_IICCL0);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	/* Can Issue start without detecting a stop, Reservation disabled. */
125*4882a593Smuzhiyun 	writeb(I2C_BIT_STCEN | I2C_BIT_IICRSV, priv->base + I2C_OFS_IICF0);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/* I2C enable, 9 bit interrupt mode */
128*4882a593Smuzhiyun 	writeb(I2C_BIT_WTIM0, priv->base + I2C_OFS_IICC0);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* Enable I2C operation */
131*4882a593Smuzhiyun 	writeb(I2C_BIT_IICE0, priv->base + I2C_OFS_IICACT0);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	retr = 1000;
134*4882a593Smuzhiyun 	while (readb(priv->base + I2C_OFS_IICACT0) == 0 && retr)
135*4882a593Smuzhiyun 		retr--;
136*4882a593Smuzhiyun 	WARN_ON(retr == 0);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
__em_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msg,int stop)139*4882a593Smuzhiyun static int __em_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msg,
140*4882a593Smuzhiyun 				int stop)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	struct em_i2c_device *priv = i2c_get_adapdata(adap);
143*4882a593Smuzhiyun 	int count, status, read = !!(msg->flags & I2C_M_RD);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* Send start condition */
146*4882a593Smuzhiyun 	em_clear_set_bit(priv, 0, I2C_BIT_ACKE0 | I2C_BIT_WTIM0, I2C_OFS_IICC0);
147*4882a593Smuzhiyun 	em_clear_set_bit(priv, 0, I2C_BIT_STT0, I2C_OFS_IICC0);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* Send slave address and R/W type */
150*4882a593Smuzhiyun 	writeb(i2c_8bit_addr_from_msg(msg), priv->base + I2C_OFS_IIC0);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* Wait for transaction */
153*4882a593Smuzhiyun 	status = em_i2c_wait_for_event(priv);
154*4882a593Smuzhiyun 	if (status < 0)
155*4882a593Smuzhiyun 		goto out_reset;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* Received NACK (result of setting slave address and R/W) */
158*4882a593Smuzhiyun 	if (!(status & I2C_BIT_ACKD0)) {
159*4882a593Smuzhiyun 		em_i2c_stop(priv);
160*4882a593Smuzhiyun 		goto out;
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/* Extra setup for read transactions */
164*4882a593Smuzhiyun 	if (read) {
165*4882a593Smuzhiyun 		/* 8 bit interrupt mode */
166*4882a593Smuzhiyun 		em_clear_set_bit(priv, I2C_BIT_WTIM0, I2C_BIT_ACKE0, I2C_OFS_IICC0);
167*4882a593Smuzhiyun 		em_clear_set_bit(priv, I2C_BIT_WTIM0, I2C_BIT_WREL0, I2C_OFS_IICC0);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 		/* Wait for transaction */
170*4882a593Smuzhiyun 		status = em_i2c_wait_for_event(priv);
171*4882a593Smuzhiyun 		if (status < 0)
172*4882a593Smuzhiyun 			goto out_reset;
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* Send / receive data */
176*4882a593Smuzhiyun 	for (count = 0; count < msg->len; count++) {
177*4882a593Smuzhiyun 		if (read) { /* Read transaction */
178*4882a593Smuzhiyun 			msg->buf[count] = readb(priv->base + I2C_OFS_IIC0);
179*4882a593Smuzhiyun 			em_clear_set_bit(priv, 0, I2C_BIT_WREL0, I2C_OFS_IICC0);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 		} else { /* Write transaction */
182*4882a593Smuzhiyun 			/* Received NACK */
183*4882a593Smuzhiyun 			if (!(status & I2C_BIT_ACKD0)) {
184*4882a593Smuzhiyun 				em_i2c_stop(priv);
185*4882a593Smuzhiyun 				goto out;
186*4882a593Smuzhiyun 			}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 			/* Write data */
189*4882a593Smuzhiyun 			writeb(msg->buf[count], priv->base + I2C_OFS_IIC0);
190*4882a593Smuzhiyun 		}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 		/* Wait for R/W transaction */
193*4882a593Smuzhiyun 		status = em_i2c_wait_for_event(priv);
194*4882a593Smuzhiyun 		if (status < 0)
195*4882a593Smuzhiyun 			goto out_reset;
196*4882a593Smuzhiyun 	}
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	if (stop)
199*4882a593Smuzhiyun 		em_i2c_stop(priv);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	return count;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun out_reset:
204*4882a593Smuzhiyun 	em_i2c_reset(adap);
205*4882a593Smuzhiyun out:
206*4882a593Smuzhiyun 	return status < 0 ? status : -ENXIO;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
em_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)209*4882a593Smuzhiyun static int em_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
210*4882a593Smuzhiyun 	int num)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	struct em_i2c_device *priv = i2c_get_adapdata(adap);
213*4882a593Smuzhiyun 	int ret, i;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	if (readb(priv->base + I2C_OFS_IICF0) & I2C_BIT_IICBSY)
216*4882a593Smuzhiyun 		return -EAGAIN;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
219*4882a593Smuzhiyun 		ret = __em_i2c_xfer(adap, &msgs[i], (i == (num - 1)));
220*4882a593Smuzhiyun 		if (ret < 0)
221*4882a593Smuzhiyun 			return ret;
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* I2C transfer completed */
225*4882a593Smuzhiyun 	return num;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
em_i2c_slave_irq(struct em_i2c_device * priv)228*4882a593Smuzhiyun static bool em_i2c_slave_irq(struct em_i2c_device *priv)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	u8 status, value;
231*4882a593Smuzhiyun 	enum i2c_slave_event event;
232*4882a593Smuzhiyun 	int ret;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	if (!priv->slave)
235*4882a593Smuzhiyun 		return false;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	status = readb(priv->base + I2C_OFS_IICSE0);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* Extension code, do not participate */
240*4882a593Smuzhiyun 	if (status & I2C_BIT_EXC0) {
241*4882a593Smuzhiyun 		em_clear_set_bit(priv, 0, I2C_BIT_LREL0, I2C_OFS_IICC0);
242*4882a593Smuzhiyun 		return true;
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* Stop detected, we don't know if it's for slave or master */
246*4882a593Smuzhiyun 	if (status & I2C_BIT_SPD0) {
247*4882a593Smuzhiyun 		/* Notify slave device */
248*4882a593Smuzhiyun 		i2c_slave_event(priv->slave, I2C_SLAVE_STOP, &value);
249*4882a593Smuzhiyun 		/* Pretend we did not handle the interrupt */
250*4882a593Smuzhiyun 		return false;
251*4882a593Smuzhiyun 	}
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/* Only handle interrupts addressed to us */
254*4882a593Smuzhiyun 	if (!(status & I2C_BIT_COI0))
255*4882a593Smuzhiyun 		return false;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* Enable stop interrupts */
258*4882a593Smuzhiyun 	em_clear_set_bit(priv, 0, I2C_BIT_SPIE0, I2C_OFS_IICC0);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	/* Transmission or Reception */
261*4882a593Smuzhiyun 	if (status & I2C_BIT_TRC0) {
262*4882a593Smuzhiyun 		if (status & I2C_BIT_ACKD0) {
263*4882a593Smuzhiyun 			/* 9 bit interrupt mode */
264*4882a593Smuzhiyun 			em_clear_set_bit(priv, 0, I2C_BIT_WTIM0, I2C_OFS_IICC0);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 			/* Send data */
267*4882a593Smuzhiyun 			event = status & I2C_BIT_STD0 ?
268*4882a593Smuzhiyun 				I2C_SLAVE_READ_REQUESTED :
269*4882a593Smuzhiyun 				I2C_SLAVE_READ_PROCESSED;
270*4882a593Smuzhiyun 			i2c_slave_event(priv->slave, event, &value);
271*4882a593Smuzhiyun 			writeb(value, priv->base + I2C_OFS_IIC0);
272*4882a593Smuzhiyun 		} else {
273*4882a593Smuzhiyun 			/* NACK, stop transmitting */
274*4882a593Smuzhiyun 			em_clear_set_bit(priv, 0, I2C_BIT_LREL0, I2C_OFS_IICC0);
275*4882a593Smuzhiyun 		}
276*4882a593Smuzhiyun 	} else {
277*4882a593Smuzhiyun 		/* 8 bit interrupt mode */
278*4882a593Smuzhiyun 		em_clear_set_bit(priv, I2C_BIT_WTIM0, I2C_BIT_ACKE0,
279*4882a593Smuzhiyun 				I2C_OFS_IICC0);
280*4882a593Smuzhiyun 		em_clear_set_bit(priv, I2C_BIT_WTIM0, I2C_BIT_WREL0,
281*4882a593Smuzhiyun 				I2C_OFS_IICC0);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 		if (status & I2C_BIT_STD0) {
284*4882a593Smuzhiyun 			i2c_slave_event(priv->slave, I2C_SLAVE_WRITE_REQUESTED,
285*4882a593Smuzhiyun 					&value);
286*4882a593Smuzhiyun 		} else {
287*4882a593Smuzhiyun 			/* Recv data */
288*4882a593Smuzhiyun 			value = readb(priv->base + I2C_OFS_IIC0);
289*4882a593Smuzhiyun 			ret = i2c_slave_event(priv->slave,
290*4882a593Smuzhiyun 					I2C_SLAVE_WRITE_RECEIVED, &value);
291*4882a593Smuzhiyun 			if (ret < 0)
292*4882a593Smuzhiyun 				em_clear_set_bit(priv, I2C_BIT_ACKE0, 0,
293*4882a593Smuzhiyun 						I2C_OFS_IICC0);
294*4882a593Smuzhiyun 		}
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	return true;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
em_i2c_irq_handler(int this_irq,void * dev_id)300*4882a593Smuzhiyun static irqreturn_t em_i2c_irq_handler(int this_irq, void *dev_id)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	struct em_i2c_device *priv = dev_id;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	if (em_i2c_slave_irq(priv))
305*4882a593Smuzhiyun 		return IRQ_HANDLED;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	complete(&priv->msg_done);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	return IRQ_HANDLED;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
em_i2c_func(struct i2c_adapter * adap)312*4882a593Smuzhiyun static u32 em_i2c_func(struct i2c_adapter *adap)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_SLAVE;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
em_i2c_reg_slave(struct i2c_client * slave)317*4882a593Smuzhiyun static int em_i2c_reg_slave(struct i2c_client *slave)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	struct em_i2c_device *priv = i2c_get_adapdata(slave->adapter);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	if (priv->slave)
322*4882a593Smuzhiyun 		return -EBUSY;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	if (slave->flags & I2C_CLIENT_TEN)
325*4882a593Smuzhiyun 		return -EAFNOSUPPORT;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	priv->slave = slave;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	/* Set slave address */
330*4882a593Smuzhiyun 	writeb(slave->addr << 1, priv->base + I2C_OFS_SVA0);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
em_i2c_unreg_slave(struct i2c_client * slave)335*4882a593Smuzhiyun static int em_i2c_unreg_slave(struct i2c_client *slave)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	struct em_i2c_device *priv = i2c_get_adapdata(slave->adapter);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	WARN_ON(!priv->slave);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	writeb(0, priv->base + I2C_OFS_SVA0);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/*
344*4882a593Smuzhiyun 	 * Wait for interrupt to finish. New slave irqs cannot happen because we
345*4882a593Smuzhiyun 	 * cleared the slave address and, thus, only extension codes will be
346*4882a593Smuzhiyun 	 * detected which do not use the slave ptr.
347*4882a593Smuzhiyun 	 */
348*4882a593Smuzhiyun 	synchronize_irq(priv->irq);
349*4882a593Smuzhiyun 	priv->slave = NULL;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	return 0;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun static const struct i2c_algorithm em_i2c_algo = {
355*4882a593Smuzhiyun 	.master_xfer = em_i2c_xfer,
356*4882a593Smuzhiyun 	.functionality = em_i2c_func,
357*4882a593Smuzhiyun 	.reg_slave      = em_i2c_reg_slave,
358*4882a593Smuzhiyun 	.unreg_slave    = em_i2c_unreg_slave,
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun 
em_i2c_probe(struct platform_device * pdev)361*4882a593Smuzhiyun static int em_i2c_probe(struct platform_device *pdev)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	struct em_i2c_device *priv;
364*4882a593Smuzhiyun 	int ret;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
367*4882a593Smuzhiyun 	if (!priv)
368*4882a593Smuzhiyun 		return -ENOMEM;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	priv->base = devm_platform_ioremap_resource(pdev, 0);
371*4882a593Smuzhiyun 	if (IS_ERR(priv->base))
372*4882a593Smuzhiyun 		return PTR_ERR(priv->base);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	strlcpy(priv->adap.name, "EMEV2 I2C", sizeof(priv->adap.name));
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	priv->sclk = devm_clk_get(&pdev->dev, "sclk");
377*4882a593Smuzhiyun 	if (IS_ERR(priv->sclk))
378*4882a593Smuzhiyun 		return PTR_ERR(priv->sclk);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->sclk);
381*4882a593Smuzhiyun 	if (ret)
382*4882a593Smuzhiyun 		return ret;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	priv->adap.timeout = msecs_to_jiffies(100);
385*4882a593Smuzhiyun 	priv->adap.retries = 5;
386*4882a593Smuzhiyun 	priv->adap.dev.parent = &pdev->dev;
387*4882a593Smuzhiyun 	priv->adap.algo = &em_i2c_algo;
388*4882a593Smuzhiyun 	priv->adap.owner = THIS_MODULE;
389*4882a593Smuzhiyun 	priv->adap.dev.of_node = pdev->dev.of_node;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	init_completion(&priv->msg_done);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	platform_set_drvdata(pdev, priv);
394*4882a593Smuzhiyun 	i2c_set_adapdata(&priv->adap, priv);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	em_i2c_reset(&priv->adap);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	ret = platform_get_irq(pdev, 0);
399*4882a593Smuzhiyun 	if (ret < 0)
400*4882a593Smuzhiyun 		goto err_clk;
401*4882a593Smuzhiyun 	priv->irq = ret;
402*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, priv->irq, em_i2c_irq_handler, 0,
403*4882a593Smuzhiyun 				"em_i2c", priv);
404*4882a593Smuzhiyun 	if (ret)
405*4882a593Smuzhiyun 		goto err_clk;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	ret = i2c_add_adapter(&priv->adap);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	if (ret)
410*4882a593Smuzhiyun 		goto err_clk;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	dev_info(&pdev->dev, "Added i2c controller %d, irq %d\n", priv->adap.nr,
413*4882a593Smuzhiyun 		 priv->irq);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	return 0;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun err_clk:
418*4882a593Smuzhiyun 	clk_disable_unprepare(priv->sclk);
419*4882a593Smuzhiyun 	return ret;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
em_i2c_remove(struct platform_device * dev)422*4882a593Smuzhiyun static int em_i2c_remove(struct platform_device *dev)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	struct em_i2c_device *priv = platform_get_drvdata(dev);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	i2c_del_adapter(&priv->adap);
427*4882a593Smuzhiyun 	clk_disable_unprepare(priv->sclk);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	return 0;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun static const struct of_device_id em_i2c_ids[] = {
433*4882a593Smuzhiyun 	{ .compatible = "renesas,iic-emev2", },
434*4882a593Smuzhiyun 	{ }
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun static struct platform_driver em_i2c_driver = {
438*4882a593Smuzhiyun 	.probe = em_i2c_probe,
439*4882a593Smuzhiyun 	.remove = em_i2c_remove,
440*4882a593Smuzhiyun 	.driver = {
441*4882a593Smuzhiyun 		.name = "em-i2c",
442*4882a593Smuzhiyun 		.of_match_table = em_i2c_ids,
443*4882a593Smuzhiyun 	}
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun module_platform_driver(em_i2c_driver);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun MODULE_DESCRIPTION("EMEV2 I2C bus driver");
448*4882a593Smuzhiyun MODULE_AUTHOR("Ian Molton");
449*4882a593Smuzhiyun MODULE_AUTHOR("Wolfram Sang <wsa@sang-engineering.com>");
450*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
451*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, em_i2c_ids);
452