1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/errno.h>
10*4882a593Smuzhiyun #include <linux/i2c.h>
11*4882a593Smuzhiyun #include <linux/fs.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/types.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/jiffies.h>
16*4882a593Smuzhiyun #include <linux/pci.h>
17*4882a593Smuzhiyun #include <linux/mutex.h>
18*4882a593Smuzhiyun #include <linux/ktime.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define PCH_EVENT_SET 0 /* I2C Interrupt Event Set Status */
22*4882a593Smuzhiyun #define PCH_EVENT_NONE 1 /* I2C Interrupt Event Clear Status */
23*4882a593Smuzhiyun #define PCH_MAX_CLK 100000 /* Maximum Clock speed in MHz */
24*4882a593Smuzhiyun #define PCH_BUFFER_MODE_ENABLE 0x0002 /* flag for Buffer mode enable */
25*4882a593Smuzhiyun #define PCH_EEPROM_SW_RST_MODE_ENABLE 0x0008 /* EEPROM SW RST enable flag */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define PCH_I2CSADR 0x00 /* I2C slave address register */
28*4882a593Smuzhiyun #define PCH_I2CCTL 0x04 /* I2C control register */
29*4882a593Smuzhiyun #define PCH_I2CSR 0x08 /* I2C status register */
30*4882a593Smuzhiyun #define PCH_I2CDR 0x0C /* I2C data register */
31*4882a593Smuzhiyun #define PCH_I2CMON 0x10 /* I2C bus monitor register */
32*4882a593Smuzhiyun #define PCH_I2CBC 0x14 /* I2C bus transfer rate setup counter */
33*4882a593Smuzhiyun #define PCH_I2CMOD 0x18 /* I2C mode register */
34*4882a593Smuzhiyun #define PCH_I2CBUFSLV 0x1C /* I2C buffer mode slave address register */
35*4882a593Smuzhiyun #define PCH_I2CBUFSUB 0x20 /* I2C buffer mode subaddress register */
36*4882a593Smuzhiyun #define PCH_I2CBUFFOR 0x24 /* I2C buffer mode format register */
37*4882a593Smuzhiyun #define PCH_I2CBUFCTL 0x28 /* I2C buffer mode control register */
38*4882a593Smuzhiyun #define PCH_I2CBUFMSK 0x2C /* I2C buffer mode interrupt mask register */
39*4882a593Smuzhiyun #define PCH_I2CBUFSTA 0x30 /* I2C buffer mode status register */
40*4882a593Smuzhiyun #define PCH_I2CBUFLEV 0x34 /* I2C buffer mode level register */
41*4882a593Smuzhiyun #define PCH_I2CESRFOR 0x38 /* EEPROM software reset mode format register */
42*4882a593Smuzhiyun #define PCH_I2CESRCTL 0x3C /* EEPROM software reset mode ctrl register */
43*4882a593Smuzhiyun #define PCH_I2CESRMSK 0x40 /* EEPROM software reset mode */
44*4882a593Smuzhiyun #define PCH_I2CESRSTA 0x44 /* EEPROM software reset mode status register */
45*4882a593Smuzhiyun #define PCH_I2CTMR 0x48 /* I2C timer register */
46*4882a593Smuzhiyun #define PCH_I2CSRST 0xFC /* I2C reset register */
47*4882a593Smuzhiyun #define PCH_I2CNF 0xF8 /* I2C noise filter register */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define BUS_IDLE_TIMEOUT 20
50*4882a593Smuzhiyun #define PCH_I2CCTL_I2CMEN 0x0080
51*4882a593Smuzhiyun #define TEN_BIT_ADDR_DEFAULT 0xF000
52*4882a593Smuzhiyun #define TEN_BIT_ADDR_MASK 0xF0
53*4882a593Smuzhiyun #define PCH_START 0x0020
54*4882a593Smuzhiyun #define PCH_RESTART 0x0004
55*4882a593Smuzhiyun #define PCH_ESR_START 0x0001
56*4882a593Smuzhiyun #define PCH_BUFF_START 0x1
57*4882a593Smuzhiyun #define PCH_REPSTART 0x0004
58*4882a593Smuzhiyun #define PCH_ACK 0x0008
59*4882a593Smuzhiyun #define PCH_GETACK 0x0001
60*4882a593Smuzhiyun #define CLR_REG 0x0
61*4882a593Smuzhiyun #define I2C_RD 0x1
62*4882a593Smuzhiyun #define I2CMCF_BIT 0x0080
63*4882a593Smuzhiyun #define I2CMIF_BIT 0x0002
64*4882a593Smuzhiyun #define I2CMAL_BIT 0x0010
65*4882a593Smuzhiyun #define I2CBMFI_BIT 0x0001
66*4882a593Smuzhiyun #define I2CBMAL_BIT 0x0002
67*4882a593Smuzhiyun #define I2CBMNA_BIT 0x0004
68*4882a593Smuzhiyun #define I2CBMTO_BIT 0x0008
69*4882a593Smuzhiyun #define I2CBMIS_BIT 0x0010
70*4882a593Smuzhiyun #define I2CESRFI_BIT 0X0001
71*4882a593Smuzhiyun #define I2CESRTO_BIT 0x0002
72*4882a593Smuzhiyun #define I2CESRFIIE_BIT 0x1
73*4882a593Smuzhiyun #define I2CESRTOIE_BIT 0x2
74*4882a593Smuzhiyun #define I2CBMDZ_BIT 0x0040
75*4882a593Smuzhiyun #define I2CBMAG_BIT 0x0020
76*4882a593Smuzhiyun #define I2CMBB_BIT 0x0020
77*4882a593Smuzhiyun #define BUFFER_MODE_MASK (I2CBMFI_BIT | I2CBMAL_BIT | I2CBMNA_BIT | \
78*4882a593Smuzhiyun I2CBMTO_BIT | I2CBMIS_BIT)
79*4882a593Smuzhiyun #define I2C_ADDR_MSK 0xFF
80*4882a593Smuzhiyun #define I2C_MSB_2B_MSK 0x300
81*4882a593Smuzhiyun #define FAST_MODE_CLK 400
82*4882a593Smuzhiyun #define FAST_MODE_EN 0x0001
83*4882a593Smuzhiyun #define SUB_ADDR_LEN_MAX 4
84*4882a593Smuzhiyun #define BUF_LEN_MAX 32
85*4882a593Smuzhiyun #define PCH_BUFFER_MODE 0x1
86*4882a593Smuzhiyun #define EEPROM_SW_RST_MODE 0x0002
87*4882a593Smuzhiyun #define NORMAL_INTR_ENBL 0x0300
88*4882a593Smuzhiyun #define EEPROM_RST_INTR_ENBL (I2CESRFIIE_BIT | I2CESRTOIE_BIT)
89*4882a593Smuzhiyun #define EEPROM_RST_INTR_DISBL 0x0
90*4882a593Smuzhiyun #define BUFFER_MODE_INTR_ENBL 0x001F
91*4882a593Smuzhiyun #define BUFFER_MODE_INTR_DISBL 0x0
92*4882a593Smuzhiyun #define NORMAL_MODE 0x0
93*4882a593Smuzhiyun #define BUFFER_MODE 0x1
94*4882a593Smuzhiyun #define EEPROM_SR_MODE 0x2
95*4882a593Smuzhiyun #define I2C_TX_MODE 0x0010
96*4882a593Smuzhiyun #define PCH_BUF_TX 0xFFF7
97*4882a593Smuzhiyun #define PCH_BUF_RD 0x0008
98*4882a593Smuzhiyun #define I2C_ERROR_MASK (I2CESRTO_EVENT | I2CBMIS_EVENT | I2CBMTO_EVENT | \
99*4882a593Smuzhiyun I2CBMNA_EVENT | I2CBMAL_EVENT | I2CMAL_EVENT)
100*4882a593Smuzhiyun #define I2CMAL_EVENT 0x0001
101*4882a593Smuzhiyun #define I2CMCF_EVENT 0x0002
102*4882a593Smuzhiyun #define I2CBMFI_EVENT 0x0004
103*4882a593Smuzhiyun #define I2CBMAL_EVENT 0x0008
104*4882a593Smuzhiyun #define I2CBMNA_EVENT 0x0010
105*4882a593Smuzhiyun #define I2CBMTO_EVENT 0x0020
106*4882a593Smuzhiyun #define I2CBMIS_EVENT 0x0040
107*4882a593Smuzhiyun #define I2CESRFI_EVENT 0x0080
108*4882a593Smuzhiyun #define I2CESRTO_EVENT 0x0100
109*4882a593Smuzhiyun #define PCI_DEVICE_ID_PCH_I2C 0x8817
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define pch_dbg(adap, fmt, arg...) \
112*4882a593Smuzhiyun dev_dbg(adap->pch_adapter.dev.parent, "%s :" fmt, __func__, ##arg)
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define pch_err(adap, fmt, arg...) \
115*4882a593Smuzhiyun dev_err(adap->pch_adapter.dev.parent, "%s :" fmt, __func__, ##arg)
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define pch_pci_err(pdev, fmt, arg...) \
118*4882a593Smuzhiyun dev_err(&pdev->dev, "%s :" fmt, __func__, ##arg)
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define pch_pci_dbg(pdev, fmt, arg...) \
121*4882a593Smuzhiyun dev_dbg(&pdev->dev, "%s :" fmt, __func__, ##arg)
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun Set the number of I2C instance max
125*4882a593Smuzhiyun Intel EG20T PCH : 1ch
126*4882a593Smuzhiyun LAPIS Semiconductor ML7213 IOH : 2ch
127*4882a593Smuzhiyun LAPIS Semiconductor ML7831 IOH : 1ch
128*4882a593Smuzhiyun */
129*4882a593Smuzhiyun #define PCH_I2C_MAX_DEV 2
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /**
132*4882a593Smuzhiyun * struct i2c_algo_pch_data - for I2C driver functionalities
133*4882a593Smuzhiyun * @pch_adapter: stores the reference to i2c_adapter structure
134*4882a593Smuzhiyun * @p_adapter_info: stores the reference to adapter_info structure
135*4882a593Smuzhiyun * @pch_base_address: specifies the remapped base address
136*4882a593Smuzhiyun * @pch_buff_mode_en: specifies if buffer mode is enabled
137*4882a593Smuzhiyun * @pch_event_flag: specifies occurrence of interrupt events
138*4882a593Smuzhiyun * @pch_i2c_xfer_in_progress: specifies whether the transfer is completed
139*4882a593Smuzhiyun */
140*4882a593Smuzhiyun struct i2c_algo_pch_data {
141*4882a593Smuzhiyun struct i2c_adapter pch_adapter;
142*4882a593Smuzhiyun struct adapter_info *p_adapter_info;
143*4882a593Smuzhiyun void __iomem *pch_base_address;
144*4882a593Smuzhiyun int pch_buff_mode_en;
145*4882a593Smuzhiyun u32 pch_event_flag;
146*4882a593Smuzhiyun bool pch_i2c_xfer_in_progress;
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /**
150*4882a593Smuzhiyun * struct adapter_info - This structure holds the adapter information for the
151*4882a593Smuzhiyun PCH i2c controller
152*4882a593Smuzhiyun * @pch_data: stores a list of i2c_algo_pch_data
153*4882a593Smuzhiyun * @pch_i2c_suspended: specifies whether the system is suspended or not
154*4882a593Smuzhiyun * perhaps with more lines and words.
155*4882a593Smuzhiyun * @ch_num: specifies the number of i2c instance
156*4882a593Smuzhiyun *
157*4882a593Smuzhiyun * pch_data has as many elements as maximum I2C channels
158*4882a593Smuzhiyun */
159*4882a593Smuzhiyun struct adapter_info {
160*4882a593Smuzhiyun struct i2c_algo_pch_data pch_data[PCH_I2C_MAX_DEV];
161*4882a593Smuzhiyun bool pch_i2c_suspended;
162*4882a593Smuzhiyun int ch_num;
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static int pch_i2c_speed = 100; /* I2C bus speed in Kbps */
167*4882a593Smuzhiyun static int pch_clk = 50000; /* specifies I2C clock speed in KHz */
168*4882a593Smuzhiyun static wait_queue_head_t pch_event;
169*4882a593Smuzhiyun static DEFINE_MUTEX(pch_mutex);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Definition for ML7213 by LAPIS Semiconductor */
172*4882a593Smuzhiyun #define PCI_DEVICE_ID_ML7213_I2C 0x802D
173*4882a593Smuzhiyun #define PCI_DEVICE_ID_ML7223_I2C 0x8010
174*4882a593Smuzhiyun #define PCI_DEVICE_ID_ML7831_I2C 0x8817
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static const struct pci_device_id pch_pcidev_id[] = {
177*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_PCH_I2C), 1, },
178*4882a593Smuzhiyun { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7213_I2C), 2, },
179*4882a593Smuzhiyun { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7223_I2C), 1, },
180*4882a593Smuzhiyun { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7831_I2C), 1, },
181*4882a593Smuzhiyun {0,}
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pch_pcidev_id);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun static irqreturn_t pch_i2c_handler(int irq, void *pData);
186*4882a593Smuzhiyun
pch_setbit(void __iomem * addr,u32 offset,u32 bitmask)187*4882a593Smuzhiyun static inline void pch_setbit(void __iomem *addr, u32 offset, u32 bitmask)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun u32 val;
190*4882a593Smuzhiyun val = ioread32(addr + offset);
191*4882a593Smuzhiyun val |= bitmask;
192*4882a593Smuzhiyun iowrite32(val, addr + offset);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
pch_clrbit(void __iomem * addr,u32 offset,u32 bitmask)195*4882a593Smuzhiyun static inline void pch_clrbit(void __iomem *addr, u32 offset, u32 bitmask)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun u32 val;
198*4882a593Smuzhiyun val = ioread32(addr + offset);
199*4882a593Smuzhiyun val &= (~bitmask);
200*4882a593Smuzhiyun iowrite32(val, addr + offset);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /**
204*4882a593Smuzhiyun * pch_i2c_init() - hardware initialization of I2C module
205*4882a593Smuzhiyun * @adap: Pointer to struct i2c_algo_pch_data.
206*4882a593Smuzhiyun */
pch_i2c_init(struct i2c_algo_pch_data * adap)207*4882a593Smuzhiyun static void pch_i2c_init(struct i2c_algo_pch_data *adap)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun void __iomem *p = adap->pch_base_address;
210*4882a593Smuzhiyun u32 pch_i2cbc;
211*4882a593Smuzhiyun u32 pch_i2ctmr;
212*4882a593Smuzhiyun u32 reg_value;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* reset I2C controller */
215*4882a593Smuzhiyun iowrite32(0x01, p + PCH_I2CSRST);
216*4882a593Smuzhiyun msleep(20);
217*4882a593Smuzhiyun iowrite32(0x0, p + PCH_I2CSRST);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* Initialize I2C registers */
220*4882a593Smuzhiyun iowrite32(0x21, p + PCH_I2CNF);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun pch_setbit(adap->pch_base_address, PCH_I2CCTL, PCH_I2CCTL_I2CMEN);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (pch_i2c_speed != 400)
225*4882a593Smuzhiyun pch_i2c_speed = 100;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun reg_value = PCH_I2CCTL_I2CMEN;
228*4882a593Smuzhiyun if (pch_i2c_speed == FAST_MODE_CLK) {
229*4882a593Smuzhiyun reg_value |= FAST_MODE_EN;
230*4882a593Smuzhiyun pch_dbg(adap, "Fast mode enabled\n");
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (pch_clk > PCH_MAX_CLK)
234*4882a593Smuzhiyun pch_clk = 62500;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun pch_i2cbc = (pch_clk + (pch_i2c_speed * 4)) / (pch_i2c_speed * 8);
237*4882a593Smuzhiyun /* Set transfer speed in I2CBC */
238*4882a593Smuzhiyun iowrite32(pch_i2cbc, p + PCH_I2CBC);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun pch_i2ctmr = (pch_clk) / 8;
241*4882a593Smuzhiyun iowrite32(pch_i2ctmr, p + PCH_I2CTMR);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun reg_value |= NORMAL_INTR_ENBL; /* Enable interrupts in normal mode */
244*4882a593Smuzhiyun iowrite32(reg_value, p + PCH_I2CCTL);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun pch_dbg(adap,
247*4882a593Smuzhiyun "I2CCTL=%x pch_i2cbc=%x pch_i2ctmr=%x Enable interrupts\n",
248*4882a593Smuzhiyun ioread32(p + PCH_I2CCTL), pch_i2cbc, pch_i2ctmr);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun init_waitqueue_head(&pch_event);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /**
254*4882a593Smuzhiyun * pch_i2c_wait_for_bus_idle() - check the status of bus.
255*4882a593Smuzhiyun * @adap: Pointer to struct i2c_algo_pch_data.
256*4882a593Smuzhiyun * @timeout: waiting time counter (ms).
257*4882a593Smuzhiyun */
pch_i2c_wait_for_bus_idle(struct i2c_algo_pch_data * adap,s32 timeout)258*4882a593Smuzhiyun static s32 pch_i2c_wait_for_bus_idle(struct i2c_algo_pch_data *adap,
259*4882a593Smuzhiyun s32 timeout)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun void __iomem *p = adap->pch_base_address;
262*4882a593Smuzhiyun int schedule = 0;
263*4882a593Smuzhiyun unsigned long end = jiffies + msecs_to_jiffies(timeout);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun while (ioread32(p + PCH_I2CSR) & I2CMBB_BIT) {
266*4882a593Smuzhiyun if (time_after(jiffies, end)) {
267*4882a593Smuzhiyun pch_dbg(adap, "I2CSR = %x\n", ioread32(p + PCH_I2CSR));
268*4882a593Smuzhiyun pch_err(adap, "%s: Timeout Error.return%d\n",
269*4882a593Smuzhiyun __func__, -ETIME);
270*4882a593Smuzhiyun pch_i2c_init(adap);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun return -ETIME;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (!schedule)
276*4882a593Smuzhiyun /* Retry after some usecs */
277*4882a593Smuzhiyun udelay(5);
278*4882a593Smuzhiyun else
279*4882a593Smuzhiyun /* Wait a bit more without consuming CPU */
280*4882a593Smuzhiyun usleep_range(20, 1000);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun schedule = 1;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /**
289*4882a593Smuzhiyun * pch_i2c_start() - Generate I2C start condition in normal mode.
290*4882a593Smuzhiyun * @adap: Pointer to struct i2c_algo_pch_data.
291*4882a593Smuzhiyun *
292*4882a593Smuzhiyun * Generate I2C start condition in normal mode by setting I2CCTL.I2CMSTA to 1.
293*4882a593Smuzhiyun */
pch_i2c_start(struct i2c_algo_pch_data * adap)294*4882a593Smuzhiyun static void pch_i2c_start(struct i2c_algo_pch_data *adap)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun void __iomem *p = adap->pch_base_address;
297*4882a593Smuzhiyun pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
298*4882a593Smuzhiyun pch_setbit(adap->pch_base_address, PCH_I2CCTL, PCH_START);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /**
302*4882a593Smuzhiyun * pch_i2c_stop() - generate stop condition in normal mode.
303*4882a593Smuzhiyun * @adap: Pointer to struct i2c_algo_pch_data.
304*4882a593Smuzhiyun */
pch_i2c_stop(struct i2c_algo_pch_data * adap)305*4882a593Smuzhiyun static void pch_i2c_stop(struct i2c_algo_pch_data *adap)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun void __iomem *p = adap->pch_base_address;
308*4882a593Smuzhiyun pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
309*4882a593Smuzhiyun /* clear the start bit */
310*4882a593Smuzhiyun pch_clrbit(adap->pch_base_address, PCH_I2CCTL, PCH_START);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
pch_i2c_wait_for_check_xfer(struct i2c_algo_pch_data * adap)313*4882a593Smuzhiyun static int pch_i2c_wait_for_check_xfer(struct i2c_algo_pch_data *adap)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun long ret;
316*4882a593Smuzhiyun void __iomem *p = adap->pch_base_address;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun ret = wait_event_timeout(pch_event,
319*4882a593Smuzhiyun (adap->pch_event_flag != 0), msecs_to_jiffies(1000));
320*4882a593Smuzhiyun if (!ret) {
321*4882a593Smuzhiyun pch_err(adap, "%s:wait-event timeout\n", __func__);
322*4882a593Smuzhiyun adap->pch_event_flag = 0;
323*4882a593Smuzhiyun pch_i2c_stop(adap);
324*4882a593Smuzhiyun pch_i2c_init(adap);
325*4882a593Smuzhiyun return -ETIMEDOUT;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (adap->pch_event_flag & I2C_ERROR_MASK) {
329*4882a593Smuzhiyun pch_err(adap, "Lost Arbitration\n");
330*4882a593Smuzhiyun adap->pch_event_flag = 0;
331*4882a593Smuzhiyun pch_clrbit(adap->pch_base_address, PCH_I2CSR, I2CMAL_BIT);
332*4882a593Smuzhiyun pch_clrbit(adap->pch_base_address, PCH_I2CSR, I2CMIF_BIT);
333*4882a593Smuzhiyun pch_i2c_init(adap);
334*4882a593Smuzhiyun return -EAGAIN;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun adap->pch_event_flag = 0;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (ioread32(p + PCH_I2CSR) & PCH_GETACK) {
340*4882a593Smuzhiyun pch_dbg(adap, "Receive NACK for slave address setting\n");
341*4882a593Smuzhiyun return -ENXIO;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun return 0;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /**
348*4882a593Smuzhiyun * pch_i2c_repstart() - generate repeated start condition in normal mode
349*4882a593Smuzhiyun * @adap: Pointer to struct i2c_algo_pch_data.
350*4882a593Smuzhiyun */
pch_i2c_repstart(struct i2c_algo_pch_data * adap)351*4882a593Smuzhiyun static void pch_i2c_repstart(struct i2c_algo_pch_data *adap)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun void __iomem *p = adap->pch_base_address;
354*4882a593Smuzhiyun pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
355*4882a593Smuzhiyun pch_setbit(adap->pch_base_address, PCH_I2CCTL, PCH_REPSTART);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /**
359*4882a593Smuzhiyun * pch_i2c_writebytes() - write data to I2C bus in normal mode
360*4882a593Smuzhiyun * @i2c_adap: Pointer to the struct i2c_adapter.
361*4882a593Smuzhiyun * @last: specifies whether last message or not.
362*4882a593Smuzhiyun * In the case of compound mode it will be 1 for last message,
363*4882a593Smuzhiyun * otherwise 0.
364*4882a593Smuzhiyun * @first: specifies whether first message or not.
365*4882a593Smuzhiyun * 1 for first message otherwise 0.
366*4882a593Smuzhiyun */
pch_i2c_writebytes(struct i2c_adapter * i2c_adap,struct i2c_msg * msgs,u32 last,u32 first)367*4882a593Smuzhiyun static s32 pch_i2c_writebytes(struct i2c_adapter *i2c_adap,
368*4882a593Smuzhiyun struct i2c_msg *msgs, u32 last, u32 first)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun struct i2c_algo_pch_data *adap = i2c_adap->algo_data;
371*4882a593Smuzhiyun u8 *buf;
372*4882a593Smuzhiyun u32 length;
373*4882a593Smuzhiyun u32 addr;
374*4882a593Smuzhiyun u32 addr_2_msb;
375*4882a593Smuzhiyun u32 addr_8_lsb;
376*4882a593Smuzhiyun s32 wrcount;
377*4882a593Smuzhiyun s32 rtn;
378*4882a593Smuzhiyun void __iomem *p = adap->pch_base_address;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun length = msgs->len;
381*4882a593Smuzhiyun buf = msgs->buf;
382*4882a593Smuzhiyun addr = msgs->addr;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* enable master tx */
385*4882a593Smuzhiyun pch_setbit(adap->pch_base_address, PCH_I2CCTL, I2C_TX_MODE);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun pch_dbg(adap, "I2CCTL = %x msgs->len = %d\n", ioread32(p + PCH_I2CCTL),
388*4882a593Smuzhiyun length);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if (first) {
391*4882a593Smuzhiyun if (pch_i2c_wait_for_bus_idle(adap, BUS_IDLE_TIMEOUT) == -ETIME)
392*4882a593Smuzhiyun return -ETIME;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun if (msgs->flags & I2C_M_TEN) {
396*4882a593Smuzhiyun addr_2_msb = ((addr & I2C_MSB_2B_MSK) >> 7) & 0x06;
397*4882a593Smuzhiyun iowrite32(addr_2_msb | TEN_BIT_ADDR_MASK, p + PCH_I2CDR);
398*4882a593Smuzhiyun if (first)
399*4882a593Smuzhiyun pch_i2c_start(adap);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun rtn = pch_i2c_wait_for_check_xfer(adap);
402*4882a593Smuzhiyun if (rtn)
403*4882a593Smuzhiyun return rtn;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun addr_8_lsb = (addr & I2C_ADDR_MSK);
406*4882a593Smuzhiyun iowrite32(addr_8_lsb, p + PCH_I2CDR);
407*4882a593Smuzhiyun } else {
408*4882a593Smuzhiyun /* set 7 bit slave address and R/W bit as 0 */
409*4882a593Smuzhiyun iowrite32(i2c_8bit_addr_from_msg(msgs), p + PCH_I2CDR);
410*4882a593Smuzhiyun if (first)
411*4882a593Smuzhiyun pch_i2c_start(adap);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun rtn = pch_i2c_wait_for_check_xfer(adap);
415*4882a593Smuzhiyun if (rtn)
416*4882a593Smuzhiyun return rtn;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun for (wrcount = 0; wrcount < length; ++wrcount) {
419*4882a593Smuzhiyun /* write buffer value to I2C data register */
420*4882a593Smuzhiyun iowrite32(buf[wrcount], p + PCH_I2CDR);
421*4882a593Smuzhiyun pch_dbg(adap, "writing %x to Data register\n", buf[wrcount]);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun rtn = pch_i2c_wait_for_check_xfer(adap);
424*4882a593Smuzhiyun if (rtn)
425*4882a593Smuzhiyun return rtn;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun pch_clrbit(adap->pch_base_address, PCH_I2CSR, I2CMCF_BIT);
428*4882a593Smuzhiyun pch_clrbit(adap->pch_base_address, PCH_I2CSR, I2CMIF_BIT);
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* check if this is the last message */
432*4882a593Smuzhiyun if (last)
433*4882a593Smuzhiyun pch_i2c_stop(adap);
434*4882a593Smuzhiyun else
435*4882a593Smuzhiyun pch_i2c_repstart(adap);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun pch_dbg(adap, "return=%d\n", wrcount);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun return wrcount;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /**
443*4882a593Smuzhiyun * pch_i2c_sendack() - send ACK
444*4882a593Smuzhiyun * @adap: Pointer to struct i2c_algo_pch_data.
445*4882a593Smuzhiyun */
pch_i2c_sendack(struct i2c_algo_pch_data * adap)446*4882a593Smuzhiyun static void pch_i2c_sendack(struct i2c_algo_pch_data *adap)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun void __iomem *p = adap->pch_base_address;
449*4882a593Smuzhiyun pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
450*4882a593Smuzhiyun pch_clrbit(adap->pch_base_address, PCH_I2CCTL, PCH_ACK);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /**
454*4882a593Smuzhiyun * pch_i2c_sendnack() - send NACK
455*4882a593Smuzhiyun * @adap: Pointer to struct i2c_algo_pch_data.
456*4882a593Smuzhiyun */
pch_i2c_sendnack(struct i2c_algo_pch_data * adap)457*4882a593Smuzhiyun static void pch_i2c_sendnack(struct i2c_algo_pch_data *adap)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun void __iomem *p = adap->pch_base_address;
460*4882a593Smuzhiyun pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
461*4882a593Smuzhiyun pch_setbit(adap->pch_base_address, PCH_I2CCTL, PCH_ACK);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun /**
465*4882a593Smuzhiyun * pch_i2c_restart() - Generate I2C restart condition in normal mode.
466*4882a593Smuzhiyun * @adap: Pointer to struct i2c_algo_pch_data.
467*4882a593Smuzhiyun *
468*4882a593Smuzhiyun * Generate I2C restart condition in normal mode by setting I2CCTL.I2CRSTA.
469*4882a593Smuzhiyun */
pch_i2c_restart(struct i2c_algo_pch_data * adap)470*4882a593Smuzhiyun static void pch_i2c_restart(struct i2c_algo_pch_data *adap)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun void __iomem *p = adap->pch_base_address;
473*4882a593Smuzhiyun pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
474*4882a593Smuzhiyun pch_setbit(adap->pch_base_address, PCH_I2CCTL, PCH_RESTART);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun /**
478*4882a593Smuzhiyun * pch_i2c_readbytes() - read data from I2C bus in normal mode.
479*4882a593Smuzhiyun * @i2c_adap: Pointer to the struct i2c_adapter.
480*4882a593Smuzhiyun * @msgs: Pointer to i2c_msg structure.
481*4882a593Smuzhiyun * @last: specifies whether last message or not.
482*4882a593Smuzhiyun * @first: specifies whether first message or not.
483*4882a593Smuzhiyun */
pch_i2c_readbytes(struct i2c_adapter * i2c_adap,struct i2c_msg * msgs,u32 last,u32 first)484*4882a593Smuzhiyun static s32 pch_i2c_readbytes(struct i2c_adapter *i2c_adap, struct i2c_msg *msgs,
485*4882a593Smuzhiyun u32 last, u32 first)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun struct i2c_algo_pch_data *adap = i2c_adap->algo_data;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun u8 *buf;
490*4882a593Smuzhiyun u32 count;
491*4882a593Smuzhiyun u32 length;
492*4882a593Smuzhiyun u32 addr;
493*4882a593Smuzhiyun u32 addr_2_msb;
494*4882a593Smuzhiyun u32 addr_8_lsb;
495*4882a593Smuzhiyun void __iomem *p = adap->pch_base_address;
496*4882a593Smuzhiyun s32 rtn;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun length = msgs->len;
499*4882a593Smuzhiyun buf = msgs->buf;
500*4882a593Smuzhiyun addr = msgs->addr;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /* enable master reception */
503*4882a593Smuzhiyun pch_clrbit(adap->pch_base_address, PCH_I2CCTL, I2C_TX_MODE);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (first) {
506*4882a593Smuzhiyun if (pch_i2c_wait_for_bus_idle(adap, BUS_IDLE_TIMEOUT) == -ETIME)
507*4882a593Smuzhiyun return -ETIME;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun if (msgs->flags & I2C_M_TEN) {
511*4882a593Smuzhiyun addr_2_msb = ((addr & I2C_MSB_2B_MSK) >> 7);
512*4882a593Smuzhiyun iowrite32(addr_2_msb | TEN_BIT_ADDR_MASK, p + PCH_I2CDR);
513*4882a593Smuzhiyun if (first)
514*4882a593Smuzhiyun pch_i2c_start(adap);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun rtn = pch_i2c_wait_for_check_xfer(adap);
517*4882a593Smuzhiyun if (rtn)
518*4882a593Smuzhiyun return rtn;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun addr_8_lsb = (addr & I2C_ADDR_MSK);
521*4882a593Smuzhiyun iowrite32(addr_8_lsb, p + PCH_I2CDR);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun pch_i2c_restart(adap);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun rtn = pch_i2c_wait_for_check_xfer(adap);
526*4882a593Smuzhiyun if (rtn)
527*4882a593Smuzhiyun return rtn;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun addr_2_msb |= I2C_RD;
530*4882a593Smuzhiyun iowrite32(addr_2_msb | TEN_BIT_ADDR_MASK, p + PCH_I2CDR);
531*4882a593Smuzhiyun } else {
532*4882a593Smuzhiyun /* 7 address bits + R/W bit */
533*4882a593Smuzhiyun iowrite32(i2c_8bit_addr_from_msg(msgs), p + PCH_I2CDR);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /* check if it is the first message */
537*4882a593Smuzhiyun if (first)
538*4882a593Smuzhiyun pch_i2c_start(adap);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun rtn = pch_i2c_wait_for_check_xfer(adap);
541*4882a593Smuzhiyun if (rtn)
542*4882a593Smuzhiyun return rtn;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun if (length == 0) {
545*4882a593Smuzhiyun pch_i2c_stop(adap);
546*4882a593Smuzhiyun ioread32(p + PCH_I2CDR); /* Dummy read needs */
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun count = length;
549*4882a593Smuzhiyun } else {
550*4882a593Smuzhiyun int read_index;
551*4882a593Smuzhiyun int loop;
552*4882a593Smuzhiyun pch_i2c_sendack(adap);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* Dummy read */
555*4882a593Smuzhiyun for (loop = 1, read_index = 0; loop < length; loop++) {
556*4882a593Smuzhiyun buf[read_index] = ioread32(p + PCH_I2CDR);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun if (loop != 1)
559*4882a593Smuzhiyun read_index++;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun rtn = pch_i2c_wait_for_check_xfer(adap);
562*4882a593Smuzhiyun if (rtn)
563*4882a593Smuzhiyun return rtn;
564*4882a593Smuzhiyun } /* end for */
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun pch_i2c_sendnack(adap);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun buf[read_index] = ioread32(p + PCH_I2CDR); /* Read final - 1 */
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun if (length != 1)
571*4882a593Smuzhiyun read_index++;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun rtn = pch_i2c_wait_for_check_xfer(adap);
574*4882a593Smuzhiyun if (rtn)
575*4882a593Smuzhiyun return rtn;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun if (last)
578*4882a593Smuzhiyun pch_i2c_stop(adap);
579*4882a593Smuzhiyun else
580*4882a593Smuzhiyun pch_i2c_repstart(adap);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun buf[read_index++] = ioread32(p + PCH_I2CDR); /* Read Final */
583*4882a593Smuzhiyun count = read_index;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun return count;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /**
590*4882a593Smuzhiyun * pch_i2c_cb() - Interrupt handler Call back function
591*4882a593Smuzhiyun * @adap: Pointer to struct i2c_algo_pch_data.
592*4882a593Smuzhiyun */
pch_i2c_cb(struct i2c_algo_pch_data * adap)593*4882a593Smuzhiyun static void pch_i2c_cb(struct i2c_algo_pch_data *adap)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun u32 sts;
596*4882a593Smuzhiyun void __iomem *p = adap->pch_base_address;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun sts = ioread32(p + PCH_I2CSR);
599*4882a593Smuzhiyun sts &= (I2CMAL_BIT | I2CMCF_BIT | I2CMIF_BIT);
600*4882a593Smuzhiyun if (sts & I2CMAL_BIT)
601*4882a593Smuzhiyun adap->pch_event_flag |= I2CMAL_EVENT;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun if (sts & I2CMCF_BIT)
604*4882a593Smuzhiyun adap->pch_event_flag |= I2CMCF_EVENT;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* clear the applicable bits */
607*4882a593Smuzhiyun pch_clrbit(adap->pch_base_address, PCH_I2CSR, sts);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun pch_dbg(adap, "PCH_I2CSR = %x\n", ioread32(p + PCH_I2CSR));
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun wake_up(&pch_event);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun /**
615*4882a593Smuzhiyun * pch_i2c_handler() - interrupt handler for the PCH I2C controller
616*4882a593Smuzhiyun * @irq: irq number.
617*4882a593Smuzhiyun * @pData: cookie passed back to the handler function.
618*4882a593Smuzhiyun */
pch_i2c_handler(int irq,void * pData)619*4882a593Smuzhiyun static irqreturn_t pch_i2c_handler(int irq, void *pData)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun u32 reg_val;
622*4882a593Smuzhiyun int flag;
623*4882a593Smuzhiyun int i;
624*4882a593Smuzhiyun struct adapter_info *adap_info = pData;
625*4882a593Smuzhiyun void __iomem *p;
626*4882a593Smuzhiyun u32 mode;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun for (i = 0, flag = 0; i < adap_info->ch_num; i++) {
629*4882a593Smuzhiyun p = adap_info->pch_data[i].pch_base_address;
630*4882a593Smuzhiyun mode = ioread32(p + PCH_I2CMOD);
631*4882a593Smuzhiyun mode &= BUFFER_MODE | EEPROM_SR_MODE;
632*4882a593Smuzhiyun if (mode != NORMAL_MODE) {
633*4882a593Smuzhiyun pch_err(adap_info->pch_data,
634*4882a593Smuzhiyun "I2C-%d mode(%d) is not supported\n", mode, i);
635*4882a593Smuzhiyun continue;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun reg_val = ioread32(p + PCH_I2CSR);
638*4882a593Smuzhiyun if (reg_val & (I2CMAL_BIT | I2CMCF_BIT | I2CMIF_BIT)) {
639*4882a593Smuzhiyun pch_i2c_cb(&adap_info->pch_data[i]);
640*4882a593Smuzhiyun flag = 1;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun return flag ? IRQ_HANDLED : IRQ_NONE;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun /**
648*4882a593Smuzhiyun * pch_i2c_xfer() - Reading adnd writing data through I2C bus
649*4882a593Smuzhiyun * @i2c_adap: Pointer to the struct i2c_adapter.
650*4882a593Smuzhiyun * @msgs: Pointer to i2c_msg structure.
651*4882a593Smuzhiyun * @num: number of messages.
652*4882a593Smuzhiyun */
pch_i2c_xfer(struct i2c_adapter * i2c_adap,struct i2c_msg * msgs,s32 num)653*4882a593Smuzhiyun static s32 pch_i2c_xfer(struct i2c_adapter *i2c_adap,
654*4882a593Smuzhiyun struct i2c_msg *msgs, s32 num)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun struct i2c_msg *pmsg;
657*4882a593Smuzhiyun u32 i = 0;
658*4882a593Smuzhiyun u32 status;
659*4882a593Smuzhiyun s32 ret;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun struct i2c_algo_pch_data *adap = i2c_adap->algo_data;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun ret = mutex_lock_interruptible(&pch_mutex);
664*4882a593Smuzhiyun if (ret)
665*4882a593Smuzhiyun return ret;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun if (adap->p_adapter_info->pch_i2c_suspended) {
668*4882a593Smuzhiyun mutex_unlock(&pch_mutex);
669*4882a593Smuzhiyun return -EBUSY;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun pch_dbg(adap, "adap->p_adapter_info->pch_i2c_suspended is %d\n",
673*4882a593Smuzhiyun adap->p_adapter_info->pch_i2c_suspended);
674*4882a593Smuzhiyun /* transfer not completed */
675*4882a593Smuzhiyun adap->pch_i2c_xfer_in_progress = true;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun for (i = 0; i < num && ret >= 0; i++) {
678*4882a593Smuzhiyun pmsg = &msgs[i];
679*4882a593Smuzhiyun pmsg->flags |= adap->pch_buff_mode_en;
680*4882a593Smuzhiyun status = pmsg->flags;
681*4882a593Smuzhiyun pch_dbg(adap,
682*4882a593Smuzhiyun "After invoking I2C_MODE_SEL :flag= 0x%x\n", status);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun if ((status & (I2C_M_RD)) != false) {
685*4882a593Smuzhiyun ret = pch_i2c_readbytes(i2c_adap, pmsg, (i + 1 == num),
686*4882a593Smuzhiyun (i == 0));
687*4882a593Smuzhiyun } else {
688*4882a593Smuzhiyun ret = pch_i2c_writebytes(i2c_adap, pmsg, (i + 1 == num),
689*4882a593Smuzhiyun (i == 0));
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun adap->pch_i2c_xfer_in_progress = false; /* transfer completed */
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun mutex_unlock(&pch_mutex);
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun return (ret < 0) ? ret : num;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun /**
701*4882a593Smuzhiyun * pch_i2c_func() - return the functionality of the I2C driver
702*4882a593Smuzhiyun * @adap: Pointer to struct i2c_algo_pch_data.
703*4882a593Smuzhiyun */
pch_i2c_func(struct i2c_adapter * adap)704*4882a593Smuzhiyun static u32 pch_i2c_func(struct i2c_adapter *adap)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_10BIT_ADDR;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun static const struct i2c_algorithm pch_algorithm = {
710*4882a593Smuzhiyun .master_xfer = pch_i2c_xfer,
711*4882a593Smuzhiyun .functionality = pch_i2c_func
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun /**
715*4882a593Smuzhiyun * pch_i2c_disbl_int() - Disable PCH I2C interrupts
716*4882a593Smuzhiyun * @adap: Pointer to struct i2c_algo_pch_data.
717*4882a593Smuzhiyun */
pch_i2c_disbl_int(struct i2c_algo_pch_data * adap)718*4882a593Smuzhiyun static void pch_i2c_disbl_int(struct i2c_algo_pch_data *adap)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun void __iomem *p = adap->pch_base_address;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun pch_clrbit(adap->pch_base_address, PCH_I2CCTL, NORMAL_INTR_ENBL);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun iowrite32(EEPROM_RST_INTR_DISBL, p + PCH_I2CESRMSK);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun iowrite32(BUFFER_MODE_INTR_DISBL, p + PCH_I2CBUFMSK);
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
pch_i2c_probe(struct pci_dev * pdev,const struct pci_device_id * id)729*4882a593Smuzhiyun static int pch_i2c_probe(struct pci_dev *pdev,
730*4882a593Smuzhiyun const struct pci_device_id *id)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun void __iomem *base_addr;
733*4882a593Smuzhiyun int ret;
734*4882a593Smuzhiyun int i, j;
735*4882a593Smuzhiyun struct adapter_info *adap_info;
736*4882a593Smuzhiyun struct i2c_adapter *pch_adap;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun pch_pci_dbg(pdev, "Entered.\n");
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun adap_info = kzalloc((sizeof(struct adapter_info)), GFP_KERNEL);
741*4882a593Smuzhiyun if (adap_info == NULL)
742*4882a593Smuzhiyun return -ENOMEM;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun ret = pci_enable_device(pdev);
745*4882a593Smuzhiyun if (ret) {
746*4882a593Smuzhiyun pch_pci_err(pdev, "pci_enable_device FAILED\n");
747*4882a593Smuzhiyun goto err_pci_enable;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun ret = pci_request_regions(pdev, KBUILD_MODNAME);
751*4882a593Smuzhiyun if (ret) {
752*4882a593Smuzhiyun pch_pci_err(pdev, "pci_request_regions FAILED\n");
753*4882a593Smuzhiyun goto err_pci_req;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun base_addr = pci_iomap(pdev, 1, 0);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun if (base_addr == NULL) {
759*4882a593Smuzhiyun pch_pci_err(pdev, "pci_iomap FAILED\n");
760*4882a593Smuzhiyun ret = -ENOMEM;
761*4882a593Smuzhiyun goto err_pci_iomap;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /* Set the number of I2C channel instance */
765*4882a593Smuzhiyun adap_info->ch_num = id->driver_data;
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun for (i = 0; i < adap_info->ch_num; i++) {
768*4882a593Smuzhiyun pch_adap = &adap_info->pch_data[i].pch_adapter;
769*4882a593Smuzhiyun adap_info->pch_i2c_suspended = false;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun adap_info->pch_data[i].p_adapter_info = adap_info;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun pch_adap->owner = THIS_MODULE;
774*4882a593Smuzhiyun pch_adap->class = I2C_CLASS_HWMON;
775*4882a593Smuzhiyun strlcpy(pch_adap->name, KBUILD_MODNAME, sizeof(pch_adap->name));
776*4882a593Smuzhiyun pch_adap->algo = &pch_algorithm;
777*4882a593Smuzhiyun pch_adap->algo_data = &adap_info->pch_data[i];
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun /* base_addr + offset; */
780*4882a593Smuzhiyun adap_info->pch_data[i].pch_base_address = base_addr + 0x100 * i;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun pch_adap->dev.of_node = pdev->dev.of_node;
783*4882a593Smuzhiyun pch_adap->dev.parent = &pdev->dev;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun ret = request_irq(pdev->irq, pch_i2c_handler, IRQF_SHARED,
787*4882a593Smuzhiyun KBUILD_MODNAME, adap_info);
788*4882a593Smuzhiyun if (ret) {
789*4882a593Smuzhiyun pch_pci_err(pdev, "request_irq FAILED\n");
790*4882a593Smuzhiyun goto err_request_irq;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun for (i = 0; i < adap_info->ch_num; i++) {
794*4882a593Smuzhiyun pch_adap = &adap_info->pch_data[i].pch_adapter;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun pch_i2c_init(&adap_info->pch_data[i]);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun pch_adap->nr = i;
799*4882a593Smuzhiyun ret = i2c_add_numbered_adapter(pch_adap);
800*4882a593Smuzhiyun if (ret) {
801*4882a593Smuzhiyun pch_pci_err(pdev, "i2c_add_adapter[ch:%d] FAILED\n", i);
802*4882a593Smuzhiyun goto err_add_adapter;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun pci_set_drvdata(pdev, adap_info);
807*4882a593Smuzhiyun pch_pci_dbg(pdev, "returns %d.\n", ret);
808*4882a593Smuzhiyun return 0;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun err_add_adapter:
811*4882a593Smuzhiyun for (j = 0; j < i; j++)
812*4882a593Smuzhiyun i2c_del_adapter(&adap_info->pch_data[j].pch_adapter);
813*4882a593Smuzhiyun free_irq(pdev->irq, adap_info);
814*4882a593Smuzhiyun err_request_irq:
815*4882a593Smuzhiyun pci_iounmap(pdev, base_addr);
816*4882a593Smuzhiyun err_pci_iomap:
817*4882a593Smuzhiyun pci_release_regions(pdev);
818*4882a593Smuzhiyun err_pci_req:
819*4882a593Smuzhiyun pci_disable_device(pdev);
820*4882a593Smuzhiyun err_pci_enable:
821*4882a593Smuzhiyun kfree(adap_info);
822*4882a593Smuzhiyun return ret;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
pch_i2c_remove(struct pci_dev * pdev)825*4882a593Smuzhiyun static void pch_i2c_remove(struct pci_dev *pdev)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun int i;
828*4882a593Smuzhiyun struct adapter_info *adap_info = pci_get_drvdata(pdev);
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun free_irq(pdev->irq, adap_info);
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun for (i = 0; i < adap_info->ch_num; i++) {
833*4882a593Smuzhiyun pch_i2c_disbl_int(&adap_info->pch_data[i]);
834*4882a593Smuzhiyun i2c_del_adapter(&adap_info->pch_data[i].pch_adapter);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun if (adap_info->pch_data[0].pch_base_address)
838*4882a593Smuzhiyun pci_iounmap(pdev, adap_info->pch_data[0].pch_base_address);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun for (i = 0; i < adap_info->ch_num; i++)
841*4882a593Smuzhiyun adap_info->pch_data[i].pch_base_address = NULL;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun pci_release_regions(pdev);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun pci_disable_device(pdev);
846*4882a593Smuzhiyun kfree(adap_info);
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
pch_i2c_suspend(struct device * dev)849*4882a593Smuzhiyun static int __maybe_unused pch_i2c_suspend(struct device *dev)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun int i;
852*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
853*4882a593Smuzhiyun struct adapter_info *adap_info = pci_get_drvdata(pdev);
854*4882a593Smuzhiyun void __iomem *p = adap_info->pch_data[0].pch_base_address;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun adap_info->pch_i2c_suspended = true;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun for (i = 0; i < adap_info->ch_num; i++) {
859*4882a593Smuzhiyun while ((adap_info->pch_data[i].pch_i2c_xfer_in_progress)) {
860*4882a593Smuzhiyun /* Wait until all channel transfers are completed */
861*4882a593Smuzhiyun msleep(20);
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun /* Disable the i2c interrupts */
866*4882a593Smuzhiyun for (i = 0; i < adap_info->ch_num; i++)
867*4882a593Smuzhiyun pch_i2c_disbl_int(&adap_info->pch_data[i]);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun pch_pci_dbg(pdev, "I2CSR = %x I2CBUFSTA = %x I2CESRSTA = %x "
870*4882a593Smuzhiyun "invoked function pch_i2c_disbl_int successfully\n",
871*4882a593Smuzhiyun ioread32(p + PCH_I2CSR), ioread32(p + PCH_I2CBUFSTA),
872*4882a593Smuzhiyun ioread32(p + PCH_I2CESRSTA));
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun return 0;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
pch_i2c_resume(struct device * dev)877*4882a593Smuzhiyun static int __maybe_unused pch_i2c_resume(struct device *dev)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun int i;
880*4882a593Smuzhiyun struct adapter_info *adap_info = dev_get_drvdata(dev);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun for (i = 0; i < adap_info->ch_num; i++)
883*4882a593Smuzhiyun pch_i2c_init(&adap_info->pch_data[i]);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun adap_info->pch_i2c_suspended = false;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun return 0;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(pch_i2c_pm_ops, pch_i2c_suspend, pch_i2c_resume);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun static struct pci_driver pch_pcidriver = {
893*4882a593Smuzhiyun .name = KBUILD_MODNAME,
894*4882a593Smuzhiyun .id_table = pch_pcidev_id,
895*4882a593Smuzhiyun .probe = pch_i2c_probe,
896*4882a593Smuzhiyun .remove = pch_i2c_remove,
897*4882a593Smuzhiyun .driver.pm = &pch_i2c_pm_ops,
898*4882a593Smuzhiyun };
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun module_pci_driver(pch_pcidriver);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel EG20T PCH/LAPIS Semico ML7213/ML7223/ML7831 IOH I2C");
903*4882a593Smuzhiyun MODULE_LICENSE("GPL");
904*4882a593Smuzhiyun MODULE_AUTHOR("Tomoya MORINAGA. <tomoya.rohm@gmail.com>");
905*4882a593Smuzhiyun module_param(pch_i2c_speed, int, (S_IRUSR | S_IWUSR));
906*4882a593Smuzhiyun module_param(pch_clk, int, (S_IRUSR | S_IWUSR));
907