xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-designware-platdrv.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Synopsys DesignWare I2C adapter driver.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on the TI DAVINCI I2C adapter driver.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2006 Texas Instruments.
8*4882a593Smuzhiyun  * Copyright (C) 2007 MontaVista Software Inc.
9*4882a593Smuzhiyun  * Copyright (C) 2009 Provigent Ltd.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #include <linux/acpi.h>
12*4882a593Smuzhiyun #include <linux/clk-provider.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/dmi.h>
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/errno.h>
18*4882a593Smuzhiyun #include <linux/i2c.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun #include <linux/kernel.h>
22*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
23*4882a593Smuzhiyun #include <linux/module.h>
24*4882a593Smuzhiyun #include <linux/of.h>
25*4882a593Smuzhiyun #include <linux/platform_data/i2c-designware.h>
26*4882a593Smuzhiyun #include <linux/platform_device.h>
27*4882a593Smuzhiyun #include <linux/pm.h>
28*4882a593Smuzhiyun #include <linux/pm_runtime.h>
29*4882a593Smuzhiyun #include <linux/property.h>
30*4882a593Smuzhiyun #include <linux/regmap.h>
31*4882a593Smuzhiyun #include <linux/reset.h>
32*4882a593Smuzhiyun #include <linux/sched.h>
33*4882a593Smuzhiyun #include <linux/slab.h>
34*4882a593Smuzhiyun #include <linux/suspend.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include "i2c-designware-core.h"
37*4882a593Smuzhiyun 
i2c_dw_get_clk_rate_khz(struct dw_i2c_dev * dev)38*4882a593Smuzhiyun static u32 i2c_dw_get_clk_rate_khz(struct dw_i2c_dev *dev)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	return clk_get_rate(dev->clk)/1000;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #ifdef CONFIG_ACPI
44*4882a593Smuzhiyun static const struct acpi_device_id dw_i2c_acpi_match[] = {
45*4882a593Smuzhiyun 	{ "INT33C2", 0 },
46*4882a593Smuzhiyun 	{ "INT33C3", 0 },
47*4882a593Smuzhiyun 	{ "INT3432", 0 },
48*4882a593Smuzhiyun 	{ "INT3433", 0 },
49*4882a593Smuzhiyun 	{ "80860F41", ACCESS_NO_IRQ_SUSPEND },
50*4882a593Smuzhiyun 	{ "808622C1", ACCESS_NO_IRQ_SUSPEND },
51*4882a593Smuzhiyun 	{ "AMD0010", ACCESS_INTR_MASK },
52*4882a593Smuzhiyun 	{ "AMDI0010", ACCESS_INTR_MASK },
53*4882a593Smuzhiyun 	{ "AMDI0510", 0 },
54*4882a593Smuzhiyun 	{ "APMC0D0F", 0 },
55*4882a593Smuzhiyun 	{ "HISI02A1", 0 },
56*4882a593Smuzhiyun 	{ "HISI02A2", 0 },
57*4882a593Smuzhiyun 	{ "HISI02A3", 0 },
58*4882a593Smuzhiyun 	{ "HYGO0010", ACCESS_INTR_MASK },
59*4882a593Smuzhiyun 	{ }
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, dw_i2c_acpi_match);
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #ifdef CONFIG_OF
65*4882a593Smuzhiyun #define BT1_I2C_CTL			0x100
66*4882a593Smuzhiyun #define BT1_I2C_CTL_ADDR_MASK		GENMASK(7, 0)
67*4882a593Smuzhiyun #define BT1_I2C_CTL_WR			BIT(8)
68*4882a593Smuzhiyun #define BT1_I2C_CTL_GO			BIT(31)
69*4882a593Smuzhiyun #define BT1_I2C_DI			0x104
70*4882a593Smuzhiyun #define BT1_I2C_DO			0x108
71*4882a593Smuzhiyun 
bt1_i2c_read(void * context,unsigned int reg,unsigned int * val)72*4882a593Smuzhiyun static int bt1_i2c_read(void *context, unsigned int reg, unsigned int *val)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	struct dw_i2c_dev *dev = context;
75*4882a593Smuzhiyun 	int ret;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/*
78*4882a593Smuzhiyun 	 * Note these methods shouldn't ever fail because the system controller
79*4882a593Smuzhiyun 	 * registers are memory mapped. We check the return value just in case.
80*4882a593Smuzhiyun 	 */
81*4882a593Smuzhiyun 	ret = regmap_write(dev->sysmap, BT1_I2C_CTL,
82*4882a593Smuzhiyun 			   BT1_I2C_CTL_GO | (reg & BT1_I2C_CTL_ADDR_MASK));
83*4882a593Smuzhiyun 	if (ret)
84*4882a593Smuzhiyun 		return ret;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	return regmap_read(dev->sysmap, BT1_I2C_DO, val);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
bt1_i2c_write(void * context,unsigned int reg,unsigned int val)89*4882a593Smuzhiyun static int bt1_i2c_write(void *context, unsigned int reg, unsigned int val)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct dw_i2c_dev *dev = context;
92*4882a593Smuzhiyun 	int ret;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	ret = regmap_write(dev->sysmap, BT1_I2C_DI, val);
95*4882a593Smuzhiyun 	if (ret)
96*4882a593Smuzhiyun 		return ret;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	return regmap_write(dev->sysmap, BT1_I2C_CTL,
99*4882a593Smuzhiyun 		BT1_I2C_CTL_GO | BT1_I2C_CTL_WR | (reg & BT1_I2C_CTL_ADDR_MASK));
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static struct regmap_config bt1_i2c_cfg = {
103*4882a593Smuzhiyun 	.reg_bits = 32,
104*4882a593Smuzhiyun 	.val_bits = 32,
105*4882a593Smuzhiyun 	.reg_stride = 4,
106*4882a593Smuzhiyun 	.fast_io = true,
107*4882a593Smuzhiyun 	.reg_read = bt1_i2c_read,
108*4882a593Smuzhiyun 	.reg_write = bt1_i2c_write,
109*4882a593Smuzhiyun 	.max_register = DW_IC_COMP_TYPE,
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
bt1_i2c_request_regs(struct dw_i2c_dev * dev)112*4882a593Smuzhiyun static int bt1_i2c_request_regs(struct dw_i2c_dev *dev)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	dev->sysmap = syscon_node_to_regmap(dev->dev->of_node->parent);
115*4882a593Smuzhiyun 	if (IS_ERR(dev->sysmap))
116*4882a593Smuzhiyun 		return PTR_ERR(dev->sysmap);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	dev->map = devm_regmap_init(dev->dev, NULL, dev, &bt1_i2c_cfg);
119*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(dev->map);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define MSCC_ICPU_CFG_TWI_DELAY		0x0
123*4882a593Smuzhiyun #define MSCC_ICPU_CFG_TWI_DELAY_ENABLE	BIT(0)
124*4882a593Smuzhiyun #define MSCC_ICPU_CFG_TWI_SPIKE_FILTER	0x4
125*4882a593Smuzhiyun 
mscc_twi_set_sda_hold_time(struct dw_i2c_dev * dev)126*4882a593Smuzhiyun static int mscc_twi_set_sda_hold_time(struct dw_i2c_dev *dev)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	writel((dev->sda_hold_time << 1) | MSCC_ICPU_CFG_TWI_DELAY_ENABLE,
129*4882a593Smuzhiyun 	       dev->ext + MSCC_ICPU_CFG_TWI_DELAY);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	return 0;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
dw_i2c_of_configure(struct platform_device * pdev)134*4882a593Smuzhiyun static int dw_i2c_of_configure(struct platform_device *pdev)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	struct dw_i2c_dev *dev = platform_get_drvdata(pdev);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	switch (dev->flags & MODEL_MASK) {
139*4882a593Smuzhiyun 	case MODEL_MSCC_OCELOT:
140*4882a593Smuzhiyun 		dev->ext = devm_platform_ioremap_resource(pdev, 1);
141*4882a593Smuzhiyun 		if (!IS_ERR(dev->ext))
142*4882a593Smuzhiyun 			dev->set_sda_hold_time = mscc_twi_set_sda_hold_time;
143*4882a593Smuzhiyun 		break;
144*4882a593Smuzhiyun 	default:
145*4882a593Smuzhiyun 		break;
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	return 0;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun static const struct of_device_id dw_i2c_of_match[] = {
152*4882a593Smuzhiyun 	{ .compatible = "snps,designware-i2c", },
153*4882a593Smuzhiyun 	{ .compatible = "mscc,ocelot-i2c", .data = (void *)MODEL_MSCC_OCELOT },
154*4882a593Smuzhiyun 	{ .compatible = "baikal,bt1-sys-i2c", .data = (void *)MODEL_BAIKAL_BT1 },
155*4882a593Smuzhiyun 	{},
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dw_i2c_of_match);
158*4882a593Smuzhiyun #else
bt1_i2c_request_regs(struct dw_i2c_dev * dev)159*4882a593Smuzhiyun static int bt1_i2c_request_regs(struct dw_i2c_dev *dev)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	return -ENODEV;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
dw_i2c_of_configure(struct platform_device * pdev)164*4882a593Smuzhiyun static inline int dw_i2c_of_configure(struct platform_device *pdev)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	return -ENODEV;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun #endif
169*4882a593Smuzhiyun 
dw_i2c_plat_pm_cleanup(struct dw_i2c_dev * dev)170*4882a593Smuzhiyun static void dw_i2c_plat_pm_cleanup(struct dw_i2c_dev *dev)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	pm_runtime_disable(dev->dev);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	if (dev->shared_with_punit)
175*4882a593Smuzhiyun 		pm_runtime_put_noidle(dev->dev);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
dw_i2c_plat_request_regs(struct dw_i2c_dev * dev)178*4882a593Smuzhiyun static int dw_i2c_plat_request_regs(struct dw_i2c_dev *dev)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev->dev);
181*4882a593Smuzhiyun 	int ret;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	switch (dev->flags & MODEL_MASK) {
184*4882a593Smuzhiyun 	case MODEL_BAIKAL_BT1:
185*4882a593Smuzhiyun 		ret = bt1_i2c_request_regs(dev);
186*4882a593Smuzhiyun 		break;
187*4882a593Smuzhiyun 	default:
188*4882a593Smuzhiyun 		dev->base = devm_platform_ioremap_resource(pdev, 0);
189*4882a593Smuzhiyun 		ret = PTR_ERR_OR_ZERO(dev->base);
190*4882a593Smuzhiyun 		break;
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	return ret;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun static const struct dmi_system_id dw_i2c_hwmon_class_dmi[] = {
197*4882a593Smuzhiyun 	{
198*4882a593Smuzhiyun 		.ident = "Qtechnology QT5222",
199*4882a593Smuzhiyun 		.matches = {
200*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "Qtechnology"),
201*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "QT5222"),
202*4882a593Smuzhiyun 		},
203*4882a593Smuzhiyun 	},
204*4882a593Smuzhiyun 	{ } /* terminate list */
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
dw_i2c_plat_probe(struct platform_device * pdev)207*4882a593Smuzhiyun static int dw_i2c_plat_probe(struct platform_device *pdev)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct dw_i2c_platform_data *pdata = dev_get_platdata(&pdev->dev);
210*4882a593Smuzhiyun 	struct i2c_adapter *adap;
211*4882a593Smuzhiyun 	struct dw_i2c_dev *dev;
212*4882a593Smuzhiyun 	struct i2c_timings *t;
213*4882a593Smuzhiyun 	int irq, ret;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
216*4882a593Smuzhiyun 	if (irq < 0)
217*4882a593Smuzhiyun 		return irq;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	dev = devm_kzalloc(&pdev->dev, sizeof(struct dw_i2c_dev), GFP_KERNEL);
220*4882a593Smuzhiyun 	if (!dev)
221*4882a593Smuzhiyun 		return -ENOMEM;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	dev->flags = (uintptr_t)device_get_match_data(&pdev->dev);
224*4882a593Smuzhiyun 	dev->dev = &pdev->dev;
225*4882a593Smuzhiyun 	dev->irq = irq;
226*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dev);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	ret = dw_i2c_plat_request_regs(dev);
229*4882a593Smuzhiyun 	if (ret)
230*4882a593Smuzhiyun 		return ret;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	dev->rst = devm_reset_control_get_optional_exclusive(&pdev->dev, NULL);
233*4882a593Smuzhiyun 	if (IS_ERR(dev->rst))
234*4882a593Smuzhiyun 		return PTR_ERR(dev->rst);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	reset_control_deassert(dev->rst);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	t = &dev->timings;
239*4882a593Smuzhiyun 	if (pdata)
240*4882a593Smuzhiyun 		t->bus_freq_hz = pdata->i2c_scl_freq;
241*4882a593Smuzhiyun 	else
242*4882a593Smuzhiyun 		i2c_parse_fw_timings(&pdev->dev, t, false);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	i2c_dw_adjust_bus_speed(dev);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	if (pdev->dev.of_node)
247*4882a593Smuzhiyun 		dw_i2c_of_configure(pdev);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	if (has_acpi_companion(&pdev->dev))
250*4882a593Smuzhiyun 		i2c_dw_acpi_configure(&pdev->dev);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	ret = i2c_dw_validate_speed(dev);
253*4882a593Smuzhiyun 	if (ret)
254*4882a593Smuzhiyun 		goto exit_reset;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	ret = i2c_dw_probe_lock_support(dev);
257*4882a593Smuzhiyun 	if (ret)
258*4882a593Smuzhiyun 		goto exit_reset;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	i2c_dw_configure(dev);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* Optional interface clock */
263*4882a593Smuzhiyun 	dev->pclk = devm_clk_get_optional(&pdev->dev, "pclk");
264*4882a593Smuzhiyun 	if (IS_ERR(dev->pclk)) {
265*4882a593Smuzhiyun 		ret = PTR_ERR(dev->pclk);
266*4882a593Smuzhiyun 		goto exit_reset;
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	dev->clk = devm_clk_get_optional(&pdev->dev, NULL);
270*4882a593Smuzhiyun 	if (IS_ERR(dev->clk)) {
271*4882a593Smuzhiyun 		ret = PTR_ERR(dev->clk);
272*4882a593Smuzhiyun 		goto exit_reset;
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	ret = i2c_dw_prepare_clk(dev, true);
276*4882a593Smuzhiyun 	if (ret)
277*4882a593Smuzhiyun 		goto exit_reset;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	if (dev->clk) {
280*4882a593Smuzhiyun 		u64 clk_khz;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 		dev->get_clk_rate_khz = i2c_dw_get_clk_rate_khz;
283*4882a593Smuzhiyun 		clk_khz = dev->get_clk_rate_khz(dev);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 		if (!dev->sda_hold_time && t->sda_hold_ns)
286*4882a593Smuzhiyun 			dev->sda_hold_time =
287*4882a593Smuzhiyun 				div_u64(clk_khz * t->sda_hold_ns + 500000, 1000000);
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	adap = &dev->adapter;
291*4882a593Smuzhiyun 	adap->owner = THIS_MODULE;
292*4882a593Smuzhiyun 	adap->class = dmi_check_system(dw_i2c_hwmon_class_dmi) ?
293*4882a593Smuzhiyun 					I2C_CLASS_HWMON : I2C_CLASS_DEPRECATED;
294*4882a593Smuzhiyun 	ACPI_COMPANION_SET(&adap->dev, ACPI_COMPANION(&pdev->dev));
295*4882a593Smuzhiyun 	adap->dev.of_node = pdev->dev.of_node;
296*4882a593Smuzhiyun 	adap->nr = -1;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	if (dev->flags & ACCESS_NO_IRQ_SUSPEND) {
299*4882a593Smuzhiyun 		dev_pm_set_driver_flags(&pdev->dev,
300*4882a593Smuzhiyun 					DPM_FLAG_SMART_PREPARE |
301*4882a593Smuzhiyun 					DPM_FLAG_MAY_SKIP_RESUME);
302*4882a593Smuzhiyun 	} else {
303*4882a593Smuzhiyun 		dev_pm_set_driver_flags(&pdev->dev,
304*4882a593Smuzhiyun 					DPM_FLAG_SMART_PREPARE |
305*4882a593Smuzhiyun 					DPM_FLAG_SMART_SUSPEND |
306*4882a593Smuzhiyun 					DPM_FLAG_MAY_SKIP_RESUME);
307*4882a593Smuzhiyun 	}
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	/* The code below assumes runtime PM to be disabled. */
310*4882a593Smuzhiyun 	WARN_ON(pm_runtime_enabled(&pdev->dev));
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(&pdev->dev, 1000);
313*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(&pdev->dev);
314*4882a593Smuzhiyun 	pm_runtime_set_active(&pdev->dev);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	if (dev->shared_with_punit)
317*4882a593Smuzhiyun 		pm_runtime_get_noresume(&pdev->dev);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	ret = i2c_dw_probe(dev);
322*4882a593Smuzhiyun 	if (ret)
323*4882a593Smuzhiyun 		goto exit_probe;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	return ret;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun exit_probe:
328*4882a593Smuzhiyun 	dw_i2c_plat_pm_cleanup(dev);
329*4882a593Smuzhiyun exit_reset:
330*4882a593Smuzhiyun 	reset_control_assert(dev->rst);
331*4882a593Smuzhiyun 	return ret;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
dw_i2c_plat_remove(struct platform_device * pdev)334*4882a593Smuzhiyun static int dw_i2c_plat_remove(struct platform_device *pdev)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	struct dw_i2c_dev *dev = platform_get_drvdata(pdev);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	pm_runtime_get_sync(&pdev->dev);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	i2c_del_adapter(&dev->adapter);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	dev->disable(dev);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	pm_runtime_dont_use_autosuspend(&pdev->dev);
345*4882a593Smuzhiyun 	pm_runtime_put_sync(&pdev->dev);
346*4882a593Smuzhiyun 	dw_i2c_plat_pm_cleanup(dev);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	reset_control_assert(dev->rst);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	return 0;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
dw_i2c_plat_prepare(struct device * dev)354*4882a593Smuzhiyun static int dw_i2c_plat_prepare(struct device *dev)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	/*
357*4882a593Smuzhiyun 	 * If the ACPI companion device object is present for this device, it
358*4882a593Smuzhiyun 	 * may be accessed during suspend and resume of other devices via I2C
359*4882a593Smuzhiyun 	 * operation regions, so tell the PM core and middle layers to avoid
360*4882a593Smuzhiyun 	 * skipping system suspend/resume callbacks for it in that case.
361*4882a593Smuzhiyun 	 */
362*4882a593Smuzhiyun 	return !has_acpi_companion(dev);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
dw_i2c_plat_complete(struct device * dev)365*4882a593Smuzhiyun static void dw_i2c_plat_complete(struct device *dev)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	/*
368*4882a593Smuzhiyun 	 * The device can only be in runtime suspend at this point if it has not
369*4882a593Smuzhiyun 	 * been resumed throughout the ending system suspend/resume cycle, so if
370*4882a593Smuzhiyun 	 * the platform firmware might mess up with it, request the runtime PM
371*4882a593Smuzhiyun 	 * framework to resume it.
372*4882a593Smuzhiyun 	 */
373*4882a593Smuzhiyun 	if (pm_runtime_suspended(dev) && pm_resume_via_firmware())
374*4882a593Smuzhiyun 		pm_request_resume(dev);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun #else
377*4882a593Smuzhiyun #define dw_i2c_plat_prepare	NULL
378*4882a593Smuzhiyun #define dw_i2c_plat_complete	NULL
379*4882a593Smuzhiyun #endif
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun #ifdef CONFIG_PM
dw_i2c_plat_suspend(struct device * dev)382*4882a593Smuzhiyun static int dw_i2c_plat_suspend(struct device *dev)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	struct dw_i2c_dev *i_dev = dev_get_drvdata(dev);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	i_dev->suspended = true;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	if (i_dev->shared_with_punit)
389*4882a593Smuzhiyun 		return 0;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	i_dev->disable(i_dev);
392*4882a593Smuzhiyun 	i2c_dw_prepare_clk(i_dev, false);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	return 0;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
dw_i2c_plat_resume(struct device * dev)397*4882a593Smuzhiyun static int dw_i2c_plat_resume(struct device *dev)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	struct dw_i2c_dev *i_dev = dev_get_drvdata(dev);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	if (!i_dev->shared_with_punit)
402*4882a593Smuzhiyun 		i2c_dw_prepare_clk(i_dev, true);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	i_dev->init(i_dev);
405*4882a593Smuzhiyun 	i_dev->suspended = false;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	return 0;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun static const struct dev_pm_ops dw_i2c_dev_pm_ops = {
411*4882a593Smuzhiyun 	.prepare = dw_i2c_plat_prepare,
412*4882a593Smuzhiyun 	.complete = dw_i2c_plat_complete,
413*4882a593Smuzhiyun 	SET_LATE_SYSTEM_SLEEP_PM_OPS(dw_i2c_plat_suspend, dw_i2c_plat_resume)
414*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(dw_i2c_plat_suspend, dw_i2c_plat_resume, NULL)
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun #define DW_I2C_DEV_PMOPS (&dw_i2c_dev_pm_ops)
418*4882a593Smuzhiyun #else
419*4882a593Smuzhiyun #define DW_I2C_DEV_PMOPS NULL
420*4882a593Smuzhiyun #endif
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun /* Work with hotplug and coldplug */
423*4882a593Smuzhiyun MODULE_ALIAS("platform:i2c_designware");
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun static struct platform_driver dw_i2c_driver = {
426*4882a593Smuzhiyun 	.probe = dw_i2c_plat_probe,
427*4882a593Smuzhiyun 	.remove = dw_i2c_plat_remove,
428*4882a593Smuzhiyun 	.driver		= {
429*4882a593Smuzhiyun 		.name	= "i2c_designware",
430*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(dw_i2c_of_match),
431*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(dw_i2c_acpi_match),
432*4882a593Smuzhiyun 		.pm	= DW_I2C_DEV_PMOPS,
433*4882a593Smuzhiyun 	},
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun 
dw_i2c_init_driver(void)436*4882a593Smuzhiyun static int __init dw_i2c_init_driver(void)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	return platform_driver_register(&dw_i2c_driver);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun subsys_initcall(dw_i2c_init_driver);
441*4882a593Smuzhiyun 
dw_i2c_exit_driver(void)442*4882a593Smuzhiyun static void __exit dw_i2c_exit_driver(void)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	platform_driver_unregister(&dw_i2c_driver);
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun module_exit(dw_i2c_exit_driver);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun MODULE_AUTHOR("Baruch Siach <baruch@tkos.co.il>");
449*4882a593Smuzhiyun MODULE_DESCRIPTION("Synopsys DesignWare I2C bus adapter");
450*4882a593Smuzhiyun MODULE_LICENSE("GPL");
451