xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-designware-master.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Synopsys DesignWare I2C adapter driver (master only).
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on the TI DAVINCI I2C adapter driver.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2006 Texas Instruments.
8*4882a593Smuzhiyun  * Copyright (C) 2007 MontaVista Software Inc.
9*4882a593Smuzhiyun  * Copyright (C) 2009 Provigent Ltd.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <linux/export.h>
15*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/pm_runtime.h>
21*4882a593Smuzhiyun #include <linux/regmap.h>
22*4882a593Smuzhiyun #include <linux/reset.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "i2c-designware-core.h"
25*4882a593Smuzhiyun 
i2c_dw_configure_fifo_master(struct dw_i2c_dev * dev)26*4882a593Smuzhiyun static void i2c_dw_configure_fifo_master(struct dw_i2c_dev *dev)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	/* Configure Tx/Rx FIFO threshold levels */
29*4882a593Smuzhiyun 	regmap_write(dev->map, DW_IC_TX_TL, dev->tx_fifo_depth / 2);
30*4882a593Smuzhiyun 	regmap_write(dev->map, DW_IC_RX_TL, 0);
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	/* Configure the I2C master */
33*4882a593Smuzhiyun 	regmap_write(dev->map, DW_IC_CON, dev->master_cfg);
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun 
i2c_dw_set_timings_master(struct dw_i2c_dev * dev)36*4882a593Smuzhiyun static int i2c_dw_set_timings_master(struct dw_i2c_dev *dev)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	const char *mode_str, *fp_str = "";
39*4882a593Smuzhiyun 	u32 comp_param1;
40*4882a593Smuzhiyun 	u32 sda_falling_time, scl_falling_time;
41*4882a593Smuzhiyun 	struct i2c_timings *t = &dev->timings;
42*4882a593Smuzhiyun 	u32 ic_clk;
43*4882a593Smuzhiyun 	int ret;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	ret = i2c_dw_acquire_lock(dev);
46*4882a593Smuzhiyun 	if (ret)
47*4882a593Smuzhiyun 		return ret;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	ret = regmap_read(dev->map, DW_IC_COMP_PARAM_1, &comp_param1);
50*4882a593Smuzhiyun 	i2c_dw_release_lock(dev);
51*4882a593Smuzhiyun 	if (ret)
52*4882a593Smuzhiyun 		return ret;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	/* Set standard and fast speed dividers for high/low periods */
55*4882a593Smuzhiyun 	sda_falling_time = t->sda_fall_ns ?: 300; /* ns */
56*4882a593Smuzhiyun 	scl_falling_time = t->scl_fall_ns ?: 300; /* ns */
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	/* Calculate SCL timing parameters for standard mode if not set */
59*4882a593Smuzhiyun 	if (!dev->ss_hcnt || !dev->ss_lcnt) {
60*4882a593Smuzhiyun 		ic_clk = i2c_dw_clk_rate(dev);
61*4882a593Smuzhiyun 		dev->ss_hcnt =
62*4882a593Smuzhiyun 			i2c_dw_scl_hcnt(ic_clk,
63*4882a593Smuzhiyun 					4000,	/* tHD;STA = tHIGH = 4.0 us */
64*4882a593Smuzhiyun 					sda_falling_time,
65*4882a593Smuzhiyun 					0,	/* 0: DW default, 1: Ideal */
66*4882a593Smuzhiyun 					0);	/* No offset */
67*4882a593Smuzhiyun 		dev->ss_lcnt =
68*4882a593Smuzhiyun 			i2c_dw_scl_lcnt(ic_clk,
69*4882a593Smuzhiyun 					4700,	/* tLOW = 4.7 us */
70*4882a593Smuzhiyun 					scl_falling_time,
71*4882a593Smuzhiyun 					0);	/* No offset */
72*4882a593Smuzhiyun 	}
73*4882a593Smuzhiyun 	dev_dbg(dev->dev, "Standard Mode HCNT:LCNT = %d:%d\n",
74*4882a593Smuzhiyun 		dev->ss_hcnt, dev->ss_lcnt);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/*
77*4882a593Smuzhiyun 	 * Set SCL timing parameters for fast mode or fast mode plus. Only
78*4882a593Smuzhiyun 	 * difference is the timing parameter values since the registers are
79*4882a593Smuzhiyun 	 * the same.
80*4882a593Smuzhiyun 	 */
81*4882a593Smuzhiyun 	if (t->bus_freq_hz == 1000000) {
82*4882a593Smuzhiyun 		/*
83*4882a593Smuzhiyun 		 * Check are Fast Mode Plus parameters available. Calculate
84*4882a593Smuzhiyun 		 * SCL timing parameters for Fast Mode Plus if not set.
85*4882a593Smuzhiyun 		 */
86*4882a593Smuzhiyun 		if (dev->fp_hcnt && dev->fp_lcnt) {
87*4882a593Smuzhiyun 			dev->fs_hcnt = dev->fp_hcnt;
88*4882a593Smuzhiyun 			dev->fs_lcnt = dev->fp_lcnt;
89*4882a593Smuzhiyun 		} else {
90*4882a593Smuzhiyun 			ic_clk = i2c_dw_clk_rate(dev);
91*4882a593Smuzhiyun 			dev->fs_hcnt =
92*4882a593Smuzhiyun 				i2c_dw_scl_hcnt(ic_clk,
93*4882a593Smuzhiyun 						260,	/* tHIGH = 260 ns */
94*4882a593Smuzhiyun 						sda_falling_time,
95*4882a593Smuzhiyun 						0,	/* DW default */
96*4882a593Smuzhiyun 						0);	/* No offset */
97*4882a593Smuzhiyun 			dev->fs_lcnt =
98*4882a593Smuzhiyun 				i2c_dw_scl_lcnt(ic_clk,
99*4882a593Smuzhiyun 						500,	/* tLOW = 500 ns */
100*4882a593Smuzhiyun 						scl_falling_time,
101*4882a593Smuzhiyun 						0);	/* No offset */
102*4882a593Smuzhiyun 		}
103*4882a593Smuzhiyun 		fp_str = " Plus";
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 	/*
106*4882a593Smuzhiyun 	 * Calculate SCL timing parameters for fast mode if not set. They are
107*4882a593Smuzhiyun 	 * needed also in high speed mode.
108*4882a593Smuzhiyun 	 */
109*4882a593Smuzhiyun 	if (!dev->fs_hcnt || !dev->fs_lcnt) {
110*4882a593Smuzhiyun 		ic_clk = i2c_dw_clk_rate(dev);
111*4882a593Smuzhiyun 		dev->fs_hcnt =
112*4882a593Smuzhiyun 			i2c_dw_scl_hcnt(ic_clk,
113*4882a593Smuzhiyun 					600,	/* tHD;STA = tHIGH = 0.6 us */
114*4882a593Smuzhiyun 					sda_falling_time,
115*4882a593Smuzhiyun 					0,	/* 0: DW default, 1: Ideal */
116*4882a593Smuzhiyun 					0);	/* No offset */
117*4882a593Smuzhiyun 		dev->fs_lcnt =
118*4882a593Smuzhiyun 			i2c_dw_scl_lcnt(ic_clk,
119*4882a593Smuzhiyun 					1300,	/* tLOW = 1.3 us */
120*4882a593Smuzhiyun 					scl_falling_time,
121*4882a593Smuzhiyun 					0);	/* No offset */
122*4882a593Smuzhiyun 	}
123*4882a593Smuzhiyun 	dev_dbg(dev->dev, "Fast Mode%s HCNT:LCNT = %d:%d\n",
124*4882a593Smuzhiyun 		fp_str, dev->fs_hcnt, dev->fs_lcnt);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/* Check is high speed possible and fall back to fast mode if not */
127*4882a593Smuzhiyun 	if ((dev->master_cfg & DW_IC_CON_SPEED_MASK) ==
128*4882a593Smuzhiyun 		DW_IC_CON_SPEED_HIGH) {
129*4882a593Smuzhiyun 		if ((comp_param1 & DW_IC_COMP_PARAM_1_SPEED_MODE_MASK)
130*4882a593Smuzhiyun 			!= DW_IC_COMP_PARAM_1_SPEED_MODE_HIGH) {
131*4882a593Smuzhiyun 			dev_err(dev->dev, "High Speed not supported!\n");
132*4882a593Smuzhiyun 			t->bus_freq_hz = I2C_MAX_FAST_MODE_FREQ;
133*4882a593Smuzhiyun 			dev->master_cfg &= ~DW_IC_CON_SPEED_MASK;
134*4882a593Smuzhiyun 			dev->master_cfg |= DW_IC_CON_SPEED_FAST;
135*4882a593Smuzhiyun 			dev->hs_hcnt = 0;
136*4882a593Smuzhiyun 			dev->hs_lcnt = 0;
137*4882a593Smuzhiyun 		} else if (!dev->hs_hcnt || !dev->hs_lcnt) {
138*4882a593Smuzhiyun 			ic_clk = i2c_dw_clk_rate(dev);
139*4882a593Smuzhiyun 			dev->hs_hcnt =
140*4882a593Smuzhiyun 				i2c_dw_scl_hcnt(ic_clk,
141*4882a593Smuzhiyun 						160,	/* tHIGH = 160 ns */
142*4882a593Smuzhiyun 						sda_falling_time,
143*4882a593Smuzhiyun 						0,	/* DW default */
144*4882a593Smuzhiyun 						0);	/* No offset */
145*4882a593Smuzhiyun 			dev->hs_lcnt =
146*4882a593Smuzhiyun 				i2c_dw_scl_lcnt(ic_clk,
147*4882a593Smuzhiyun 						320,	/* tLOW = 320 ns */
148*4882a593Smuzhiyun 						scl_falling_time,
149*4882a593Smuzhiyun 						0);	/* No offset */
150*4882a593Smuzhiyun 		}
151*4882a593Smuzhiyun 		dev_dbg(dev->dev, "High Speed Mode HCNT:LCNT = %d:%d\n",
152*4882a593Smuzhiyun 			dev->hs_hcnt, dev->hs_lcnt);
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	ret = i2c_dw_set_sda_hold(dev);
156*4882a593Smuzhiyun 	if (ret)
157*4882a593Smuzhiyun 		goto out;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	switch (dev->master_cfg & DW_IC_CON_SPEED_MASK) {
160*4882a593Smuzhiyun 	case DW_IC_CON_SPEED_STD:
161*4882a593Smuzhiyun 		mode_str = "Standard Mode";
162*4882a593Smuzhiyun 		break;
163*4882a593Smuzhiyun 	case DW_IC_CON_SPEED_HIGH:
164*4882a593Smuzhiyun 		mode_str = "High Speed Mode";
165*4882a593Smuzhiyun 		break;
166*4882a593Smuzhiyun 	default:
167*4882a593Smuzhiyun 		mode_str = "Fast Mode";
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 	dev_dbg(dev->dev, "Bus speed: %s%s\n", mode_str, fp_str);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun out:
172*4882a593Smuzhiyun 	return ret;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /**
176*4882a593Smuzhiyun  * i2c_dw_init() - Initialize the designware I2C master hardware
177*4882a593Smuzhiyun  * @dev: device private data
178*4882a593Smuzhiyun  *
179*4882a593Smuzhiyun  * This functions configures and enables the I2C master.
180*4882a593Smuzhiyun  * This function is called during I2C init function, and in case of timeout at
181*4882a593Smuzhiyun  * run time.
182*4882a593Smuzhiyun  */
i2c_dw_init_master(struct dw_i2c_dev * dev)183*4882a593Smuzhiyun static int i2c_dw_init_master(struct dw_i2c_dev *dev)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	int ret;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	ret = i2c_dw_acquire_lock(dev);
188*4882a593Smuzhiyun 	if (ret)
189*4882a593Smuzhiyun 		return ret;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	/* Disable the adapter */
192*4882a593Smuzhiyun 	__i2c_dw_disable(dev);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* Write standard speed timing parameters */
195*4882a593Smuzhiyun 	regmap_write(dev->map, DW_IC_SS_SCL_HCNT, dev->ss_hcnt);
196*4882a593Smuzhiyun 	regmap_write(dev->map, DW_IC_SS_SCL_LCNT, dev->ss_lcnt);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* Write fast mode/fast mode plus timing parameters */
199*4882a593Smuzhiyun 	regmap_write(dev->map, DW_IC_FS_SCL_HCNT, dev->fs_hcnt);
200*4882a593Smuzhiyun 	regmap_write(dev->map, DW_IC_FS_SCL_LCNT, dev->fs_lcnt);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	/* Write high speed timing parameters if supported */
203*4882a593Smuzhiyun 	if (dev->hs_hcnt && dev->hs_lcnt) {
204*4882a593Smuzhiyun 		regmap_write(dev->map, DW_IC_HS_SCL_HCNT, dev->hs_hcnt);
205*4882a593Smuzhiyun 		regmap_write(dev->map, DW_IC_HS_SCL_LCNT, dev->hs_lcnt);
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* Write SDA hold time if supported */
209*4882a593Smuzhiyun 	if (dev->sda_hold_time)
210*4882a593Smuzhiyun 		regmap_write(dev->map, DW_IC_SDA_HOLD, dev->sda_hold_time);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	i2c_dw_configure_fifo_master(dev);
213*4882a593Smuzhiyun 	i2c_dw_release_lock(dev);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	return 0;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
i2c_dw_xfer_init(struct dw_i2c_dev * dev)218*4882a593Smuzhiyun static void i2c_dw_xfer_init(struct dw_i2c_dev *dev)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	struct i2c_msg *msgs = dev->msgs;
221*4882a593Smuzhiyun 	u32 ic_con = 0, ic_tar = 0;
222*4882a593Smuzhiyun 	u32 dummy;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* Disable the adapter */
225*4882a593Smuzhiyun 	__i2c_dw_disable(dev);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/* If the slave address is ten bit address, enable 10BITADDR */
228*4882a593Smuzhiyun 	if (msgs[dev->msg_write_idx].flags & I2C_M_TEN) {
229*4882a593Smuzhiyun 		ic_con = DW_IC_CON_10BITADDR_MASTER;
230*4882a593Smuzhiyun 		/*
231*4882a593Smuzhiyun 		 * If I2C_DYNAMIC_TAR_UPDATE is set, the 10-bit addressing
232*4882a593Smuzhiyun 		 * mode has to be enabled via bit 12 of IC_TAR register.
233*4882a593Smuzhiyun 		 * We set it always as I2C_DYNAMIC_TAR_UPDATE can't be
234*4882a593Smuzhiyun 		 * detected from registers.
235*4882a593Smuzhiyun 		 */
236*4882a593Smuzhiyun 		ic_tar = DW_IC_TAR_10BITADDR_MASTER;
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	regmap_update_bits(dev->map, DW_IC_CON, DW_IC_CON_10BITADDR_MASTER,
240*4882a593Smuzhiyun 			   ic_con);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	/*
243*4882a593Smuzhiyun 	 * Set the slave (target) address and enable 10-bit addressing mode
244*4882a593Smuzhiyun 	 * if applicable.
245*4882a593Smuzhiyun 	 */
246*4882a593Smuzhiyun 	regmap_write(dev->map, DW_IC_TAR,
247*4882a593Smuzhiyun 		     msgs[dev->msg_write_idx].addr | ic_tar);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/* Enforce disabled interrupts (due to HW issues) */
250*4882a593Smuzhiyun 	i2c_dw_disable_int(dev);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* Enable the adapter */
253*4882a593Smuzhiyun 	__i2c_dw_enable(dev);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/* Dummy read to avoid the register getting stuck on Bay Trail */
256*4882a593Smuzhiyun 	regmap_read(dev->map, DW_IC_ENABLE_STATUS, &dummy);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	/* Clear and enable interrupts */
259*4882a593Smuzhiyun 	regmap_read(dev->map, DW_IC_CLR_INTR, &dummy);
260*4882a593Smuzhiyun 	regmap_write(dev->map, DW_IC_INTR_MASK, DW_IC_INTR_MASTER_MASK);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /*
264*4882a593Smuzhiyun  * Initiate (and continue) low level master read/write transaction.
265*4882a593Smuzhiyun  * This function is only called from i2c_dw_isr, and pumping i2c_msg
266*4882a593Smuzhiyun  * messages into the tx buffer.  Even if the size of i2c_msg data is
267*4882a593Smuzhiyun  * longer than the size of the tx buffer, it handles everything.
268*4882a593Smuzhiyun  */
269*4882a593Smuzhiyun static void
i2c_dw_xfer_msg(struct dw_i2c_dev * dev)270*4882a593Smuzhiyun i2c_dw_xfer_msg(struct dw_i2c_dev *dev)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct i2c_msg *msgs = dev->msgs;
273*4882a593Smuzhiyun 	u32 intr_mask;
274*4882a593Smuzhiyun 	int tx_limit, rx_limit;
275*4882a593Smuzhiyun 	u32 addr = msgs[dev->msg_write_idx].addr;
276*4882a593Smuzhiyun 	u32 buf_len = dev->tx_buf_len;
277*4882a593Smuzhiyun 	u8 *buf = dev->tx_buf;
278*4882a593Smuzhiyun 	bool need_restart = false;
279*4882a593Smuzhiyun 	unsigned int flr;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	intr_mask = DW_IC_INTR_MASTER_MASK;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	for (; dev->msg_write_idx < dev->msgs_num; dev->msg_write_idx++) {
284*4882a593Smuzhiyun 		u32 flags = msgs[dev->msg_write_idx].flags;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 		/*
287*4882a593Smuzhiyun 		 * If target address has changed, we need to
288*4882a593Smuzhiyun 		 * reprogram the target address in the I2C
289*4882a593Smuzhiyun 		 * adapter when we are done with this transfer.
290*4882a593Smuzhiyun 		 */
291*4882a593Smuzhiyun 		if (msgs[dev->msg_write_idx].addr != addr) {
292*4882a593Smuzhiyun 			dev_err(dev->dev,
293*4882a593Smuzhiyun 				"%s: invalid target address\n", __func__);
294*4882a593Smuzhiyun 			dev->msg_err = -EINVAL;
295*4882a593Smuzhiyun 			break;
296*4882a593Smuzhiyun 		}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 		if (!(dev->status & STATUS_WRITE_IN_PROGRESS)) {
299*4882a593Smuzhiyun 			/* new i2c_msg */
300*4882a593Smuzhiyun 			buf = msgs[dev->msg_write_idx].buf;
301*4882a593Smuzhiyun 			buf_len = msgs[dev->msg_write_idx].len;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 			/* If both IC_EMPTYFIFO_HOLD_MASTER_EN and
304*4882a593Smuzhiyun 			 * IC_RESTART_EN are set, we must manually
305*4882a593Smuzhiyun 			 * set restart bit between messages.
306*4882a593Smuzhiyun 			 */
307*4882a593Smuzhiyun 			if ((dev->master_cfg & DW_IC_CON_RESTART_EN) &&
308*4882a593Smuzhiyun 					(dev->msg_write_idx > 0))
309*4882a593Smuzhiyun 				need_restart = true;
310*4882a593Smuzhiyun 		}
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 		regmap_read(dev->map, DW_IC_TXFLR, &flr);
313*4882a593Smuzhiyun 		tx_limit = dev->tx_fifo_depth - flr;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 		regmap_read(dev->map, DW_IC_RXFLR, &flr);
316*4882a593Smuzhiyun 		rx_limit = dev->rx_fifo_depth - flr;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 		while (buf_len > 0 && tx_limit > 0 && rx_limit > 0) {
319*4882a593Smuzhiyun 			u32 cmd = 0;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 			/*
322*4882a593Smuzhiyun 			 * If IC_EMPTYFIFO_HOLD_MASTER_EN is set we must
323*4882a593Smuzhiyun 			 * manually set the stop bit. However, it cannot be
324*4882a593Smuzhiyun 			 * detected from the registers so we set it always
325*4882a593Smuzhiyun 			 * when writing/reading the last byte.
326*4882a593Smuzhiyun 			 */
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 			/*
329*4882a593Smuzhiyun 			 * i2c-core always sets the buffer length of
330*4882a593Smuzhiyun 			 * I2C_FUNC_SMBUS_BLOCK_DATA to 1. The length will
331*4882a593Smuzhiyun 			 * be adjusted when receiving the first byte.
332*4882a593Smuzhiyun 			 * Thus we can't stop the transaction here.
333*4882a593Smuzhiyun 			 */
334*4882a593Smuzhiyun 			if (dev->msg_write_idx == dev->msgs_num - 1 &&
335*4882a593Smuzhiyun 			    buf_len == 1 && !(flags & I2C_M_RECV_LEN))
336*4882a593Smuzhiyun 				cmd |= BIT(9);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 			if (need_restart) {
339*4882a593Smuzhiyun 				cmd |= BIT(10);
340*4882a593Smuzhiyun 				need_restart = false;
341*4882a593Smuzhiyun 			}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 			if (msgs[dev->msg_write_idx].flags & I2C_M_RD) {
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 				/* Avoid rx buffer overrun */
346*4882a593Smuzhiyun 				if (dev->rx_outstanding >= dev->rx_fifo_depth)
347*4882a593Smuzhiyun 					break;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 				regmap_write(dev->map, DW_IC_DATA_CMD,
350*4882a593Smuzhiyun 					     cmd | 0x100);
351*4882a593Smuzhiyun 				rx_limit--;
352*4882a593Smuzhiyun 				dev->rx_outstanding++;
353*4882a593Smuzhiyun 			} else {
354*4882a593Smuzhiyun 				regmap_write(dev->map, DW_IC_DATA_CMD,
355*4882a593Smuzhiyun 					     cmd | *buf++);
356*4882a593Smuzhiyun 			}
357*4882a593Smuzhiyun 			tx_limit--; buf_len--;
358*4882a593Smuzhiyun 		}
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 		dev->tx_buf = buf;
361*4882a593Smuzhiyun 		dev->tx_buf_len = buf_len;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 		/*
364*4882a593Smuzhiyun 		 * Because we don't know the buffer length in the
365*4882a593Smuzhiyun 		 * I2C_FUNC_SMBUS_BLOCK_DATA case, we can't stop
366*4882a593Smuzhiyun 		 * the transaction here.
367*4882a593Smuzhiyun 		 */
368*4882a593Smuzhiyun 		if (buf_len > 0 || flags & I2C_M_RECV_LEN) {
369*4882a593Smuzhiyun 			/* more bytes to be written */
370*4882a593Smuzhiyun 			dev->status |= STATUS_WRITE_IN_PROGRESS;
371*4882a593Smuzhiyun 			break;
372*4882a593Smuzhiyun 		} else
373*4882a593Smuzhiyun 			dev->status &= ~STATUS_WRITE_IN_PROGRESS;
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/*
377*4882a593Smuzhiyun 	 * If i2c_msg index search is completed, we don't need TX_EMPTY
378*4882a593Smuzhiyun 	 * interrupt any more.
379*4882a593Smuzhiyun 	 */
380*4882a593Smuzhiyun 	if (dev->msg_write_idx == dev->msgs_num)
381*4882a593Smuzhiyun 		intr_mask &= ~DW_IC_INTR_TX_EMPTY;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	if (dev->msg_err)
384*4882a593Smuzhiyun 		intr_mask = 0;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	regmap_write(dev->map,  DW_IC_INTR_MASK, intr_mask);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun static u8
i2c_dw_recv_len(struct dw_i2c_dev * dev,u8 len)390*4882a593Smuzhiyun i2c_dw_recv_len(struct dw_i2c_dev *dev, u8 len)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	struct i2c_msg *msgs = dev->msgs;
393*4882a593Smuzhiyun 	u32 flags = msgs[dev->msg_read_idx].flags;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	/*
396*4882a593Smuzhiyun 	 * Adjust the buffer length and mask the flag
397*4882a593Smuzhiyun 	 * after receiving the first byte.
398*4882a593Smuzhiyun 	 */
399*4882a593Smuzhiyun 	len += (flags & I2C_CLIENT_PEC) ? 2 : 1;
400*4882a593Smuzhiyun 	dev->tx_buf_len = len - min_t(u8, len, dev->rx_outstanding);
401*4882a593Smuzhiyun 	msgs[dev->msg_read_idx].len = len;
402*4882a593Smuzhiyun 	msgs[dev->msg_read_idx].flags &= ~I2C_M_RECV_LEN;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	return len;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun static void
i2c_dw_read(struct dw_i2c_dev * dev)408*4882a593Smuzhiyun i2c_dw_read(struct dw_i2c_dev *dev)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	struct i2c_msg *msgs = dev->msgs;
411*4882a593Smuzhiyun 	unsigned int rx_valid;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	for (; dev->msg_read_idx < dev->msgs_num; dev->msg_read_idx++) {
414*4882a593Smuzhiyun 		u32 len, tmp;
415*4882a593Smuzhiyun 		u8 *buf;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 		if (!(msgs[dev->msg_read_idx].flags & I2C_M_RD))
418*4882a593Smuzhiyun 			continue;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 		if (!(dev->status & STATUS_READ_IN_PROGRESS)) {
421*4882a593Smuzhiyun 			len = msgs[dev->msg_read_idx].len;
422*4882a593Smuzhiyun 			buf = msgs[dev->msg_read_idx].buf;
423*4882a593Smuzhiyun 		} else {
424*4882a593Smuzhiyun 			len = dev->rx_buf_len;
425*4882a593Smuzhiyun 			buf = dev->rx_buf;
426*4882a593Smuzhiyun 		}
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 		regmap_read(dev->map, DW_IC_RXFLR, &rx_valid);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 		for (; len > 0 && rx_valid > 0; len--, rx_valid--) {
431*4882a593Smuzhiyun 			u32 flags = msgs[dev->msg_read_idx].flags;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 			regmap_read(dev->map, DW_IC_DATA_CMD, &tmp);
434*4882a593Smuzhiyun 			/* Ensure length byte is a valid value */
435*4882a593Smuzhiyun 			if (flags & I2C_M_RECV_LEN &&
436*4882a593Smuzhiyun 			    tmp <= I2C_SMBUS_BLOCK_MAX && tmp > 0) {
437*4882a593Smuzhiyun 				len = i2c_dw_recv_len(dev, tmp);
438*4882a593Smuzhiyun 			}
439*4882a593Smuzhiyun 			*buf++ = tmp;
440*4882a593Smuzhiyun 			dev->rx_outstanding--;
441*4882a593Smuzhiyun 		}
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 		if (len > 0) {
444*4882a593Smuzhiyun 			dev->status |= STATUS_READ_IN_PROGRESS;
445*4882a593Smuzhiyun 			dev->rx_buf_len = len;
446*4882a593Smuzhiyun 			dev->rx_buf = buf;
447*4882a593Smuzhiyun 			return;
448*4882a593Smuzhiyun 		} else
449*4882a593Smuzhiyun 			dev->status &= ~STATUS_READ_IN_PROGRESS;
450*4882a593Smuzhiyun 	}
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun /*
454*4882a593Smuzhiyun  * Prepare controller for a transaction and call i2c_dw_xfer_msg.
455*4882a593Smuzhiyun  */
456*4882a593Smuzhiyun static int
i2c_dw_xfer(struct i2c_adapter * adap,struct i2c_msg msgs[],int num)457*4882a593Smuzhiyun i2c_dw_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
460*4882a593Smuzhiyun 	int ret;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	pm_runtime_get_sync(dev->dev);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	if (dev_WARN_ONCE(dev->dev, dev->suspended, "Transfer while suspended\n")) {
467*4882a593Smuzhiyun 		ret = -ESHUTDOWN;
468*4882a593Smuzhiyun 		goto done_nolock;
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	reinit_completion(&dev->cmd_complete);
472*4882a593Smuzhiyun 	dev->msgs = msgs;
473*4882a593Smuzhiyun 	dev->msgs_num = num;
474*4882a593Smuzhiyun 	dev->cmd_err = 0;
475*4882a593Smuzhiyun 	dev->msg_write_idx = 0;
476*4882a593Smuzhiyun 	dev->msg_read_idx = 0;
477*4882a593Smuzhiyun 	dev->msg_err = 0;
478*4882a593Smuzhiyun 	dev->status = STATUS_IDLE;
479*4882a593Smuzhiyun 	dev->abort_source = 0;
480*4882a593Smuzhiyun 	dev->rx_outstanding = 0;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	ret = i2c_dw_acquire_lock(dev);
483*4882a593Smuzhiyun 	if (ret)
484*4882a593Smuzhiyun 		goto done_nolock;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	ret = i2c_dw_wait_bus_not_busy(dev);
487*4882a593Smuzhiyun 	if (ret < 0)
488*4882a593Smuzhiyun 		goto done;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	/* Start the transfers */
491*4882a593Smuzhiyun 	i2c_dw_xfer_init(dev);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	/* Wait for tx to complete */
494*4882a593Smuzhiyun 	if (!wait_for_completion_timeout(&dev->cmd_complete, adap->timeout)) {
495*4882a593Smuzhiyun 		dev_err(dev->dev, "controller timed out\n");
496*4882a593Smuzhiyun 		/* i2c_dw_init implicitly disables the adapter */
497*4882a593Smuzhiyun 		i2c_recover_bus(&dev->adapter);
498*4882a593Smuzhiyun 		i2c_dw_init_master(dev);
499*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
500*4882a593Smuzhiyun 		goto done;
501*4882a593Smuzhiyun 	}
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/*
504*4882a593Smuzhiyun 	 * We must disable the adapter before returning and signaling the end
505*4882a593Smuzhiyun 	 * of the current transfer. Otherwise the hardware might continue
506*4882a593Smuzhiyun 	 * generating interrupts which in turn causes a race condition with
507*4882a593Smuzhiyun 	 * the following transfer.  Needs some more investigation if the
508*4882a593Smuzhiyun 	 * additional interrupts are a hardware bug or this driver doesn't
509*4882a593Smuzhiyun 	 * handle them correctly yet.
510*4882a593Smuzhiyun 	 */
511*4882a593Smuzhiyun 	__i2c_dw_disable_nowait(dev);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	if (dev->msg_err) {
514*4882a593Smuzhiyun 		ret = dev->msg_err;
515*4882a593Smuzhiyun 		goto done;
516*4882a593Smuzhiyun 	}
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	/* No error */
519*4882a593Smuzhiyun 	if (likely(!dev->cmd_err && !dev->status)) {
520*4882a593Smuzhiyun 		ret = num;
521*4882a593Smuzhiyun 		goto done;
522*4882a593Smuzhiyun 	}
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	/* We have an error */
525*4882a593Smuzhiyun 	if (dev->cmd_err == DW_IC_ERR_TX_ABRT) {
526*4882a593Smuzhiyun 		ret = i2c_dw_handle_tx_abort(dev);
527*4882a593Smuzhiyun 		goto done;
528*4882a593Smuzhiyun 	}
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	if (dev->status)
531*4882a593Smuzhiyun 		dev_err(dev->dev,
532*4882a593Smuzhiyun 			"transfer terminated early - interrupt latency too high?\n");
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	ret = -EIO;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun done:
537*4882a593Smuzhiyun 	i2c_dw_release_lock(dev);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun done_nolock:
540*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(dev->dev);
541*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(dev->dev);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	return ret;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun static const struct i2c_algorithm i2c_dw_algo = {
547*4882a593Smuzhiyun 	.master_xfer = i2c_dw_xfer,
548*4882a593Smuzhiyun 	.functionality = i2c_dw_func,
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun static const struct i2c_adapter_quirks i2c_dw_quirks = {
552*4882a593Smuzhiyun 	.flags = I2C_AQ_NO_ZERO_LEN,
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun 
i2c_dw_read_clear_intrbits(struct dw_i2c_dev * dev)555*4882a593Smuzhiyun static u32 i2c_dw_read_clear_intrbits(struct dw_i2c_dev *dev)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	u32 stat, dummy;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	/*
560*4882a593Smuzhiyun 	 * The IC_INTR_STAT register just indicates "enabled" interrupts.
561*4882a593Smuzhiyun 	 * The unmasked raw version of interrupt status bits is available
562*4882a593Smuzhiyun 	 * in the IC_RAW_INTR_STAT register.
563*4882a593Smuzhiyun 	 *
564*4882a593Smuzhiyun 	 * That is,
565*4882a593Smuzhiyun 	 *   stat = readl(IC_INTR_STAT);
566*4882a593Smuzhiyun 	 * equals to,
567*4882a593Smuzhiyun 	 *   stat = readl(IC_RAW_INTR_STAT) & readl(IC_INTR_MASK);
568*4882a593Smuzhiyun 	 *
569*4882a593Smuzhiyun 	 * The raw version might be useful for debugging purposes.
570*4882a593Smuzhiyun 	 */
571*4882a593Smuzhiyun 	regmap_read(dev->map, DW_IC_INTR_STAT, &stat);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	/*
574*4882a593Smuzhiyun 	 * Do not use the IC_CLR_INTR register to clear interrupts, or
575*4882a593Smuzhiyun 	 * you'll miss some interrupts, triggered during the period from
576*4882a593Smuzhiyun 	 * readl(IC_INTR_STAT) to readl(IC_CLR_INTR).
577*4882a593Smuzhiyun 	 *
578*4882a593Smuzhiyun 	 * Instead, use the separately-prepared IC_CLR_* registers.
579*4882a593Smuzhiyun 	 */
580*4882a593Smuzhiyun 	if (stat & DW_IC_INTR_RX_UNDER)
581*4882a593Smuzhiyun 		regmap_read(dev->map, DW_IC_CLR_RX_UNDER, &dummy);
582*4882a593Smuzhiyun 	if (stat & DW_IC_INTR_RX_OVER)
583*4882a593Smuzhiyun 		regmap_read(dev->map, DW_IC_CLR_RX_OVER, &dummy);
584*4882a593Smuzhiyun 	if (stat & DW_IC_INTR_TX_OVER)
585*4882a593Smuzhiyun 		regmap_read(dev->map, DW_IC_CLR_TX_OVER, &dummy);
586*4882a593Smuzhiyun 	if (stat & DW_IC_INTR_RD_REQ)
587*4882a593Smuzhiyun 		regmap_read(dev->map, DW_IC_CLR_RD_REQ, &dummy);
588*4882a593Smuzhiyun 	if (stat & DW_IC_INTR_TX_ABRT) {
589*4882a593Smuzhiyun 		/*
590*4882a593Smuzhiyun 		 * The IC_TX_ABRT_SOURCE register is cleared whenever
591*4882a593Smuzhiyun 		 * the IC_CLR_TX_ABRT is read.  Preserve it beforehand.
592*4882a593Smuzhiyun 		 */
593*4882a593Smuzhiyun 		regmap_read(dev->map, DW_IC_TX_ABRT_SOURCE, &dev->abort_source);
594*4882a593Smuzhiyun 		regmap_read(dev->map, DW_IC_CLR_TX_ABRT, &dummy);
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun 	if (stat & DW_IC_INTR_RX_DONE)
597*4882a593Smuzhiyun 		regmap_read(dev->map, DW_IC_CLR_RX_DONE, &dummy);
598*4882a593Smuzhiyun 	if (stat & DW_IC_INTR_ACTIVITY)
599*4882a593Smuzhiyun 		regmap_read(dev->map, DW_IC_CLR_ACTIVITY, &dummy);
600*4882a593Smuzhiyun 	if (stat & DW_IC_INTR_STOP_DET)
601*4882a593Smuzhiyun 		regmap_read(dev->map, DW_IC_CLR_STOP_DET, &dummy);
602*4882a593Smuzhiyun 	if (stat & DW_IC_INTR_START_DET)
603*4882a593Smuzhiyun 		regmap_read(dev->map, DW_IC_CLR_START_DET, &dummy);
604*4882a593Smuzhiyun 	if (stat & DW_IC_INTR_GEN_CALL)
605*4882a593Smuzhiyun 		regmap_read(dev->map, DW_IC_CLR_GEN_CALL, &dummy);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	return stat;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun /*
611*4882a593Smuzhiyun  * Interrupt service routine. This gets called whenever an I2C master interrupt
612*4882a593Smuzhiyun  * occurs.
613*4882a593Smuzhiyun  */
i2c_dw_irq_handler_master(struct dw_i2c_dev * dev)614*4882a593Smuzhiyun static int i2c_dw_irq_handler_master(struct dw_i2c_dev *dev)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	u32 stat;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	stat = i2c_dw_read_clear_intrbits(dev);
619*4882a593Smuzhiyun 	if (stat & DW_IC_INTR_TX_ABRT) {
620*4882a593Smuzhiyun 		dev->cmd_err |= DW_IC_ERR_TX_ABRT;
621*4882a593Smuzhiyun 		dev->status = STATUS_IDLE;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 		/*
624*4882a593Smuzhiyun 		 * Anytime TX_ABRT is set, the contents of the tx/rx
625*4882a593Smuzhiyun 		 * buffers are flushed. Make sure to skip them.
626*4882a593Smuzhiyun 		 */
627*4882a593Smuzhiyun 		regmap_write(dev->map, DW_IC_INTR_MASK, 0);
628*4882a593Smuzhiyun 		goto tx_aborted;
629*4882a593Smuzhiyun 	}
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	if (stat & DW_IC_INTR_RX_FULL)
632*4882a593Smuzhiyun 		i2c_dw_read(dev);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	if (stat & DW_IC_INTR_TX_EMPTY)
635*4882a593Smuzhiyun 		i2c_dw_xfer_msg(dev);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	/*
638*4882a593Smuzhiyun 	 * No need to modify or disable the interrupt mask here.
639*4882a593Smuzhiyun 	 * i2c_dw_xfer_msg() will take care of it according to
640*4882a593Smuzhiyun 	 * the current transmit status.
641*4882a593Smuzhiyun 	 */
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun tx_aborted:
644*4882a593Smuzhiyun 	if ((stat & (DW_IC_INTR_TX_ABRT | DW_IC_INTR_STOP_DET)) || dev->msg_err)
645*4882a593Smuzhiyun 		complete(&dev->cmd_complete);
646*4882a593Smuzhiyun 	else if (unlikely(dev->flags & ACCESS_INTR_MASK)) {
647*4882a593Smuzhiyun 		/* Workaround to trigger pending interrupt */
648*4882a593Smuzhiyun 		regmap_read(dev->map, DW_IC_INTR_MASK, &stat);
649*4882a593Smuzhiyun 		i2c_dw_disable_int(dev);
650*4882a593Smuzhiyun 		regmap_write(dev->map, DW_IC_INTR_MASK, stat);
651*4882a593Smuzhiyun 	}
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	return 0;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun 
i2c_dw_isr(int this_irq,void * dev_id)656*4882a593Smuzhiyun static irqreturn_t i2c_dw_isr(int this_irq, void *dev_id)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun 	struct dw_i2c_dev *dev = dev_id;
659*4882a593Smuzhiyun 	u32 stat, enabled;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	regmap_read(dev->map, DW_IC_ENABLE, &enabled);
662*4882a593Smuzhiyun 	regmap_read(dev->map, DW_IC_RAW_INTR_STAT, &stat);
663*4882a593Smuzhiyun 	dev_dbg(dev->dev, "enabled=%#x stat=%#x\n", enabled, stat);
664*4882a593Smuzhiyun 	if (!enabled || !(stat & ~DW_IC_INTR_ACTIVITY))
665*4882a593Smuzhiyun 		return IRQ_NONE;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	i2c_dw_irq_handler_master(dev);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	return IRQ_HANDLED;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
i2c_dw_configure_master(struct dw_i2c_dev * dev)672*4882a593Smuzhiyun void i2c_dw_configure_master(struct dw_i2c_dev *dev)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun 	struct i2c_timings *t = &dev->timings;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	dev->functionality = I2C_FUNC_10BIT_ADDR | DW_IC_DEFAULT_FUNCTIONALITY;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	dev->master_cfg = DW_IC_CON_MASTER | DW_IC_CON_SLAVE_DISABLE |
679*4882a593Smuzhiyun 			  DW_IC_CON_RESTART_EN;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	dev->mode = DW_IC_MASTER;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	switch (t->bus_freq_hz) {
684*4882a593Smuzhiyun 	case I2C_MAX_STANDARD_MODE_FREQ:
685*4882a593Smuzhiyun 		dev->master_cfg |= DW_IC_CON_SPEED_STD;
686*4882a593Smuzhiyun 		break;
687*4882a593Smuzhiyun 	case I2C_MAX_HIGH_SPEED_MODE_FREQ:
688*4882a593Smuzhiyun 		dev->master_cfg |= DW_IC_CON_SPEED_HIGH;
689*4882a593Smuzhiyun 		break;
690*4882a593Smuzhiyun 	default:
691*4882a593Smuzhiyun 		dev->master_cfg |= DW_IC_CON_SPEED_FAST;
692*4882a593Smuzhiyun 	}
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(i2c_dw_configure_master);
695*4882a593Smuzhiyun 
i2c_dw_prepare_recovery(struct i2c_adapter * adap)696*4882a593Smuzhiyun static void i2c_dw_prepare_recovery(struct i2c_adapter *adap)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun 	struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	i2c_dw_disable(dev);
701*4882a593Smuzhiyun 	reset_control_assert(dev->rst);
702*4882a593Smuzhiyun 	i2c_dw_prepare_clk(dev, false);
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun 
i2c_dw_unprepare_recovery(struct i2c_adapter * adap)705*4882a593Smuzhiyun static void i2c_dw_unprepare_recovery(struct i2c_adapter *adap)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun 	struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	i2c_dw_prepare_clk(dev, true);
710*4882a593Smuzhiyun 	reset_control_deassert(dev->rst);
711*4882a593Smuzhiyun 	i2c_dw_init_master(dev);
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun 
i2c_dw_init_recovery_info(struct dw_i2c_dev * dev)714*4882a593Smuzhiyun static int i2c_dw_init_recovery_info(struct dw_i2c_dev *dev)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun 	struct i2c_bus_recovery_info *rinfo = &dev->rinfo;
717*4882a593Smuzhiyun 	struct i2c_adapter *adap = &dev->adapter;
718*4882a593Smuzhiyun 	struct gpio_desc *gpio;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	gpio = devm_gpiod_get_optional(dev->dev, "scl", GPIOD_OUT_HIGH);
721*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(gpio))
722*4882a593Smuzhiyun 		return PTR_ERR_OR_ZERO(gpio);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	rinfo->scl_gpiod = gpio;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	gpio = devm_gpiod_get_optional(dev->dev, "sda", GPIOD_IN);
727*4882a593Smuzhiyun 	if (IS_ERR(gpio))
728*4882a593Smuzhiyun 		return PTR_ERR(gpio);
729*4882a593Smuzhiyun 	rinfo->sda_gpiod = gpio;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	rinfo->recover_bus = i2c_generic_scl_recovery;
732*4882a593Smuzhiyun 	rinfo->prepare_recovery = i2c_dw_prepare_recovery;
733*4882a593Smuzhiyun 	rinfo->unprepare_recovery = i2c_dw_unprepare_recovery;
734*4882a593Smuzhiyun 	adap->bus_recovery_info = rinfo;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	dev_info(dev->dev, "running with gpio recovery mode! scl%s",
737*4882a593Smuzhiyun 		 rinfo->sda_gpiod ? ",sda" : "");
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	return 0;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun 
i2c_dw_probe_master(struct dw_i2c_dev * dev)742*4882a593Smuzhiyun int i2c_dw_probe_master(struct dw_i2c_dev *dev)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun 	struct i2c_adapter *adap = &dev->adapter;
745*4882a593Smuzhiyun 	unsigned long irq_flags;
746*4882a593Smuzhiyun 	int ret;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	init_completion(&dev->cmd_complete);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	dev->init = i2c_dw_init_master;
751*4882a593Smuzhiyun 	dev->disable = i2c_dw_disable;
752*4882a593Smuzhiyun 	dev->disable_int = i2c_dw_disable_int;
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	ret = i2c_dw_init_regmap(dev);
755*4882a593Smuzhiyun 	if (ret)
756*4882a593Smuzhiyun 		return ret;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	ret = i2c_dw_set_timings_master(dev);
759*4882a593Smuzhiyun 	if (ret)
760*4882a593Smuzhiyun 		return ret;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	ret = i2c_dw_set_fifo_size(dev);
763*4882a593Smuzhiyun 	if (ret)
764*4882a593Smuzhiyun 		return ret;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	ret = dev->init(dev);
767*4882a593Smuzhiyun 	if (ret)
768*4882a593Smuzhiyun 		return ret;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	snprintf(adap->name, sizeof(adap->name),
771*4882a593Smuzhiyun 		 "Synopsys DesignWare I2C adapter");
772*4882a593Smuzhiyun 	adap->retries = 3;
773*4882a593Smuzhiyun 	adap->algo = &i2c_dw_algo;
774*4882a593Smuzhiyun 	adap->quirks = &i2c_dw_quirks;
775*4882a593Smuzhiyun 	adap->dev.parent = dev->dev;
776*4882a593Smuzhiyun 	i2c_set_adapdata(adap, dev);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	if (dev->flags & ACCESS_NO_IRQ_SUSPEND) {
779*4882a593Smuzhiyun 		irq_flags = IRQF_NO_SUSPEND;
780*4882a593Smuzhiyun 	} else {
781*4882a593Smuzhiyun 		irq_flags = IRQF_SHARED | IRQF_COND_SUSPEND;
782*4882a593Smuzhiyun 	}
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	i2c_dw_disable_int(dev);
785*4882a593Smuzhiyun 	ret = devm_request_irq(dev->dev, dev->irq, i2c_dw_isr, irq_flags,
786*4882a593Smuzhiyun 			       dev_name(dev->dev), dev);
787*4882a593Smuzhiyun 	if (ret) {
788*4882a593Smuzhiyun 		dev_err(dev->dev, "failure requesting irq %i: %d\n",
789*4882a593Smuzhiyun 			dev->irq, ret);
790*4882a593Smuzhiyun 		return ret;
791*4882a593Smuzhiyun 	}
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	ret = i2c_dw_init_recovery_info(dev);
794*4882a593Smuzhiyun 	if (ret)
795*4882a593Smuzhiyun 		return ret;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	/*
798*4882a593Smuzhiyun 	 * Increment PM usage count during adapter registration in order to
799*4882a593Smuzhiyun 	 * avoid possible spurious runtime suspend when adapter device is
800*4882a593Smuzhiyun 	 * registered to the device core and immediate resume in case bus has
801*4882a593Smuzhiyun 	 * registered I2C slaves that do I2C transfers in their probe.
802*4882a593Smuzhiyun 	 */
803*4882a593Smuzhiyun 	pm_runtime_get_noresume(dev->dev);
804*4882a593Smuzhiyun 	ret = i2c_add_numbered_adapter(adap);
805*4882a593Smuzhiyun 	if (ret)
806*4882a593Smuzhiyun 		dev_err(dev->dev, "failure adding adapter: %d\n", ret);
807*4882a593Smuzhiyun 	pm_runtime_put_noidle(dev->dev);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	return ret;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(i2c_dw_probe_master);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun MODULE_DESCRIPTION("Synopsys DesignWare I2C bus master adapter");
814*4882a593Smuzhiyun MODULE_LICENSE("GPL");
815