xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-designware-core.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Synopsys DesignWare I2C adapter driver.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on the TI DAVINCI I2C adapter driver.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2006 Texas Instruments.
8*4882a593Smuzhiyun  * Copyright (C) 2007 MontaVista Software Inc.
9*4882a593Smuzhiyun  * Copyright (C) 2009 Provigent Ltd.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/bits.h>
13*4882a593Smuzhiyun #include <linux/compiler_types.h>
14*4882a593Smuzhiyun #include <linux/completion.h>
15*4882a593Smuzhiyun #include <linux/dev_printk.h>
16*4882a593Smuzhiyun #include <linux/errno.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <linux/types.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define DW_IC_DEFAULT_FUNCTIONALITY (I2C_FUNC_I2C |			\
22*4882a593Smuzhiyun 					I2C_FUNC_SMBUS_BYTE |		\
23*4882a593Smuzhiyun 					I2C_FUNC_SMBUS_BYTE_DATA |	\
24*4882a593Smuzhiyun 					I2C_FUNC_SMBUS_WORD_DATA |	\
25*4882a593Smuzhiyun 					I2C_FUNC_SMBUS_BLOCK_DATA |	\
26*4882a593Smuzhiyun 					I2C_FUNC_SMBUS_I2C_BLOCK)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define DW_IC_CON_MASTER		0x1
29*4882a593Smuzhiyun #define DW_IC_CON_SPEED_STD		0x2
30*4882a593Smuzhiyun #define DW_IC_CON_SPEED_FAST		0x4
31*4882a593Smuzhiyun #define DW_IC_CON_SPEED_HIGH		0x6
32*4882a593Smuzhiyun #define DW_IC_CON_SPEED_MASK		0x6
33*4882a593Smuzhiyun #define DW_IC_CON_10BITADDR_SLAVE		0x8
34*4882a593Smuzhiyun #define DW_IC_CON_10BITADDR_MASTER	0x10
35*4882a593Smuzhiyun #define DW_IC_CON_RESTART_EN		0x20
36*4882a593Smuzhiyun #define DW_IC_CON_SLAVE_DISABLE		0x40
37*4882a593Smuzhiyun #define DW_IC_CON_STOP_DET_IFADDRESSED		0x80
38*4882a593Smuzhiyun #define DW_IC_CON_TX_EMPTY_CTRL		0x100
39*4882a593Smuzhiyun #define DW_IC_CON_RX_FIFO_FULL_HLD_CTRL		0x200
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /*
42*4882a593Smuzhiyun  * Registers offset
43*4882a593Smuzhiyun  */
44*4882a593Smuzhiyun #define DW_IC_CON		0x0
45*4882a593Smuzhiyun #define DW_IC_TAR		0x4
46*4882a593Smuzhiyun #define DW_IC_SAR		0x8
47*4882a593Smuzhiyun #define DW_IC_DATA_CMD		0x10
48*4882a593Smuzhiyun #define DW_IC_SS_SCL_HCNT	0x14
49*4882a593Smuzhiyun #define DW_IC_SS_SCL_LCNT	0x18
50*4882a593Smuzhiyun #define DW_IC_FS_SCL_HCNT	0x1c
51*4882a593Smuzhiyun #define DW_IC_FS_SCL_LCNT	0x20
52*4882a593Smuzhiyun #define DW_IC_HS_SCL_HCNT	0x24
53*4882a593Smuzhiyun #define DW_IC_HS_SCL_LCNT	0x28
54*4882a593Smuzhiyun #define DW_IC_INTR_STAT		0x2c
55*4882a593Smuzhiyun #define DW_IC_INTR_MASK		0x30
56*4882a593Smuzhiyun #define DW_IC_RAW_INTR_STAT	0x34
57*4882a593Smuzhiyun #define DW_IC_RX_TL		0x38
58*4882a593Smuzhiyun #define DW_IC_TX_TL		0x3c
59*4882a593Smuzhiyun #define DW_IC_CLR_INTR		0x40
60*4882a593Smuzhiyun #define DW_IC_CLR_RX_UNDER	0x44
61*4882a593Smuzhiyun #define DW_IC_CLR_RX_OVER	0x48
62*4882a593Smuzhiyun #define DW_IC_CLR_TX_OVER	0x4c
63*4882a593Smuzhiyun #define DW_IC_CLR_RD_REQ	0x50
64*4882a593Smuzhiyun #define DW_IC_CLR_TX_ABRT	0x54
65*4882a593Smuzhiyun #define DW_IC_CLR_RX_DONE	0x58
66*4882a593Smuzhiyun #define DW_IC_CLR_ACTIVITY	0x5c
67*4882a593Smuzhiyun #define DW_IC_CLR_STOP_DET	0x60
68*4882a593Smuzhiyun #define DW_IC_CLR_START_DET	0x64
69*4882a593Smuzhiyun #define DW_IC_CLR_GEN_CALL	0x68
70*4882a593Smuzhiyun #define DW_IC_ENABLE		0x6c
71*4882a593Smuzhiyun #define DW_IC_STATUS		0x70
72*4882a593Smuzhiyun #define DW_IC_TXFLR		0x74
73*4882a593Smuzhiyun #define DW_IC_RXFLR		0x78
74*4882a593Smuzhiyun #define DW_IC_SDA_HOLD		0x7c
75*4882a593Smuzhiyun #define DW_IC_TX_ABRT_SOURCE	0x80
76*4882a593Smuzhiyun #define DW_IC_ENABLE_STATUS	0x9c
77*4882a593Smuzhiyun #define DW_IC_CLR_RESTART_DET	0xa8
78*4882a593Smuzhiyun #define DW_IC_COMP_PARAM_1	0xf4
79*4882a593Smuzhiyun #define DW_IC_COMP_VERSION	0xf8
80*4882a593Smuzhiyun #define DW_IC_SDA_HOLD_MIN_VERS	0x3131312A
81*4882a593Smuzhiyun #define DW_IC_COMP_TYPE		0xfc
82*4882a593Smuzhiyun #define DW_IC_COMP_TYPE_VALUE	0x44570140
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define DW_IC_INTR_RX_UNDER	0x001
85*4882a593Smuzhiyun #define DW_IC_INTR_RX_OVER	0x002
86*4882a593Smuzhiyun #define DW_IC_INTR_RX_FULL	0x004
87*4882a593Smuzhiyun #define DW_IC_INTR_TX_OVER	0x008
88*4882a593Smuzhiyun #define DW_IC_INTR_TX_EMPTY	0x010
89*4882a593Smuzhiyun #define DW_IC_INTR_RD_REQ	0x020
90*4882a593Smuzhiyun #define DW_IC_INTR_TX_ABRT	0x040
91*4882a593Smuzhiyun #define DW_IC_INTR_RX_DONE	0x080
92*4882a593Smuzhiyun #define DW_IC_INTR_ACTIVITY	0x100
93*4882a593Smuzhiyun #define DW_IC_INTR_STOP_DET	0x200
94*4882a593Smuzhiyun #define DW_IC_INTR_START_DET	0x400
95*4882a593Smuzhiyun #define DW_IC_INTR_GEN_CALL	0x800
96*4882a593Smuzhiyun #define DW_IC_INTR_RESTART_DET	0x1000
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define DW_IC_INTR_DEFAULT_MASK		(DW_IC_INTR_RX_FULL | \
99*4882a593Smuzhiyun 					 DW_IC_INTR_TX_ABRT | \
100*4882a593Smuzhiyun 					 DW_IC_INTR_STOP_DET)
101*4882a593Smuzhiyun #define DW_IC_INTR_MASTER_MASK		(DW_IC_INTR_DEFAULT_MASK | \
102*4882a593Smuzhiyun 					 DW_IC_INTR_TX_EMPTY)
103*4882a593Smuzhiyun #define DW_IC_INTR_SLAVE_MASK		(DW_IC_INTR_DEFAULT_MASK | \
104*4882a593Smuzhiyun 					 DW_IC_INTR_RX_DONE | \
105*4882a593Smuzhiyun 					 DW_IC_INTR_RX_UNDER | \
106*4882a593Smuzhiyun 					 DW_IC_INTR_RD_REQ)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define DW_IC_STATUS_ACTIVITY		0x1
109*4882a593Smuzhiyun #define DW_IC_STATUS_TFE		BIT(2)
110*4882a593Smuzhiyun #define DW_IC_STATUS_MASTER_ACTIVITY	BIT(5)
111*4882a593Smuzhiyun #define DW_IC_STATUS_SLAVE_ACTIVITY	BIT(6)
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define DW_IC_SDA_HOLD_RX_SHIFT		16
114*4882a593Smuzhiyun #define DW_IC_SDA_HOLD_RX_MASK		GENMASK(23, DW_IC_SDA_HOLD_RX_SHIFT)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define DW_IC_ERR_TX_ABRT	0x1
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define DW_IC_TAR_10BITADDR_MASTER BIT(12)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define DW_IC_COMP_PARAM_1_SPEED_MODE_HIGH	(BIT(2) | BIT(3))
121*4882a593Smuzhiyun #define DW_IC_COMP_PARAM_1_SPEED_MODE_MASK	GENMASK(3, 2)
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun  * status codes
125*4882a593Smuzhiyun  */
126*4882a593Smuzhiyun #define STATUS_IDLE			0x0
127*4882a593Smuzhiyun #define STATUS_WRITE_IN_PROGRESS	0x1
128*4882a593Smuzhiyun #define STATUS_READ_IN_PROGRESS		0x2
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun  * operation modes
132*4882a593Smuzhiyun  */
133*4882a593Smuzhiyun #define DW_IC_MASTER		0
134*4882a593Smuzhiyun #define DW_IC_SLAVE		1
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /*
137*4882a593Smuzhiyun  * Hardware abort codes from the DW_IC_TX_ABRT_SOURCE register
138*4882a593Smuzhiyun  *
139*4882a593Smuzhiyun  * Only expected abort codes are listed here
140*4882a593Smuzhiyun  * refer to the datasheet for the full list
141*4882a593Smuzhiyun  */
142*4882a593Smuzhiyun #define ABRT_7B_ADDR_NOACK	0
143*4882a593Smuzhiyun #define ABRT_10ADDR1_NOACK	1
144*4882a593Smuzhiyun #define ABRT_10ADDR2_NOACK	2
145*4882a593Smuzhiyun #define ABRT_TXDATA_NOACK	3
146*4882a593Smuzhiyun #define ABRT_GCALL_NOACK	4
147*4882a593Smuzhiyun #define ABRT_GCALL_READ		5
148*4882a593Smuzhiyun #define ABRT_SBYTE_ACKDET	7
149*4882a593Smuzhiyun #define ABRT_SBYTE_NORSTRT	9
150*4882a593Smuzhiyun #define ABRT_10B_RD_NORSTRT	10
151*4882a593Smuzhiyun #define ABRT_MASTER_DIS		11
152*4882a593Smuzhiyun #define ARB_LOST		12
153*4882a593Smuzhiyun #define ABRT_SLAVE_FLUSH_TXFIFO	13
154*4882a593Smuzhiyun #define ABRT_SLAVE_ARBLOST	14
155*4882a593Smuzhiyun #define ABRT_SLAVE_RD_INTX	15
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define DW_IC_TX_ABRT_7B_ADDR_NOACK	(1UL << ABRT_7B_ADDR_NOACK)
158*4882a593Smuzhiyun #define DW_IC_TX_ABRT_10ADDR1_NOACK	(1UL << ABRT_10ADDR1_NOACK)
159*4882a593Smuzhiyun #define DW_IC_TX_ABRT_10ADDR2_NOACK	(1UL << ABRT_10ADDR2_NOACK)
160*4882a593Smuzhiyun #define DW_IC_TX_ABRT_TXDATA_NOACK	(1UL << ABRT_TXDATA_NOACK)
161*4882a593Smuzhiyun #define DW_IC_TX_ABRT_GCALL_NOACK	(1UL << ABRT_GCALL_NOACK)
162*4882a593Smuzhiyun #define DW_IC_TX_ABRT_GCALL_READ	(1UL << ABRT_GCALL_READ)
163*4882a593Smuzhiyun #define DW_IC_TX_ABRT_SBYTE_ACKDET	(1UL << ABRT_SBYTE_ACKDET)
164*4882a593Smuzhiyun #define DW_IC_TX_ABRT_SBYTE_NORSTRT	(1UL << ABRT_SBYTE_NORSTRT)
165*4882a593Smuzhiyun #define DW_IC_TX_ABRT_10B_RD_NORSTRT	(1UL << ABRT_10B_RD_NORSTRT)
166*4882a593Smuzhiyun #define DW_IC_TX_ABRT_MASTER_DIS	(1UL << ABRT_MASTER_DIS)
167*4882a593Smuzhiyun #define DW_IC_TX_ARB_LOST		(1UL << ARB_LOST)
168*4882a593Smuzhiyun #define DW_IC_RX_ABRT_SLAVE_RD_INTX	(1UL << ABRT_SLAVE_RD_INTX)
169*4882a593Smuzhiyun #define DW_IC_RX_ABRT_SLAVE_ARBLOST	(1UL << ABRT_SLAVE_ARBLOST)
170*4882a593Smuzhiyun #define DW_IC_RX_ABRT_SLAVE_FLUSH_TXFIFO	(1UL << ABRT_SLAVE_FLUSH_TXFIFO)
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define DW_IC_TX_ABRT_NOACK		(DW_IC_TX_ABRT_7B_ADDR_NOACK | \
173*4882a593Smuzhiyun 					 DW_IC_TX_ABRT_10ADDR1_NOACK | \
174*4882a593Smuzhiyun 					 DW_IC_TX_ABRT_10ADDR2_NOACK | \
175*4882a593Smuzhiyun 					 DW_IC_TX_ABRT_TXDATA_NOACK | \
176*4882a593Smuzhiyun 					 DW_IC_TX_ABRT_GCALL_NOACK)
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun struct clk;
179*4882a593Smuzhiyun struct device;
180*4882a593Smuzhiyun struct reset_control;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /**
183*4882a593Smuzhiyun  * struct dw_i2c_dev - private i2c-designware data
184*4882a593Smuzhiyun  * @dev: driver model device node
185*4882a593Smuzhiyun  * @map: IO registers map
186*4882a593Smuzhiyun  * @sysmap: System controller registers map
187*4882a593Smuzhiyun  * @base: IO registers pointer
188*4882a593Smuzhiyun  * @ext: Extended IO registers pointer
189*4882a593Smuzhiyun  * @cmd_complete: tx completion indicator
190*4882a593Smuzhiyun  * @clk: input reference clock
191*4882a593Smuzhiyun  * @pclk: clock required to access the registers
192*4882a593Smuzhiyun  * @slave: represent an I2C slave device
193*4882a593Smuzhiyun  * @cmd_err: run time hadware error code
194*4882a593Smuzhiyun  * @msgs: points to an array of messages currently being transferred
195*4882a593Smuzhiyun  * @msgs_num: the number of elements in msgs
196*4882a593Smuzhiyun  * @msg_write_idx: the element index of the current tx message in the msgs
197*4882a593Smuzhiyun  *	array
198*4882a593Smuzhiyun  * @tx_buf_len: the length of the current tx buffer
199*4882a593Smuzhiyun  * @tx_buf: the current tx buffer
200*4882a593Smuzhiyun  * @msg_read_idx: the element index of the current rx message in the msgs
201*4882a593Smuzhiyun  *	array
202*4882a593Smuzhiyun  * @rx_buf_len: the length of the current rx buffer
203*4882a593Smuzhiyun  * @rx_buf: the current rx buffer
204*4882a593Smuzhiyun  * @msg_err: error status of the current transfer
205*4882a593Smuzhiyun  * @status: i2c master status, one of STATUS_*
206*4882a593Smuzhiyun  * @abort_source: copy of the TX_ABRT_SOURCE register
207*4882a593Smuzhiyun  * @irq: interrupt number for the i2c master
208*4882a593Smuzhiyun  * @adapter: i2c subsystem adapter node
209*4882a593Smuzhiyun  * @slave_cfg: configuration for the slave device
210*4882a593Smuzhiyun  * @tx_fifo_depth: depth of the hardware tx fifo
211*4882a593Smuzhiyun  * @rx_fifo_depth: depth of the hardware rx fifo
212*4882a593Smuzhiyun  * @rx_outstanding: current master-rx elements in tx fifo
213*4882a593Smuzhiyun  * @timings: bus clock frequency, SDA hold and other timings
214*4882a593Smuzhiyun  * @sda_hold_time: SDA hold value
215*4882a593Smuzhiyun  * @ss_hcnt: standard speed HCNT value
216*4882a593Smuzhiyun  * @ss_lcnt: standard speed LCNT value
217*4882a593Smuzhiyun  * @fs_hcnt: fast speed HCNT value
218*4882a593Smuzhiyun  * @fs_lcnt: fast speed LCNT value
219*4882a593Smuzhiyun  * @fp_hcnt: fast plus HCNT value
220*4882a593Smuzhiyun  * @fp_lcnt: fast plus LCNT value
221*4882a593Smuzhiyun  * @hs_hcnt: high speed HCNT value
222*4882a593Smuzhiyun  * @hs_lcnt: high speed LCNT value
223*4882a593Smuzhiyun  * @acquire_lock: function to acquire a hardware lock on the bus
224*4882a593Smuzhiyun  * @release_lock: function to release a hardware lock on the bus
225*4882a593Smuzhiyun  * @shared_with_punit: true if this bus is shared with the SoCs PUNIT
226*4882a593Smuzhiyun  * @disable: function to disable the controller
227*4882a593Smuzhiyun  * @disable_int: function to disable all interrupts
228*4882a593Smuzhiyun  * @init: function to initialize the I2C hardware
229*4882a593Smuzhiyun  * @mode: operation mode - DW_IC_MASTER or DW_IC_SLAVE
230*4882a593Smuzhiyun  * @suspended: set to true if the controller is suspended
231*4882a593Smuzhiyun  *
232*4882a593Smuzhiyun  * HCNT and LCNT parameters can be used if the platform knows more accurate
233*4882a593Smuzhiyun  * values than the one computed based only on the input clock frequency.
234*4882a593Smuzhiyun  * Leave them to be %0 if not used.
235*4882a593Smuzhiyun  */
236*4882a593Smuzhiyun struct dw_i2c_dev {
237*4882a593Smuzhiyun 	struct device		*dev;
238*4882a593Smuzhiyun 	struct regmap		*map;
239*4882a593Smuzhiyun 	struct regmap		*sysmap;
240*4882a593Smuzhiyun 	void __iomem		*base;
241*4882a593Smuzhiyun 	void __iomem		*ext;
242*4882a593Smuzhiyun 	struct completion	cmd_complete;
243*4882a593Smuzhiyun 	struct clk		*clk;
244*4882a593Smuzhiyun 	struct clk		*pclk;
245*4882a593Smuzhiyun 	struct reset_control	*rst;
246*4882a593Smuzhiyun 	struct i2c_client		*slave;
247*4882a593Smuzhiyun 	u32			(*get_clk_rate_khz) (struct dw_i2c_dev *dev);
248*4882a593Smuzhiyun 	int			cmd_err;
249*4882a593Smuzhiyun 	struct i2c_msg		*msgs;
250*4882a593Smuzhiyun 	int			msgs_num;
251*4882a593Smuzhiyun 	int			msg_write_idx;
252*4882a593Smuzhiyun 	u32			tx_buf_len;
253*4882a593Smuzhiyun 	u8			*tx_buf;
254*4882a593Smuzhiyun 	int			msg_read_idx;
255*4882a593Smuzhiyun 	u32			rx_buf_len;
256*4882a593Smuzhiyun 	u8			*rx_buf;
257*4882a593Smuzhiyun 	int			msg_err;
258*4882a593Smuzhiyun 	unsigned int		status;
259*4882a593Smuzhiyun 	u32			abort_source;
260*4882a593Smuzhiyun 	int			irq;
261*4882a593Smuzhiyun 	u32			flags;
262*4882a593Smuzhiyun 	struct i2c_adapter	adapter;
263*4882a593Smuzhiyun 	u32			functionality;
264*4882a593Smuzhiyun 	u32			master_cfg;
265*4882a593Smuzhiyun 	u32			slave_cfg;
266*4882a593Smuzhiyun 	unsigned int		tx_fifo_depth;
267*4882a593Smuzhiyun 	unsigned int		rx_fifo_depth;
268*4882a593Smuzhiyun 	int			rx_outstanding;
269*4882a593Smuzhiyun 	struct i2c_timings	timings;
270*4882a593Smuzhiyun 	u32			sda_hold_time;
271*4882a593Smuzhiyun 	u16			ss_hcnt;
272*4882a593Smuzhiyun 	u16			ss_lcnt;
273*4882a593Smuzhiyun 	u16			fs_hcnt;
274*4882a593Smuzhiyun 	u16			fs_lcnt;
275*4882a593Smuzhiyun 	u16			fp_hcnt;
276*4882a593Smuzhiyun 	u16			fp_lcnt;
277*4882a593Smuzhiyun 	u16			hs_hcnt;
278*4882a593Smuzhiyun 	u16			hs_lcnt;
279*4882a593Smuzhiyun 	int			(*acquire_lock)(void);
280*4882a593Smuzhiyun 	void			(*release_lock)(void);
281*4882a593Smuzhiyun 	bool			shared_with_punit;
282*4882a593Smuzhiyun 	void			(*disable)(struct dw_i2c_dev *dev);
283*4882a593Smuzhiyun 	void			(*disable_int)(struct dw_i2c_dev *dev);
284*4882a593Smuzhiyun 	int			(*init)(struct dw_i2c_dev *dev);
285*4882a593Smuzhiyun 	int			(*set_sda_hold_time)(struct dw_i2c_dev *dev);
286*4882a593Smuzhiyun 	int			mode;
287*4882a593Smuzhiyun 	struct i2c_bus_recovery_info rinfo;
288*4882a593Smuzhiyun 	bool			suspended;
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define ACCESS_INTR_MASK	0x00000001
292*4882a593Smuzhiyun #define ACCESS_NO_IRQ_SUSPEND	0x00000002
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun #define MODEL_MSCC_OCELOT	0x00000100
295*4882a593Smuzhiyun #define MODEL_BAIKAL_BT1	0x00000200
296*4882a593Smuzhiyun #define MODEL_MASK		0x00000f00
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun int i2c_dw_init_regmap(struct dw_i2c_dev *dev);
299*4882a593Smuzhiyun u32 i2c_dw_scl_hcnt(u32 ic_clk, u32 tSYMBOL, u32 tf, int cond, int offset);
300*4882a593Smuzhiyun u32 i2c_dw_scl_lcnt(u32 ic_clk, u32 tLOW, u32 tf, int offset);
301*4882a593Smuzhiyun int i2c_dw_set_sda_hold(struct dw_i2c_dev *dev);
302*4882a593Smuzhiyun unsigned long i2c_dw_clk_rate(struct dw_i2c_dev *dev);
303*4882a593Smuzhiyun int i2c_dw_prepare_clk(struct dw_i2c_dev *dev, bool prepare);
304*4882a593Smuzhiyun int i2c_dw_acquire_lock(struct dw_i2c_dev *dev);
305*4882a593Smuzhiyun void i2c_dw_release_lock(struct dw_i2c_dev *dev);
306*4882a593Smuzhiyun int i2c_dw_wait_bus_not_busy(struct dw_i2c_dev *dev);
307*4882a593Smuzhiyun int i2c_dw_handle_tx_abort(struct dw_i2c_dev *dev);
308*4882a593Smuzhiyun int i2c_dw_set_fifo_size(struct dw_i2c_dev *dev);
309*4882a593Smuzhiyun u32 i2c_dw_func(struct i2c_adapter *adap);
310*4882a593Smuzhiyun void i2c_dw_disable(struct dw_i2c_dev *dev);
311*4882a593Smuzhiyun void i2c_dw_disable_int(struct dw_i2c_dev *dev);
312*4882a593Smuzhiyun 
__i2c_dw_enable(struct dw_i2c_dev * dev)313*4882a593Smuzhiyun static inline void __i2c_dw_enable(struct dw_i2c_dev *dev)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	regmap_write(dev->map, DW_IC_ENABLE, 1);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
__i2c_dw_disable_nowait(struct dw_i2c_dev * dev)318*4882a593Smuzhiyun static inline void __i2c_dw_disable_nowait(struct dw_i2c_dev *dev)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	regmap_write(dev->map, DW_IC_ENABLE, 0);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun void __i2c_dw_disable(struct dw_i2c_dev *dev);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun extern void i2c_dw_configure_master(struct dw_i2c_dev *dev);
326*4882a593Smuzhiyun extern int i2c_dw_probe_master(struct dw_i2c_dev *dev);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_DESIGNWARE_SLAVE)
329*4882a593Smuzhiyun extern void i2c_dw_configure_slave(struct dw_i2c_dev *dev);
330*4882a593Smuzhiyun extern int i2c_dw_probe_slave(struct dw_i2c_dev *dev);
331*4882a593Smuzhiyun #else
i2c_dw_configure_slave(struct dw_i2c_dev * dev)332*4882a593Smuzhiyun static inline void i2c_dw_configure_slave(struct dw_i2c_dev *dev) { }
i2c_dw_probe_slave(struct dw_i2c_dev * dev)333*4882a593Smuzhiyun static inline int i2c_dw_probe_slave(struct dw_i2c_dev *dev) { return -EINVAL; }
334*4882a593Smuzhiyun #endif
335*4882a593Smuzhiyun 
i2c_dw_probe(struct dw_i2c_dev * dev)336*4882a593Smuzhiyun static inline int i2c_dw_probe(struct dw_i2c_dev *dev)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	switch (dev->mode) {
339*4882a593Smuzhiyun 	case DW_IC_SLAVE:
340*4882a593Smuzhiyun 		return i2c_dw_probe_slave(dev);
341*4882a593Smuzhiyun 	case DW_IC_MASTER:
342*4882a593Smuzhiyun 		return i2c_dw_probe_master(dev);
343*4882a593Smuzhiyun 	default:
344*4882a593Smuzhiyun 		dev_err(dev->dev, "Wrong operation mode: %d\n", dev->mode);
345*4882a593Smuzhiyun 		return -EINVAL;
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
i2c_dw_configure(struct dw_i2c_dev * dev)349*4882a593Smuzhiyun static inline void i2c_dw_configure(struct dw_i2c_dev *dev)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	if (i2c_detect_slave_mode(dev->dev))
352*4882a593Smuzhiyun 		i2c_dw_configure_slave(dev);
353*4882a593Smuzhiyun 	else
354*4882a593Smuzhiyun 		i2c_dw_configure_master(dev);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_DESIGNWARE_BAYTRAIL)
358*4882a593Smuzhiyun extern int i2c_dw_probe_lock_support(struct dw_i2c_dev *dev);
359*4882a593Smuzhiyun #else
i2c_dw_probe_lock_support(struct dw_i2c_dev * dev)360*4882a593Smuzhiyun static inline int i2c_dw_probe_lock_support(struct dw_i2c_dev *dev) { return 0; }
361*4882a593Smuzhiyun #endif
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun int i2c_dw_validate_speed(struct dw_i2c_dev *dev);
364*4882a593Smuzhiyun void i2c_dw_adjust_bus_speed(struct dw_i2c_dev *dev);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_ACPI)
367*4882a593Smuzhiyun int i2c_dw_acpi_configure(struct device *device);
368*4882a593Smuzhiyun #else
i2c_dw_acpi_configure(struct device * device)369*4882a593Smuzhiyun static inline int i2c_dw_acpi_configure(struct device *device) { return -ENODEV; }
370*4882a593Smuzhiyun #endif
371