1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Freescale CPM1/CPM2 I2C interface.
4*4882a593Smuzhiyun * Copyright (c) 1999 Dan Malek (dmalek@jlc.net).
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * moved into proper i2c interface;
7*4882a593Smuzhiyun * Brad Parker (brad@heeltoe.com)
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Parts from dbox2_i2c.c (cvs.tuxbox.org)
10*4882a593Smuzhiyun * (C) 2000-2001 Felix Domke (tmbinc@gmx.net), Gillem (htoa@gmx.net)
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * (C) 2007 Montavista Software, Inc.
13*4882a593Smuzhiyun * Vitaly Bordug <vitb@kernel.crashing.org>
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * Converted to of_platform_device. Renamed to i2c-cpm.c.
16*4882a593Smuzhiyun * (C) 2007,2008 Jochen Friedrich <jochen@scram.de>
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <linux/interrupt.h>
24*4882a593Smuzhiyun #include <linux/errno.h>
25*4882a593Smuzhiyun #include <linux/stddef.h>
26*4882a593Smuzhiyun #include <linux/i2c.h>
27*4882a593Smuzhiyun #include <linux/io.h>
28*4882a593Smuzhiyun #include <linux/dma-mapping.h>
29*4882a593Smuzhiyun #include <linux/of_address.h>
30*4882a593Smuzhiyun #include <linux/of_device.h>
31*4882a593Smuzhiyun #include <linux/of_irq.h>
32*4882a593Smuzhiyun #include <linux/of_platform.h>
33*4882a593Smuzhiyun #include <sysdev/fsl_soc.h>
34*4882a593Smuzhiyun #include <asm/cpm.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* Try to define this if you have an older CPU (earlier than rev D4) */
37*4882a593Smuzhiyun /* However, better use a GPIO based bitbang driver in this case :/ */
38*4882a593Smuzhiyun #undef I2C_CHIP_ERRATA
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define CPM_MAX_READ 513
41*4882a593Smuzhiyun #define CPM_MAXBD 4
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define I2C_EB (0x10) /* Big endian mode */
44*4882a593Smuzhiyun #define I2C_EB_CPM2 (0x30) /* Big endian mode, memory snoop */
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define DPRAM_BASE ((u8 __iomem __force *)cpm_muram_addr(0))
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* I2C parameter RAM. */
49*4882a593Smuzhiyun struct i2c_ram {
50*4882a593Smuzhiyun ushort rbase; /* Rx Buffer descriptor base address */
51*4882a593Smuzhiyun ushort tbase; /* Tx Buffer descriptor base address */
52*4882a593Smuzhiyun u_char rfcr; /* Rx function code */
53*4882a593Smuzhiyun u_char tfcr; /* Tx function code */
54*4882a593Smuzhiyun ushort mrblr; /* Max receive buffer length */
55*4882a593Smuzhiyun uint rstate; /* Internal */
56*4882a593Smuzhiyun uint rdp; /* Internal */
57*4882a593Smuzhiyun ushort rbptr; /* Rx Buffer descriptor pointer */
58*4882a593Smuzhiyun ushort rbc; /* Internal */
59*4882a593Smuzhiyun uint rxtmp; /* Internal */
60*4882a593Smuzhiyun uint tstate; /* Internal */
61*4882a593Smuzhiyun uint tdp; /* Internal */
62*4882a593Smuzhiyun ushort tbptr; /* Tx Buffer descriptor pointer */
63*4882a593Smuzhiyun ushort tbc; /* Internal */
64*4882a593Smuzhiyun uint txtmp; /* Internal */
65*4882a593Smuzhiyun char res1[4]; /* Reserved */
66*4882a593Smuzhiyun ushort rpbase; /* Relocation pointer */
67*4882a593Smuzhiyun char res2[2]; /* Reserved */
68*4882a593Smuzhiyun /* The following elements are only for CPM2 */
69*4882a593Smuzhiyun char res3[4]; /* Reserved */
70*4882a593Smuzhiyun uint sdmatmp; /* Internal */
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define I2COM_START 0x80
74*4882a593Smuzhiyun #define I2COM_MASTER 0x01
75*4882a593Smuzhiyun #define I2CER_TXE 0x10
76*4882a593Smuzhiyun #define I2CER_BUSY 0x04
77*4882a593Smuzhiyun #define I2CER_TXB 0x02
78*4882a593Smuzhiyun #define I2CER_RXB 0x01
79*4882a593Smuzhiyun #define I2MOD_EN 0x01
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* I2C Registers */
82*4882a593Smuzhiyun struct i2c_reg {
83*4882a593Smuzhiyun u8 i2mod;
84*4882a593Smuzhiyun u8 res1[3];
85*4882a593Smuzhiyun u8 i2add;
86*4882a593Smuzhiyun u8 res2[3];
87*4882a593Smuzhiyun u8 i2brg;
88*4882a593Smuzhiyun u8 res3[3];
89*4882a593Smuzhiyun u8 i2com;
90*4882a593Smuzhiyun u8 res4[3];
91*4882a593Smuzhiyun u8 i2cer;
92*4882a593Smuzhiyun u8 res5[3];
93*4882a593Smuzhiyun u8 i2cmr;
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun struct cpm_i2c {
97*4882a593Smuzhiyun char *base;
98*4882a593Smuzhiyun struct platform_device *ofdev;
99*4882a593Smuzhiyun struct i2c_adapter adap;
100*4882a593Smuzhiyun uint dp_addr;
101*4882a593Smuzhiyun int version; /* CPM1=1, CPM2=2 */
102*4882a593Smuzhiyun int irq;
103*4882a593Smuzhiyun int cp_command;
104*4882a593Smuzhiyun int freq;
105*4882a593Smuzhiyun struct i2c_reg __iomem *i2c_reg;
106*4882a593Smuzhiyun struct i2c_ram __iomem *i2c_ram;
107*4882a593Smuzhiyun u16 i2c_addr;
108*4882a593Smuzhiyun wait_queue_head_t i2c_wait;
109*4882a593Smuzhiyun cbd_t __iomem *tbase;
110*4882a593Smuzhiyun cbd_t __iomem *rbase;
111*4882a593Smuzhiyun u_char *txbuf[CPM_MAXBD];
112*4882a593Smuzhiyun u_char *rxbuf[CPM_MAXBD];
113*4882a593Smuzhiyun dma_addr_t txdma[CPM_MAXBD];
114*4882a593Smuzhiyun dma_addr_t rxdma[CPM_MAXBD];
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
cpm_i2c_interrupt(int irq,void * dev_id)117*4882a593Smuzhiyun static irqreturn_t cpm_i2c_interrupt(int irq, void *dev_id)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun struct cpm_i2c *cpm;
120*4882a593Smuzhiyun struct i2c_reg __iomem *i2c_reg;
121*4882a593Smuzhiyun struct i2c_adapter *adap = dev_id;
122*4882a593Smuzhiyun int i;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun cpm = i2c_get_adapdata(dev_id);
125*4882a593Smuzhiyun i2c_reg = cpm->i2c_reg;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* Clear interrupt. */
128*4882a593Smuzhiyun i = in_8(&i2c_reg->i2cer);
129*4882a593Smuzhiyun out_8(&i2c_reg->i2cer, i);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun dev_dbg(&adap->dev, "Interrupt: %x\n", i);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun wake_up(&cpm->i2c_wait);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun return i ? IRQ_HANDLED : IRQ_NONE;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
cpm_reset_i2c_params(struct cpm_i2c * cpm)138*4882a593Smuzhiyun static void cpm_reset_i2c_params(struct cpm_i2c *cpm)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun struct i2c_ram __iomem *i2c_ram = cpm->i2c_ram;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* Set up the I2C parameters in the parameter ram. */
143*4882a593Smuzhiyun out_be16(&i2c_ram->tbase, (u8 __iomem *)cpm->tbase - DPRAM_BASE);
144*4882a593Smuzhiyun out_be16(&i2c_ram->rbase, (u8 __iomem *)cpm->rbase - DPRAM_BASE);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (cpm->version == 1) {
147*4882a593Smuzhiyun out_8(&i2c_ram->tfcr, I2C_EB);
148*4882a593Smuzhiyun out_8(&i2c_ram->rfcr, I2C_EB);
149*4882a593Smuzhiyun } else {
150*4882a593Smuzhiyun out_8(&i2c_ram->tfcr, I2C_EB_CPM2);
151*4882a593Smuzhiyun out_8(&i2c_ram->rfcr, I2C_EB_CPM2);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun out_be16(&i2c_ram->mrblr, CPM_MAX_READ);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun out_be32(&i2c_ram->rstate, 0);
157*4882a593Smuzhiyun out_be32(&i2c_ram->rdp, 0);
158*4882a593Smuzhiyun out_be16(&i2c_ram->rbptr, 0);
159*4882a593Smuzhiyun out_be16(&i2c_ram->rbc, 0);
160*4882a593Smuzhiyun out_be32(&i2c_ram->rxtmp, 0);
161*4882a593Smuzhiyun out_be32(&i2c_ram->tstate, 0);
162*4882a593Smuzhiyun out_be32(&i2c_ram->tdp, 0);
163*4882a593Smuzhiyun out_be16(&i2c_ram->tbptr, 0);
164*4882a593Smuzhiyun out_be16(&i2c_ram->tbc, 0);
165*4882a593Smuzhiyun out_be32(&i2c_ram->txtmp, 0);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
cpm_i2c_force_close(struct i2c_adapter * adap)168*4882a593Smuzhiyun static void cpm_i2c_force_close(struct i2c_adapter *adap)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun struct cpm_i2c *cpm = i2c_get_adapdata(adap);
171*4882a593Smuzhiyun struct i2c_reg __iomem *i2c_reg = cpm->i2c_reg;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun dev_dbg(&adap->dev, "cpm_i2c_force_close()\n");
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun cpm_command(cpm->cp_command, CPM_CR_CLOSE_RX_BD);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun out_8(&i2c_reg->i2cmr, 0x00); /* Disable all interrupts */
178*4882a593Smuzhiyun out_8(&i2c_reg->i2cer, 0xff);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
cpm_i2c_parse_message(struct i2c_adapter * adap,struct i2c_msg * pmsg,int num,int tx,int rx)181*4882a593Smuzhiyun static void cpm_i2c_parse_message(struct i2c_adapter *adap,
182*4882a593Smuzhiyun struct i2c_msg *pmsg, int num, int tx, int rx)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun cbd_t __iomem *tbdf;
185*4882a593Smuzhiyun cbd_t __iomem *rbdf;
186*4882a593Smuzhiyun u_char addr;
187*4882a593Smuzhiyun u_char *tb;
188*4882a593Smuzhiyun u_char *rb;
189*4882a593Smuzhiyun struct cpm_i2c *cpm = i2c_get_adapdata(adap);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun tbdf = cpm->tbase + tx;
192*4882a593Smuzhiyun rbdf = cpm->rbase + rx;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun addr = i2c_8bit_addr_from_msg(pmsg);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun tb = cpm->txbuf[tx];
197*4882a593Smuzhiyun rb = cpm->rxbuf[rx];
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Align read buffer */
200*4882a593Smuzhiyun rb = (u_char *) (((ulong) rb + 1) & ~1);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun tb[0] = addr; /* Device address byte w/rw flag */
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun out_be16(&tbdf->cbd_datlen, pmsg->len + 1);
205*4882a593Smuzhiyun out_be16(&tbdf->cbd_sc, 0);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun if (!(pmsg->flags & I2C_M_NOSTART))
208*4882a593Smuzhiyun setbits16(&tbdf->cbd_sc, BD_I2C_START);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (tx + 1 == num)
211*4882a593Smuzhiyun setbits16(&tbdf->cbd_sc, BD_SC_LAST | BD_SC_WRAP);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (pmsg->flags & I2C_M_RD) {
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun * To read, we need an empty buffer of the proper length.
216*4882a593Smuzhiyun * All that is used is the first byte for address, the remainder
217*4882a593Smuzhiyun * is just used for timing (and doesn't really have to exist).
218*4882a593Smuzhiyun */
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun dev_dbg(&adap->dev, "cpm_i2c_read(abyte=0x%x)\n", addr);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun out_be16(&rbdf->cbd_datlen, 0);
223*4882a593Smuzhiyun out_be16(&rbdf->cbd_sc, BD_SC_EMPTY | BD_SC_INTRPT);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (rx + 1 == CPM_MAXBD)
226*4882a593Smuzhiyun setbits16(&rbdf->cbd_sc, BD_SC_WRAP);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun eieio();
229*4882a593Smuzhiyun setbits16(&tbdf->cbd_sc, BD_SC_READY);
230*4882a593Smuzhiyun } else {
231*4882a593Smuzhiyun dev_dbg(&adap->dev, "cpm_i2c_write(abyte=0x%x)\n", addr);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun memcpy(tb+1, pmsg->buf, pmsg->len);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun eieio();
236*4882a593Smuzhiyun setbits16(&tbdf->cbd_sc, BD_SC_READY | BD_SC_INTRPT);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
cpm_i2c_check_message(struct i2c_adapter * adap,struct i2c_msg * pmsg,int tx,int rx)240*4882a593Smuzhiyun static int cpm_i2c_check_message(struct i2c_adapter *adap,
241*4882a593Smuzhiyun struct i2c_msg *pmsg, int tx, int rx)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun cbd_t __iomem *tbdf;
244*4882a593Smuzhiyun cbd_t __iomem *rbdf;
245*4882a593Smuzhiyun u_char *tb;
246*4882a593Smuzhiyun u_char *rb;
247*4882a593Smuzhiyun struct cpm_i2c *cpm = i2c_get_adapdata(adap);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun tbdf = cpm->tbase + tx;
250*4882a593Smuzhiyun rbdf = cpm->rbase + rx;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun tb = cpm->txbuf[tx];
253*4882a593Smuzhiyun rb = cpm->rxbuf[rx];
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* Align read buffer */
256*4882a593Smuzhiyun rb = (u_char *) (((uint) rb + 1) & ~1);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun eieio();
259*4882a593Smuzhiyun if (pmsg->flags & I2C_M_RD) {
260*4882a593Smuzhiyun dev_dbg(&adap->dev, "tx sc 0x%04x, rx sc 0x%04x\n",
261*4882a593Smuzhiyun in_be16(&tbdf->cbd_sc), in_be16(&rbdf->cbd_sc));
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (in_be16(&tbdf->cbd_sc) & BD_SC_NAK) {
264*4882a593Smuzhiyun dev_dbg(&adap->dev, "I2C read; No ack\n");
265*4882a593Smuzhiyun return -ENXIO;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun if (in_be16(&rbdf->cbd_sc) & BD_SC_EMPTY) {
268*4882a593Smuzhiyun dev_err(&adap->dev,
269*4882a593Smuzhiyun "I2C read; complete but rbuf empty\n");
270*4882a593Smuzhiyun return -EREMOTEIO;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun if (in_be16(&rbdf->cbd_sc) & BD_SC_OV) {
273*4882a593Smuzhiyun dev_err(&adap->dev, "I2C read; Overrun\n");
274*4882a593Smuzhiyun return -EREMOTEIO;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun memcpy(pmsg->buf, rb, pmsg->len);
277*4882a593Smuzhiyun } else {
278*4882a593Smuzhiyun dev_dbg(&adap->dev, "tx sc %d 0x%04x\n", tx,
279*4882a593Smuzhiyun in_be16(&tbdf->cbd_sc));
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (in_be16(&tbdf->cbd_sc) & BD_SC_NAK) {
282*4882a593Smuzhiyun dev_dbg(&adap->dev, "I2C write; No ack\n");
283*4882a593Smuzhiyun return -ENXIO;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun if (in_be16(&tbdf->cbd_sc) & BD_SC_UN) {
286*4882a593Smuzhiyun dev_err(&adap->dev, "I2C write; Underrun\n");
287*4882a593Smuzhiyun return -EIO;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun if (in_be16(&tbdf->cbd_sc) & BD_SC_CL) {
290*4882a593Smuzhiyun dev_err(&adap->dev, "I2C write; Collision\n");
291*4882a593Smuzhiyun return -EIO;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
cpm_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)297*4882a593Smuzhiyun static int cpm_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun struct cpm_i2c *cpm = i2c_get_adapdata(adap);
300*4882a593Smuzhiyun struct i2c_reg __iomem *i2c_reg = cpm->i2c_reg;
301*4882a593Smuzhiyun struct i2c_ram __iomem *i2c_ram = cpm->i2c_ram;
302*4882a593Smuzhiyun struct i2c_msg *pmsg;
303*4882a593Smuzhiyun int ret;
304*4882a593Smuzhiyun int tptr;
305*4882a593Smuzhiyun int rptr;
306*4882a593Smuzhiyun cbd_t __iomem *tbdf;
307*4882a593Smuzhiyun cbd_t __iomem *rbdf;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* Reset to use first buffer */
310*4882a593Smuzhiyun out_be16(&i2c_ram->rbptr, in_be16(&i2c_ram->rbase));
311*4882a593Smuzhiyun out_be16(&i2c_ram->tbptr, in_be16(&i2c_ram->tbase));
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun tbdf = cpm->tbase;
314*4882a593Smuzhiyun rbdf = cpm->rbase;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun tptr = 0;
317*4882a593Smuzhiyun rptr = 0;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /*
320*4882a593Smuzhiyun * If there was a collision in the last i2c transaction,
321*4882a593Smuzhiyun * Set I2COM_MASTER as it was cleared during collision.
322*4882a593Smuzhiyun */
323*4882a593Smuzhiyun if (in_be16(&tbdf->cbd_sc) & BD_SC_CL) {
324*4882a593Smuzhiyun out_8(&cpm->i2c_reg->i2com, I2COM_MASTER);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun while (tptr < num) {
328*4882a593Smuzhiyun pmsg = &msgs[tptr];
329*4882a593Smuzhiyun dev_dbg(&adap->dev, "R: %d T: %d\n", rptr, tptr);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun cpm_i2c_parse_message(adap, pmsg, num, tptr, rptr);
332*4882a593Smuzhiyun if (pmsg->flags & I2C_M_RD)
333*4882a593Smuzhiyun rptr++;
334*4882a593Smuzhiyun tptr++;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun /* Start transfer now */
337*4882a593Smuzhiyun /* Enable RX/TX/Error interupts */
338*4882a593Smuzhiyun out_8(&i2c_reg->i2cmr, I2CER_TXE | I2CER_TXB | I2CER_RXB);
339*4882a593Smuzhiyun out_8(&i2c_reg->i2cer, 0xff); /* Clear interrupt status */
340*4882a593Smuzhiyun /* Chip bug, set enable here */
341*4882a593Smuzhiyun setbits8(&i2c_reg->i2mod, I2MOD_EN); /* Enable */
342*4882a593Smuzhiyun /* Begin transmission */
343*4882a593Smuzhiyun setbits8(&i2c_reg->i2com, I2COM_START);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun tptr = 0;
346*4882a593Smuzhiyun rptr = 0;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun while (tptr < num) {
349*4882a593Smuzhiyun /* Check for outstanding messages */
350*4882a593Smuzhiyun dev_dbg(&adap->dev, "test ready.\n");
351*4882a593Smuzhiyun pmsg = &msgs[tptr];
352*4882a593Smuzhiyun if (pmsg->flags & I2C_M_RD)
353*4882a593Smuzhiyun ret = wait_event_timeout(cpm->i2c_wait,
354*4882a593Smuzhiyun (in_be16(&tbdf[tptr].cbd_sc) & BD_SC_NAK) ||
355*4882a593Smuzhiyun !(in_be16(&rbdf[rptr].cbd_sc) & BD_SC_EMPTY),
356*4882a593Smuzhiyun 1 * HZ);
357*4882a593Smuzhiyun else
358*4882a593Smuzhiyun ret = wait_event_timeout(cpm->i2c_wait,
359*4882a593Smuzhiyun !(in_be16(&tbdf[tptr].cbd_sc) & BD_SC_READY),
360*4882a593Smuzhiyun 1 * HZ);
361*4882a593Smuzhiyun if (ret == 0) {
362*4882a593Smuzhiyun ret = -EREMOTEIO;
363*4882a593Smuzhiyun dev_err(&adap->dev, "I2C transfer: timeout\n");
364*4882a593Smuzhiyun goto out_err;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun if (ret > 0) {
367*4882a593Smuzhiyun dev_dbg(&adap->dev, "ready.\n");
368*4882a593Smuzhiyun ret = cpm_i2c_check_message(adap, pmsg, tptr, rptr);
369*4882a593Smuzhiyun tptr++;
370*4882a593Smuzhiyun if (pmsg->flags & I2C_M_RD)
371*4882a593Smuzhiyun rptr++;
372*4882a593Smuzhiyun if (ret)
373*4882a593Smuzhiyun goto out_err;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun #ifdef I2C_CHIP_ERRATA
377*4882a593Smuzhiyun /*
378*4882a593Smuzhiyun * Chip errata, clear enable. This is not needed on rev D4 CPUs.
379*4882a593Smuzhiyun * Disabling I2C too early may cause too short stop condition
380*4882a593Smuzhiyun */
381*4882a593Smuzhiyun udelay(4);
382*4882a593Smuzhiyun clrbits8(&i2c_reg->i2mod, I2MOD_EN);
383*4882a593Smuzhiyun #endif
384*4882a593Smuzhiyun return (num);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun out_err:
387*4882a593Smuzhiyun cpm_i2c_force_close(adap);
388*4882a593Smuzhiyun #ifdef I2C_CHIP_ERRATA
389*4882a593Smuzhiyun /*
390*4882a593Smuzhiyun * Chip errata, clear enable. This is not needed on rev D4 CPUs.
391*4882a593Smuzhiyun */
392*4882a593Smuzhiyun clrbits8(&i2c_reg->i2mod, I2MOD_EN);
393*4882a593Smuzhiyun #endif
394*4882a593Smuzhiyun return ret;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
cpm_i2c_func(struct i2c_adapter * adap)397*4882a593Smuzhiyun static u32 cpm_i2c_func(struct i2c_adapter *adap)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* -----exported algorithm data: ------------------------------------- */
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun static const struct i2c_algorithm cpm_i2c_algo = {
405*4882a593Smuzhiyun .master_xfer = cpm_i2c_xfer,
406*4882a593Smuzhiyun .functionality = cpm_i2c_func,
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* CPM_MAX_READ is also limiting writes according to the code! */
410*4882a593Smuzhiyun static const struct i2c_adapter_quirks cpm_i2c_quirks = {
411*4882a593Smuzhiyun .max_num_msgs = CPM_MAXBD,
412*4882a593Smuzhiyun .max_read_len = CPM_MAX_READ,
413*4882a593Smuzhiyun .max_write_len = CPM_MAX_READ,
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun static const struct i2c_adapter cpm_ops = {
417*4882a593Smuzhiyun .owner = THIS_MODULE,
418*4882a593Smuzhiyun .name = "i2c-cpm",
419*4882a593Smuzhiyun .algo = &cpm_i2c_algo,
420*4882a593Smuzhiyun .quirks = &cpm_i2c_quirks,
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun
cpm_i2c_setup(struct cpm_i2c * cpm)423*4882a593Smuzhiyun static int cpm_i2c_setup(struct cpm_i2c *cpm)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun struct platform_device *ofdev = cpm->ofdev;
426*4882a593Smuzhiyun const u32 *data;
427*4882a593Smuzhiyun int len, ret, i;
428*4882a593Smuzhiyun void __iomem *i2c_base;
429*4882a593Smuzhiyun cbd_t __iomem *tbdf;
430*4882a593Smuzhiyun cbd_t __iomem *rbdf;
431*4882a593Smuzhiyun unsigned char brg;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun dev_dbg(&cpm->ofdev->dev, "cpm_i2c_setup()\n");
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun init_waitqueue_head(&cpm->i2c_wait);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun cpm->irq = irq_of_parse_and_map(ofdev->dev.of_node, 0);
438*4882a593Smuzhiyun if (!cpm->irq)
439*4882a593Smuzhiyun return -EINVAL;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /* Install interrupt handler. */
442*4882a593Smuzhiyun ret = request_irq(cpm->irq, cpm_i2c_interrupt, 0, "cpm_i2c",
443*4882a593Smuzhiyun &cpm->adap);
444*4882a593Smuzhiyun if (ret)
445*4882a593Smuzhiyun return ret;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* I2C parameter RAM */
448*4882a593Smuzhiyun i2c_base = of_iomap(ofdev->dev.of_node, 1);
449*4882a593Smuzhiyun if (i2c_base == NULL) {
450*4882a593Smuzhiyun ret = -EINVAL;
451*4882a593Smuzhiyun goto out_irq;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun if (of_device_is_compatible(ofdev->dev.of_node, "fsl,cpm1-i2c")) {
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* Check for and use a microcode relocation patch. */
457*4882a593Smuzhiyun cpm->i2c_ram = i2c_base;
458*4882a593Smuzhiyun cpm->i2c_addr = in_be16(&cpm->i2c_ram->rpbase);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /*
461*4882a593Smuzhiyun * Maybe should use cpm_muram_alloc instead of hardcoding
462*4882a593Smuzhiyun * this in micropatch.c
463*4882a593Smuzhiyun */
464*4882a593Smuzhiyun if (cpm->i2c_addr) {
465*4882a593Smuzhiyun cpm->i2c_ram = cpm_muram_addr(cpm->i2c_addr);
466*4882a593Smuzhiyun iounmap(i2c_base);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun cpm->version = 1;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun } else if (of_device_is_compatible(ofdev->dev.of_node, "fsl,cpm2-i2c")) {
472*4882a593Smuzhiyun cpm->i2c_addr = cpm_muram_alloc(sizeof(struct i2c_ram), 64);
473*4882a593Smuzhiyun cpm->i2c_ram = cpm_muram_addr(cpm->i2c_addr);
474*4882a593Smuzhiyun out_be16(i2c_base, cpm->i2c_addr);
475*4882a593Smuzhiyun iounmap(i2c_base);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun cpm->version = 2;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun } else {
480*4882a593Smuzhiyun iounmap(i2c_base);
481*4882a593Smuzhiyun ret = -EINVAL;
482*4882a593Smuzhiyun goto out_irq;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* I2C control/status registers */
486*4882a593Smuzhiyun cpm->i2c_reg = of_iomap(ofdev->dev.of_node, 0);
487*4882a593Smuzhiyun if (cpm->i2c_reg == NULL) {
488*4882a593Smuzhiyun ret = -EINVAL;
489*4882a593Smuzhiyun goto out_ram;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun data = of_get_property(ofdev->dev.of_node, "fsl,cpm-command", &len);
493*4882a593Smuzhiyun if (!data || len != 4) {
494*4882a593Smuzhiyun ret = -EINVAL;
495*4882a593Smuzhiyun goto out_reg;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun cpm->cp_command = *data;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun data = of_get_property(ofdev->dev.of_node, "linux,i2c-class", &len);
500*4882a593Smuzhiyun if (data && len == 4)
501*4882a593Smuzhiyun cpm->adap.class = *data;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun data = of_get_property(ofdev->dev.of_node, "clock-frequency", &len);
504*4882a593Smuzhiyun if (data && len == 4)
505*4882a593Smuzhiyun cpm->freq = *data;
506*4882a593Smuzhiyun else
507*4882a593Smuzhiyun cpm->freq = 60000; /* use 60kHz i2c clock by default */
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /*
510*4882a593Smuzhiyun * Allocate space for CPM_MAXBD transmit and receive buffer
511*4882a593Smuzhiyun * descriptors in the DP ram.
512*4882a593Smuzhiyun */
513*4882a593Smuzhiyun cpm->dp_addr = cpm_muram_alloc(sizeof(cbd_t) * 2 * CPM_MAXBD, 8);
514*4882a593Smuzhiyun if (!cpm->dp_addr) {
515*4882a593Smuzhiyun ret = -ENOMEM;
516*4882a593Smuzhiyun goto out_reg;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun cpm->tbase = cpm_muram_addr(cpm->dp_addr);
520*4882a593Smuzhiyun cpm->rbase = cpm_muram_addr(cpm->dp_addr + sizeof(cbd_t) * CPM_MAXBD);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /* Allocate TX and RX buffers */
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun tbdf = cpm->tbase;
525*4882a593Smuzhiyun rbdf = cpm->rbase;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun for (i = 0; i < CPM_MAXBD; i++) {
528*4882a593Smuzhiyun cpm->rxbuf[i] = dma_alloc_coherent(&cpm->ofdev->dev,
529*4882a593Smuzhiyun CPM_MAX_READ + 1,
530*4882a593Smuzhiyun &cpm->rxdma[i], GFP_KERNEL);
531*4882a593Smuzhiyun if (!cpm->rxbuf[i]) {
532*4882a593Smuzhiyun ret = -ENOMEM;
533*4882a593Smuzhiyun goto out_muram;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun out_be32(&rbdf[i].cbd_bufaddr, ((cpm->rxdma[i] + 1) & ~1));
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun cpm->txbuf[i] = dma_alloc_coherent(&cpm->ofdev->dev,
538*4882a593Smuzhiyun CPM_MAX_READ + 1,
539*4882a593Smuzhiyun &cpm->txdma[i], GFP_KERNEL);
540*4882a593Smuzhiyun if (!cpm->txbuf[i]) {
541*4882a593Smuzhiyun ret = -ENOMEM;
542*4882a593Smuzhiyun goto out_muram;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun out_be32(&tbdf[i].cbd_bufaddr, cpm->txdma[i]);
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /* Initialize Tx/Rx parameters. */
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun cpm_reset_i2c_params(cpm);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun dev_dbg(&cpm->ofdev->dev, "i2c_ram 0x%p, i2c_addr 0x%04x, freq %d\n",
552*4882a593Smuzhiyun cpm->i2c_ram, cpm->i2c_addr, cpm->freq);
553*4882a593Smuzhiyun dev_dbg(&cpm->ofdev->dev, "tbase 0x%04x, rbase 0x%04x\n",
554*4882a593Smuzhiyun (u8 __iomem *)cpm->tbase - DPRAM_BASE,
555*4882a593Smuzhiyun (u8 __iomem *)cpm->rbase - DPRAM_BASE);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun cpm_command(cpm->cp_command, CPM_CR_INIT_TRX);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /*
560*4882a593Smuzhiyun * Select an invalid address. Just make sure we don't use loopback mode
561*4882a593Smuzhiyun */
562*4882a593Smuzhiyun out_8(&cpm->i2c_reg->i2add, 0x7f << 1);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /*
565*4882a593Smuzhiyun * PDIV is set to 00 in i2mod, so brgclk/32 is used as input to the
566*4882a593Smuzhiyun * i2c baud rate generator. This is divided by 2 x (DIV + 3) to get
567*4882a593Smuzhiyun * the actual i2c bus frequency.
568*4882a593Smuzhiyun */
569*4882a593Smuzhiyun brg = get_brgfreq() / (32 * 2 * cpm->freq) - 3;
570*4882a593Smuzhiyun out_8(&cpm->i2c_reg->i2brg, brg);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun out_8(&cpm->i2c_reg->i2mod, 0x00);
573*4882a593Smuzhiyun out_8(&cpm->i2c_reg->i2com, I2COM_MASTER); /* Master mode */
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /* Disable interrupts. */
576*4882a593Smuzhiyun out_8(&cpm->i2c_reg->i2cmr, 0);
577*4882a593Smuzhiyun out_8(&cpm->i2c_reg->i2cer, 0xff);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun return 0;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun out_muram:
582*4882a593Smuzhiyun for (i = 0; i < CPM_MAXBD; i++) {
583*4882a593Smuzhiyun if (cpm->rxbuf[i])
584*4882a593Smuzhiyun dma_free_coherent(&cpm->ofdev->dev, CPM_MAX_READ + 1,
585*4882a593Smuzhiyun cpm->rxbuf[i], cpm->rxdma[i]);
586*4882a593Smuzhiyun if (cpm->txbuf[i])
587*4882a593Smuzhiyun dma_free_coherent(&cpm->ofdev->dev, CPM_MAX_READ + 1,
588*4882a593Smuzhiyun cpm->txbuf[i], cpm->txdma[i]);
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun cpm_muram_free(cpm->dp_addr);
591*4882a593Smuzhiyun out_reg:
592*4882a593Smuzhiyun iounmap(cpm->i2c_reg);
593*4882a593Smuzhiyun out_ram:
594*4882a593Smuzhiyun if ((cpm->version == 1) && (!cpm->i2c_addr))
595*4882a593Smuzhiyun iounmap(cpm->i2c_ram);
596*4882a593Smuzhiyun if (cpm->version == 2)
597*4882a593Smuzhiyun cpm_muram_free(cpm->i2c_addr);
598*4882a593Smuzhiyun out_irq:
599*4882a593Smuzhiyun free_irq(cpm->irq, &cpm->adap);
600*4882a593Smuzhiyun return ret;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
cpm_i2c_shutdown(struct cpm_i2c * cpm)603*4882a593Smuzhiyun static void cpm_i2c_shutdown(struct cpm_i2c *cpm)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun int i;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* Shut down I2C. */
608*4882a593Smuzhiyun clrbits8(&cpm->i2c_reg->i2mod, I2MOD_EN);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* Disable interrupts */
611*4882a593Smuzhiyun out_8(&cpm->i2c_reg->i2cmr, 0);
612*4882a593Smuzhiyun out_8(&cpm->i2c_reg->i2cer, 0xff);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun free_irq(cpm->irq, &cpm->adap);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* Free all memory */
617*4882a593Smuzhiyun for (i = 0; i < CPM_MAXBD; i++) {
618*4882a593Smuzhiyun dma_free_coherent(&cpm->ofdev->dev, CPM_MAX_READ + 1,
619*4882a593Smuzhiyun cpm->rxbuf[i], cpm->rxdma[i]);
620*4882a593Smuzhiyun dma_free_coherent(&cpm->ofdev->dev, CPM_MAX_READ + 1,
621*4882a593Smuzhiyun cpm->txbuf[i], cpm->txdma[i]);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun cpm_muram_free(cpm->dp_addr);
625*4882a593Smuzhiyun iounmap(cpm->i2c_reg);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun if ((cpm->version == 1) && (!cpm->i2c_addr))
628*4882a593Smuzhiyun iounmap(cpm->i2c_ram);
629*4882a593Smuzhiyun if (cpm->version == 2)
630*4882a593Smuzhiyun cpm_muram_free(cpm->i2c_addr);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
cpm_i2c_probe(struct platform_device * ofdev)633*4882a593Smuzhiyun static int cpm_i2c_probe(struct platform_device *ofdev)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun int result, len;
636*4882a593Smuzhiyun struct cpm_i2c *cpm;
637*4882a593Smuzhiyun const u32 *data;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun cpm = kzalloc(sizeof(struct cpm_i2c), GFP_KERNEL);
640*4882a593Smuzhiyun if (!cpm)
641*4882a593Smuzhiyun return -ENOMEM;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun cpm->ofdev = ofdev;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun platform_set_drvdata(ofdev, cpm);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun cpm->adap = cpm_ops;
648*4882a593Smuzhiyun i2c_set_adapdata(&cpm->adap, cpm);
649*4882a593Smuzhiyun cpm->adap.dev.parent = &ofdev->dev;
650*4882a593Smuzhiyun cpm->adap.dev.of_node = of_node_get(ofdev->dev.of_node);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun result = cpm_i2c_setup(cpm);
653*4882a593Smuzhiyun if (result) {
654*4882a593Smuzhiyun dev_err(&ofdev->dev, "Unable to init hardware\n");
655*4882a593Smuzhiyun goto out_free;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /* register new adapter to i2c module... */
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun data = of_get_property(ofdev->dev.of_node, "linux,i2c-index", &len);
661*4882a593Smuzhiyun cpm->adap.nr = (data && len == 4) ? be32_to_cpup(data) : -1;
662*4882a593Smuzhiyun result = i2c_add_numbered_adapter(&cpm->adap);
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun if (result < 0)
665*4882a593Smuzhiyun goto out_shut;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun dev_dbg(&ofdev->dev, "hw routines for %s registered.\n",
668*4882a593Smuzhiyun cpm->adap.name);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun return 0;
671*4882a593Smuzhiyun out_shut:
672*4882a593Smuzhiyun cpm_i2c_shutdown(cpm);
673*4882a593Smuzhiyun out_free:
674*4882a593Smuzhiyun kfree(cpm);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun return result;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
cpm_i2c_remove(struct platform_device * ofdev)679*4882a593Smuzhiyun static int cpm_i2c_remove(struct platform_device *ofdev)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun struct cpm_i2c *cpm = platform_get_drvdata(ofdev);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun i2c_del_adapter(&cpm->adap);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun cpm_i2c_shutdown(cpm);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun kfree(cpm);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun return 0;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun static const struct of_device_id cpm_i2c_match[] = {
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun .compatible = "fsl,cpm1-i2c",
695*4882a593Smuzhiyun },
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun .compatible = "fsl,cpm2-i2c",
698*4882a593Smuzhiyun },
699*4882a593Smuzhiyun {},
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cpm_i2c_match);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun static struct platform_driver cpm_i2c_driver = {
705*4882a593Smuzhiyun .probe = cpm_i2c_probe,
706*4882a593Smuzhiyun .remove = cpm_i2c_remove,
707*4882a593Smuzhiyun .driver = {
708*4882a593Smuzhiyun .name = "fsl-i2c-cpm",
709*4882a593Smuzhiyun .of_match_table = cpm_i2c_match,
710*4882a593Smuzhiyun },
711*4882a593Smuzhiyun };
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun module_platform_driver(cpm_i2c_driver);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun MODULE_AUTHOR("Jochen Friedrich <jochen@scram.de>");
716*4882a593Smuzhiyun MODULE_DESCRIPTION("I2C-Bus adapter routines for CPM boards");
717*4882a593Smuzhiyun MODULE_LICENSE("GPL");
718