xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-cadence.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * I2C bus driver for the Cadence I2C controller.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2009 - 2014 Xilinx, Inc.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/i2c.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* Register offsets for the I2C device. */
19*4882a593Smuzhiyun #define CDNS_I2C_CR_OFFSET		0x00 /* Control Register, RW */
20*4882a593Smuzhiyun #define CDNS_I2C_SR_OFFSET		0x04 /* Status Register, RO */
21*4882a593Smuzhiyun #define CDNS_I2C_ADDR_OFFSET		0x08 /* I2C Address Register, RW */
22*4882a593Smuzhiyun #define CDNS_I2C_DATA_OFFSET		0x0C /* I2C Data Register, RW */
23*4882a593Smuzhiyun #define CDNS_I2C_ISR_OFFSET		0x10 /* IRQ Status Register, RW */
24*4882a593Smuzhiyun #define CDNS_I2C_XFER_SIZE_OFFSET	0x14 /* Transfer Size Register, RW */
25*4882a593Smuzhiyun #define CDNS_I2C_TIME_OUT_OFFSET	0x1C /* Time Out Register, RW */
26*4882a593Smuzhiyun #define CDNS_I2C_IMR_OFFSET		0x20 /* IRQ Mask Register, RO */
27*4882a593Smuzhiyun #define CDNS_I2C_IER_OFFSET		0x24 /* IRQ Enable Register, WO */
28*4882a593Smuzhiyun #define CDNS_I2C_IDR_OFFSET		0x28 /* IRQ Disable Register, WO */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* Control Register Bit mask definitions */
31*4882a593Smuzhiyun #define CDNS_I2C_CR_HOLD		BIT(4) /* Hold Bus bit */
32*4882a593Smuzhiyun #define CDNS_I2C_CR_ACK_EN		BIT(3)
33*4882a593Smuzhiyun #define CDNS_I2C_CR_NEA			BIT(2)
34*4882a593Smuzhiyun #define CDNS_I2C_CR_MS			BIT(1)
35*4882a593Smuzhiyun /* Read or Write Master transfer 0 = Transmitter, 1 = Receiver */
36*4882a593Smuzhiyun #define CDNS_I2C_CR_RW			BIT(0)
37*4882a593Smuzhiyun /* 1 = Auto init FIFO to zeroes */
38*4882a593Smuzhiyun #define CDNS_I2C_CR_CLR_FIFO		BIT(6)
39*4882a593Smuzhiyun #define CDNS_I2C_CR_DIVA_SHIFT		14
40*4882a593Smuzhiyun #define CDNS_I2C_CR_DIVA_MASK		(3 << CDNS_I2C_CR_DIVA_SHIFT)
41*4882a593Smuzhiyun #define CDNS_I2C_CR_DIVB_SHIFT		8
42*4882a593Smuzhiyun #define CDNS_I2C_CR_DIVB_MASK		(0x3f << CDNS_I2C_CR_DIVB_SHIFT)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define CDNS_I2C_CR_MASTER_EN_MASK	(CDNS_I2C_CR_NEA | \
45*4882a593Smuzhiyun 					 CDNS_I2C_CR_ACK_EN | \
46*4882a593Smuzhiyun 					 CDNS_I2C_CR_MS)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define CDNS_I2C_CR_SLAVE_EN_MASK	~CDNS_I2C_CR_MASTER_EN_MASK
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* Status Register Bit mask definitions */
51*4882a593Smuzhiyun #define CDNS_I2C_SR_BA		BIT(8)
52*4882a593Smuzhiyun #define CDNS_I2C_SR_TXDV	BIT(6)
53*4882a593Smuzhiyun #define CDNS_I2C_SR_RXDV	BIT(5)
54*4882a593Smuzhiyun #define CDNS_I2C_SR_RXRW	BIT(3)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun  * I2C Address Register Bit mask definitions
58*4882a593Smuzhiyun  * Normal addressing mode uses [6:0] bits. Extended addressing mode uses [9:0]
59*4882a593Smuzhiyun  * bits. A write access to this register always initiates a transfer if the I2C
60*4882a593Smuzhiyun  * is in master mode.
61*4882a593Smuzhiyun  */
62*4882a593Smuzhiyun #define CDNS_I2C_ADDR_MASK	0x000003FF /* I2C Address Mask */
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun  * I2C Interrupt Registers Bit mask definitions
66*4882a593Smuzhiyun  * All the four interrupt registers (Status/Mask/Enable/Disable) have the same
67*4882a593Smuzhiyun  * bit definitions.
68*4882a593Smuzhiyun  */
69*4882a593Smuzhiyun #define CDNS_I2C_IXR_ARB_LOST		BIT(9)
70*4882a593Smuzhiyun #define CDNS_I2C_IXR_RX_UNF		BIT(7)
71*4882a593Smuzhiyun #define CDNS_I2C_IXR_TX_OVF		BIT(6)
72*4882a593Smuzhiyun #define CDNS_I2C_IXR_RX_OVF		BIT(5)
73*4882a593Smuzhiyun #define CDNS_I2C_IXR_SLV_RDY		BIT(4)
74*4882a593Smuzhiyun #define CDNS_I2C_IXR_TO			BIT(3)
75*4882a593Smuzhiyun #define CDNS_I2C_IXR_NACK		BIT(2)
76*4882a593Smuzhiyun #define CDNS_I2C_IXR_DATA		BIT(1)
77*4882a593Smuzhiyun #define CDNS_I2C_IXR_COMP		BIT(0)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define CDNS_I2C_IXR_ALL_INTR_MASK	(CDNS_I2C_IXR_ARB_LOST | \
80*4882a593Smuzhiyun 					 CDNS_I2C_IXR_RX_UNF | \
81*4882a593Smuzhiyun 					 CDNS_I2C_IXR_TX_OVF | \
82*4882a593Smuzhiyun 					 CDNS_I2C_IXR_RX_OVF | \
83*4882a593Smuzhiyun 					 CDNS_I2C_IXR_SLV_RDY | \
84*4882a593Smuzhiyun 					 CDNS_I2C_IXR_TO | \
85*4882a593Smuzhiyun 					 CDNS_I2C_IXR_NACK | \
86*4882a593Smuzhiyun 					 CDNS_I2C_IXR_DATA | \
87*4882a593Smuzhiyun 					 CDNS_I2C_IXR_COMP)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define CDNS_I2C_IXR_ERR_INTR_MASK	(CDNS_I2C_IXR_ARB_LOST | \
90*4882a593Smuzhiyun 					 CDNS_I2C_IXR_RX_UNF | \
91*4882a593Smuzhiyun 					 CDNS_I2C_IXR_TX_OVF | \
92*4882a593Smuzhiyun 					 CDNS_I2C_IXR_RX_OVF | \
93*4882a593Smuzhiyun 					 CDNS_I2C_IXR_NACK)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define CDNS_I2C_ENABLED_INTR_MASK	(CDNS_I2C_IXR_ARB_LOST | \
96*4882a593Smuzhiyun 					 CDNS_I2C_IXR_RX_UNF | \
97*4882a593Smuzhiyun 					 CDNS_I2C_IXR_TX_OVF | \
98*4882a593Smuzhiyun 					 CDNS_I2C_IXR_RX_OVF | \
99*4882a593Smuzhiyun 					 CDNS_I2C_IXR_NACK | \
100*4882a593Smuzhiyun 					 CDNS_I2C_IXR_DATA | \
101*4882a593Smuzhiyun 					 CDNS_I2C_IXR_COMP)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define CDNS_I2C_IXR_SLAVE_INTR_MASK	(CDNS_I2C_IXR_RX_UNF | \
104*4882a593Smuzhiyun 					 CDNS_I2C_IXR_TX_OVF | \
105*4882a593Smuzhiyun 					 CDNS_I2C_IXR_RX_OVF | \
106*4882a593Smuzhiyun 					 CDNS_I2C_IXR_TO | \
107*4882a593Smuzhiyun 					 CDNS_I2C_IXR_NACK | \
108*4882a593Smuzhiyun 					 CDNS_I2C_IXR_DATA | \
109*4882a593Smuzhiyun 					 CDNS_I2C_IXR_COMP)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define CDNS_I2C_TIMEOUT		msecs_to_jiffies(1000)
112*4882a593Smuzhiyun /* timeout for pm runtime autosuspend */
113*4882a593Smuzhiyun #define CNDS_I2C_PM_TIMEOUT		1000	/* ms */
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define CDNS_I2C_FIFO_DEPTH		16
116*4882a593Smuzhiyun /* FIFO depth at which the DATA interrupt occurs */
117*4882a593Smuzhiyun #define CDNS_I2C_DATA_INTR_DEPTH	(CDNS_I2C_FIFO_DEPTH - 2)
118*4882a593Smuzhiyun #define CDNS_I2C_MAX_TRANSFER_SIZE	255
119*4882a593Smuzhiyun /* Transfer size in multiples of data interrupt depth */
120*4882a593Smuzhiyun #define CDNS_I2C_TRANSFER_SIZE	(CDNS_I2C_MAX_TRANSFER_SIZE - 3)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define DRIVER_NAME		"cdns-i2c"
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define CDNS_I2C_DIVA_MAX	4
125*4882a593Smuzhiyun #define CDNS_I2C_DIVB_MAX	64
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define CDNS_I2C_TIMEOUT_MAX	0xFF
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define CDNS_I2C_BROKEN_HOLD_BIT	BIT(0)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define cdns_i2c_readreg(offset)       readl_relaxed(id->membase + offset)
132*4882a593Smuzhiyun #define cdns_i2c_writereg(val, offset) writel_relaxed(val, id->membase + offset)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
135*4882a593Smuzhiyun /**
136*4882a593Smuzhiyun  * enum cdns_i2c_mode - I2C Controller current operating mode
137*4882a593Smuzhiyun  *
138*4882a593Smuzhiyun  * @CDNS_I2C_MODE_SLAVE:       I2C controller operating in slave mode
139*4882a593Smuzhiyun  * @CDNS_I2C_MODE_MASTER:      I2C Controller operating in master mode
140*4882a593Smuzhiyun  */
141*4882a593Smuzhiyun enum cdns_i2c_mode {
142*4882a593Smuzhiyun 	CDNS_I2C_MODE_SLAVE,
143*4882a593Smuzhiyun 	CDNS_I2C_MODE_MASTER,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /**
147*4882a593Smuzhiyun  * enum cdns_i2c_slave_mode - Slave state when I2C is operating in slave mode
148*4882a593Smuzhiyun  *
149*4882a593Smuzhiyun  * @CDNS_I2C_SLAVE_STATE_IDLE: I2C slave idle
150*4882a593Smuzhiyun  * @CDNS_I2C_SLAVE_STATE_SEND: I2C slave sending data to master
151*4882a593Smuzhiyun  * @CDNS_I2C_SLAVE_STATE_RECV: I2C slave receiving data from master
152*4882a593Smuzhiyun  */
153*4882a593Smuzhiyun enum cdns_i2c_slave_state {
154*4882a593Smuzhiyun 	CDNS_I2C_SLAVE_STATE_IDLE,
155*4882a593Smuzhiyun 	CDNS_I2C_SLAVE_STATE_SEND,
156*4882a593Smuzhiyun 	CDNS_I2C_SLAVE_STATE_RECV,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun #endif
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /**
161*4882a593Smuzhiyun  * struct cdns_i2c - I2C device private data structure
162*4882a593Smuzhiyun  *
163*4882a593Smuzhiyun  * @dev:		Pointer to device structure
164*4882a593Smuzhiyun  * @membase:		Base address of the I2C device
165*4882a593Smuzhiyun  * @adap:		I2C adapter instance
166*4882a593Smuzhiyun  * @p_msg:		Message pointer
167*4882a593Smuzhiyun  * @err_status:		Error status in Interrupt Status Register
168*4882a593Smuzhiyun  * @xfer_done:		Transfer complete status
169*4882a593Smuzhiyun  * @p_send_buf:		Pointer to transmit buffer
170*4882a593Smuzhiyun  * @p_recv_buf:		Pointer to receive buffer
171*4882a593Smuzhiyun  * @send_count:		Number of bytes still expected to send
172*4882a593Smuzhiyun  * @recv_count:		Number of bytes still expected to receive
173*4882a593Smuzhiyun  * @curr_recv_count:	Number of bytes to be received in current transfer
174*4882a593Smuzhiyun  * @irq:		IRQ number
175*4882a593Smuzhiyun  * @input_clk:		Input clock to I2C controller
176*4882a593Smuzhiyun  * @i2c_clk:		Maximum I2C clock speed
177*4882a593Smuzhiyun  * @bus_hold_flag:	Flag used in repeated start for clearing HOLD bit
178*4882a593Smuzhiyun  * @clk:		Pointer to struct clk
179*4882a593Smuzhiyun  * @clk_rate_change_nb:	Notifier block for clock rate changes
180*4882a593Smuzhiyun  * @quirks:		flag for broken hold bit usage in r1p10
181*4882a593Smuzhiyun  * @ctrl_reg_diva_divb: value of fields DIV_A and DIV_B from CR register
182*4882a593Smuzhiyun  * @slave:		Registered slave instance.
183*4882a593Smuzhiyun  * @dev_mode:		I2C operating role(master/slave).
184*4882a593Smuzhiyun  * @slave_state:	I2C Slave state(idle/read/write).
185*4882a593Smuzhiyun  */
186*4882a593Smuzhiyun struct cdns_i2c {
187*4882a593Smuzhiyun 	struct device		*dev;
188*4882a593Smuzhiyun 	void __iomem *membase;
189*4882a593Smuzhiyun 	struct i2c_adapter adap;
190*4882a593Smuzhiyun 	struct i2c_msg *p_msg;
191*4882a593Smuzhiyun 	int err_status;
192*4882a593Smuzhiyun 	struct completion xfer_done;
193*4882a593Smuzhiyun 	unsigned char *p_send_buf;
194*4882a593Smuzhiyun 	unsigned char *p_recv_buf;
195*4882a593Smuzhiyun 	unsigned int send_count;
196*4882a593Smuzhiyun 	unsigned int recv_count;
197*4882a593Smuzhiyun 	unsigned int curr_recv_count;
198*4882a593Smuzhiyun 	int irq;
199*4882a593Smuzhiyun 	unsigned long input_clk;
200*4882a593Smuzhiyun 	unsigned int i2c_clk;
201*4882a593Smuzhiyun 	unsigned int bus_hold_flag;
202*4882a593Smuzhiyun 	struct clk *clk;
203*4882a593Smuzhiyun 	struct notifier_block clk_rate_change_nb;
204*4882a593Smuzhiyun 	u32 quirks;
205*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
206*4882a593Smuzhiyun 	u16 ctrl_reg_diva_divb;
207*4882a593Smuzhiyun 	struct i2c_client *slave;
208*4882a593Smuzhiyun 	enum cdns_i2c_mode dev_mode;
209*4882a593Smuzhiyun 	enum cdns_i2c_slave_state slave_state;
210*4882a593Smuzhiyun #endif
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun struct cdns_platform_data {
214*4882a593Smuzhiyun 	u32 quirks;
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define to_cdns_i2c(_nb)	container_of(_nb, struct cdns_i2c, \
218*4882a593Smuzhiyun 					     clk_rate_change_nb)
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /**
221*4882a593Smuzhiyun  * cdns_i2c_clear_bus_hold - Clear bus hold bit
222*4882a593Smuzhiyun  * @id:	Pointer to driver data struct
223*4882a593Smuzhiyun  *
224*4882a593Smuzhiyun  * Helper to clear the controller's bus hold bit.
225*4882a593Smuzhiyun  */
cdns_i2c_clear_bus_hold(struct cdns_i2c * id)226*4882a593Smuzhiyun static void cdns_i2c_clear_bus_hold(struct cdns_i2c *id)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	u32 reg = cdns_i2c_readreg(CDNS_I2C_CR_OFFSET);
229*4882a593Smuzhiyun 	if (reg & CDNS_I2C_CR_HOLD)
230*4882a593Smuzhiyun 		cdns_i2c_writereg(reg & ~CDNS_I2C_CR_HOLD, CDNS_I2C_CR_OFFSET);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
cdns_is_holdquirk(struct cdns_i2c * id,bool hold_wrkaround)233*4882a593Smuzhiyun static inline bool cdns_is_holdquirk(struct cdns_i2c *id, bool hold_wrkaround)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	return (hold_wrkaround &&
236*4882a593Smuzhiyun 		(id->curr_recv_count == CDNS_I2C_FIFO_DEPTH + 1));
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
cdns_i2c_set_mode(enum cdns_i2c_mode mode,struct cdns_i2c * id)240*4882a593Smuzhiyun static void cdns_i2c_set_mode(enum cdns_i2c_mode mode, struct cdns_i2c *id)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	/* Disable all interrupts */
243*4882a593Smuzhiyun 	cdns_i2c_writereg(CDNS_I2C_IXR_ALL_INTR_MASK, CDNS_I2C_IDR_OFFSET);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* Clear FIFO and transfer size */
246*4882a593Smuzhiyun 	cdns_i2c_writereg(CDNS_I2C_CR_CLR_FIFO, CDNS_I2C_CR_OFFSET);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* Update device mode and state */
249*4882a593Smuzhiyun 	id->dev_mode = mode;
250*4882a593Smuzhiyun 	id->slave_state = CDNS_I2C_SLAVE_STATE_IDLE;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	switch (mode) {
253*4882a593Smuzhiyun 	case CDNS_I2C_MODE_MASTER:
254*4882a593Smuzhiyun 		/* Enable i2c master */
255*4882a593Smuzhiyun 		cdns_i2c_writereg(id->ctrl_reg_diva_divb |
256*4882a593Smuzhiyun 				  CDNS_I2C_CR_MASTER_EN_MASK,
257*4882a593Smuzhiyun 				  CDNS_I2C_CR_OFFSET);
258*4882a593Smuzhiyun 		/*
259*4882a593Smuzhiyun 		 * This delay is needed to give the IP some time to switch to
260*4882a593Smuzhiyun 		 * the master mode. With lower values(like 110 us) i2cdetect
261*4882a593Smuzhiyun 		 * will not detect any slave and without this delay, the IP will
262*4882a593Smuzhiyun 		 * trigger a timeout interrupt.
263*4882a593Smuzhiyun 		 */
264*4882a593Smuzhiyun 		usleep_range(115, 125);
265*4882a593Smuzhiyun 		break;
266*4882a593Smuzhiyun 	case CDNS_I2C_MODE_SLAVE:
267*4882a593Smuzhiyun 		/* Enable i2c slave */
268*4882a593Smuzhiyun 		cdns_i2c_writereg(id->ctrl_reg_diva_divb &
269*4882a593Smuzhiyun 				  CDNS_I2C_CR_SLAVE_EN_MASK,
270*4882a593Smuzhiyun 				  CDNS_I2C_CR_OFFSET);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 		/* Setting slave address */
273*4882a593Smuzhiyun 		cdns_i2c_writereg(id->slave->addr & CDNS_I2C_ADDR_MASK,
274*4882a593Smuzhiyun 				  CDNS_I2C_ADDR_OFFSET);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 		/* Enable slave send/receive interrupts */
277*4882a593Smuzhiyun 		cdns_i2c_writereg(CDNS_I2C_IXR_SLAVE_INTR_MASK,
278*4882a593Smuzhiyun 				  CDNS_I2C_IER_OFFSET);
279*4882a593Smuzhiyun 		break;
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
cdns_i2c_slave_rcv_data(struct cdns_i2c * id)283*4882a593Smuzhiyun static void cdns_i2c_slave_rcv_data(struct cdns_i2c *id)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	u8 bytes;
286*4882a593Smuzhiyun 	unsigned char data;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	/* Prepare backend for data reception */
289*4882a593Smuzhiyun 	if (id->slave_state == CDNS_I2C_SLAVE_STATE_IDLE) {
290*4882a593Smuzhiyun 		id->slave_state = CDNS_I2C_SLAVE_STATE_RECV;
291*4882a593Smuzhiyun 		i2c_slave_event(id->slave, I2C_SLAVE_WRITE_REQUESTED, NULL);
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	/* Fetch number of bytes to receive */
295*4882a593Smuzhiyun 	bytes = cdns_i2c_readreg(CDNS_I2C_XFER_SIZE_OFFSET);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	/* Read data and send to backend */
298*4882a593Smuzhiyun 	while (bytes--) {
299*4882a593Smuzhiyun 		data = cdns_i2c_readreg(CDNS_I2C_DATA_OFFSET);
300*4882a593Smuzhiyun 		i2c_slave_event(id->slave, I2C_SLAVE_WRITE_RECEIVED, &data);
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
cdns_i2c_slave_send_data(struct cdns_i2c * id)304*4882a593Smuzhiyun static void cdns_i2c_slave_send_data(struct cdns_i2c *id)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	u8 data;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	/* Prepare backend for data transmission */
309*4882a593Smuzhiyun 	if (id->slave_state == CDNS_I2C_SLAVE_STATE_IDLE) {
310*4882a593Smuzhiyun 		id->slave_state = CDNS_I2C_SLAVE_STATE_SEND;
311*4882a593Smuzhiyun 		i2c_slave_event(id->slave, I2C_SLAVE_READ_REQUESTED, &data);
312*4882a593Smuzhiyun 	} else {
313*4882a593Smuzhiyun 		i2c_slave_event(id->slave, I2C_SLAVE_READ_PROCESSED, &data);
314*4882a593Smuzhiyun 	}
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	/* Send data over bus */
317*4882a593Smuzhiyun 	cdns_i2c_writereg(data, CDNS_I2C_DATA_OFFSET);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun /**
321*4882a593Smuzhiyun  * cdns_i2c_slave_isr - Interrupt handler for the I2C device in slave role
322*4882a593Smuzhiyun  * @ptr:       Pointer to I2C device private data
323*4882a593Smuzhiyun  *
324*4882a593Smuzhiyun  * This function handles the data interrupt and transfer complete interrupt of
325*4882a593Smuzhiyun  * the I2C device in slave role.
326*4882a593Smuzhiyun  *
327*4882a593Smuzhiyun  * Return: IRQ_HANDLED always
328*4882a593Smuzhiyun  */
cdns_i2c_slave_isr(void * ptr)329*4882a593Smuzhiyun static irqreturn_t cdns_i2c_slave_isr(void *ptr)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct cdns_i2c *id = ptr;
332*4882a593Smuzhiyun 	unsigned int isr_status, i2c_status;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	/* Fetch the interrupt status */
335*4882a593Smuzhiyun 	isr_status = cdns_i2c_readreg(CDNS_I2C_ISR_OFFSET);
336*4882a593Smuzhiyun 	cdns_i2c_writereg(isr_status, CDNS_I2C_ISR_OFFSET);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	/* Ignore masked interrupts */
339*4882a593Smuzhiyun 	isr_status &= ~cdns_i2c_readreg(CDNS_I2C_IMR_OFFSET);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	/* Fetch transfer mode (send/receive) */
342*4882a593Smuzhiyun 	i2c_status = cdns_i2c_readreg(CDNS_I2C_SR_OFFSET);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	/* Handle data send/receive */
345*4882a593Smuzhiyun 	if (i2c_status & CDNS_I2C_SR_RXRW) {
346*4882a593Smuzhiyun 		/* Send data to master */
347*4882a593Smuzhiyun 		if (isr_status & CDNS_I2C_IXR_DATA)
348*4882a593Smuzhiyun 			cdns_i2c_slave_send_data(id);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 		if (isr_status & CDNS_I2C_IXR_COMP) {
351*4882a593Smuzhiyun 			id->slave_state = CDNS_I2C_SLAVE_STATE_IDLE;
352*4882a593Smuzhiyun 			i2c_slave_event(id->slave, I2C_SLAVE_STOP, NULL);
353*4882a593Smuzhiyun 		}
354*4882a593Smuzhiyun 	} else {
355*4882a593Smuzhiyun 		/* Receive data from master */
356*4882a593Smuzhiyun 		if (isr_status & CDNS_I2C_IXR_DATA)
357*4882a593Smuzhiyun 			cdns_i2c_slave_rcv_data(id);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 		if (isr_status & CDNS_I2C_IXR_COMP) {
360*4882a593Smuzhiyun 			cdns_i2c_slave_rcv_data(id);
361*4882a593Smuzhiyun 			id->slave_state = CDNS_I2C_SLAVE_STATE_IDLE;
362*4882a593Smuzhiyun 			i2c_slave_event(id->slave, I2C_SLAVE_STOP, NULL);
363*4882a593Smuzhiyun 		}
364*4882a593Smuzhiyun 	}
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/* Master indicated xfer stop or fifo underflow/overflow */
367*4882a593Smuzhiyun 	if (isr_status & (CDNS_I2C_IXR_NACK | CDNS_I2C_IXR_RX_OVF |
368*4882a593Smuzhiyun 			  CDNS_I2C_IXR_RX_UNF | CDNS_I2C_IXR_TX_OVF)) {
369*4882a593Smuzhiyun 		id->slave_state = CDNS_I2C_SLAVE_STATE_IDLE;
370*4882a593Smuzhiyun 		i2c_slave_event(id->slave, I2C_SLAVE_STOP, NULL);
371*4882a593Smuzhiyun 		cdns_i2c_writereg(CDNS_I2C_CR_CLR_FIFO, CDNS_I2C_CR_OFFSET);
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	return IRQ_HANDLED;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun #endif
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun /**
379*4882a593Smuzhiyun  * cdns_i2c_master_isr - Interrupt handler for the I2C device in master role
380*4882a593Smuzhiyun  * @ptr:       Pointer to I2C device private data
381*4882a593Smuzhiyun  *
382*4882a593Smuzhiyun  * This function handles the data interrupt, transfer complete interrupt and
383*4882a593Smuzhiyun  * the error interrupts of the I2C device in master role.
384*4882a593Smuzhiyun  *
385*4882a593Smuzhiyun  * Return: IRQ_HANDLED always
386*4882a593Smuzhiyun  */
cdns_i2c_master_isr(void * ptr)387*4882a593Smuzhiyun static irqreturn_t cdns_i2c_master_isr(void *ptr)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	unsigned int isr_status, avail_bytes;
390*4882a593Smuzhiyun 	unsigned int bytes_to_send;
391*4882a593Smuzhiyun 	bool updatetx;
392*4882a593Smuzhiyun 	struct cdns_i2c *id = ptr;
393*4882a593Smuzhiyun 	/* Signal completion only after everything is updated */
394*4882a593Smuzhiyun 	int done_flag = 0;
395*4882a593Smuzhiyun 	irqreturn_t status = IRQ_NONE;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	isr_status = cdns_i2c_readreg(CDNS_I2C_ISR_OFFSET);
398*4882a593Smuzhiyun 	cdns_i2c_writereg(isr_status, CDNS_I2C_ISR_OFFSET);
399*4882a593Smuzhiyun 	id->err_status = 0;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/* Handling nack and arbitration lost interrupt */
402*4882a593Smuzhiyun 	if (isr_status & (CDNS_I2C_IXR_NACK | CDNS_I2C_IXR_ARB_LOST)) {
403*4882a593Smuzhiyun 		done_flag = 1;
404*4882a593Smuzhiyun 		status = IRQ_HANDLED;
405*4882a593Smuzhiyun 	}
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	/*
408*4882a593Smuzhiyun 	 * Check if transfer size register needs to be updated again for a
409*4882a593Smuzhiyun 	 * large data receive operation.
410*4882a593Smuzhiyun 	 */
411*4882a593Smuzhiyun 	updatetx = id->recv_count > id->curr_recv_count;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	/* When receiving, handle data interrupt and completion interrupt */
414*4882a593Smuzhiyun 	if (id->p_recv_buf &&
415*4882a593Smuzhiyun 	    ((isr_status & CDNS_I2C_IXR_COMP) ||
416*4882a593Smuzhiyun 	     (isr_status & CDNS_I2C_IXR_DATA))) {
417*4882a593Smuzhiyun 		/* Read data if receive data valid is set */
418*4882a593Smuzhiyun 		while (cdns_i2c_readreg(CDNS_I2C_SR_OFFSET) &
419*4882a593Smuzhiyun 		       CDNS_I2C_SR_RXDV) {
420*4882a593Smuzhiyun 			if (id->recv_count > 0) {
421*4882a593Smuzhiyun 				*(id->p_recv_buf)++ =
422*4882a593Smuzhiyun 					cdns_i2c_readreg(CDNS_I2C_DATA_OFFSET);
423*4882a593Smuzhiyun 				id->recv_count--;
424*4882a593Smuzhiyun 				id->curr_recv_count--;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 				/*
427*4882a593Smuzhiyun 				 * Clear hold bit that was set for FIFO control
428*4882a593Smuzhiyun 				 * if RX data left is less than or equal to
429*4882a593Smuzhiyun 				 * FIFO DEPTH unless repeated start is selected
430*4882a593Smuzhiyun 				 */
431*4882a593Smuzhiyun 				if (id->recv_count <= CDNS_I2C_FIFO_DEPTH &&
432*4882a593Smuzhiyun 				    !id->bus_hold_flag)
433*4882a593Smuzhiyun 					cdns_i2c_clear_bus_hold(id);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 			} else {
436*4882a593Smuzhiyun 				dev_err(id->adap.dev.parent,
437*4882a593Smuzhiyun 					"xfer_size reg rollover. xfer aborted!\n");
438*4882a593Smuzhiyun 				id->err_status |= CDNS_I2C_IXR_TO;
439*4882a593Smuzhiyun 				break;
440*4882a593Smuzhiyun 			}
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 			if (cdns_is_holdquirk(id, updatetx))
443*4882a593Smuzhiyun 				break;
444*4882a593Smuzhiyun 		}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 		/*
447*4882a593Smuzhiyun 		 * The controller sends NACK to the slave when transfer size
448*4882a593Smuzhiyun 		 * register reaches zero without considering the HOLD bit.
449*4882a593Smuzhiyun 		 * This workaround is implemented for large data transfers to
450*4882a593Smuzhiyun 		 * maintain transfer size non-zero while performing a large
451*4882a593Smuzhiyun 		 * receive operation.
452*4882a593Smuzhiyun 		 */
453*4882a593Smuzhiyun 		if (cdns_is_holdquirk(id, updatetx)) {
454*4882a593Smuzhiyun 			/* wait while fifo is full */
455*4882a593Smuzhiyun 			while (cdns_i2c_readreg(CDNS_I2C_XFER_SIZE_OFFSET) !=
456*4882a593Smuzhiyun 			       (id->curr_recv_count - CDNS_I2C_FIFO_DEPTH))
457*4882a593Smuzhiyun 				;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 			/*
460*4882a593Smuzhiyun 			 * Check number of bytes to be received against maximum
461*4882a593Smuzhiyun 			 * transfer size and update register accordingly.
462*4882a593Smuzhiyun 			 */
463*4882a593Smuzhiyun 			if (((int)(id->recv_count) - CDNS_I2C_FIFO_DEPTH) >
464*4882a593Smuzhiyun 			    CDNS_I2C_TRANSFER_SIZE) {
465*4882a593Smuzhiyun 				cdns_i2c_writereg(CDNS_I2C_TRANSFER_SIZE,
466*4882a593Smuzhiyun 						  CDNS_I2C_XFER_SIZE_OFFSET);
467*4882a593Smuzhiyun 				id->curr_recv_count = CDNS_I2C_TRANSFER_SIZE +
468*4882a593Smuzhiyun 						      CDNS_I2C_FIFO_DEPTH;
469*4882a593Smuzhiyun 			} else {
470*4882a593Smuzhiyun 				cdns_i2c_writereg(id->recv_count -
471*4882a593Smuzhiyun 						  CDNS_I2C_FIFO_DEPTH,
472*4882a593Smuzhiyun 						  CDNS_I2C_XFER_SIZE_OFFSET);
473*4882a593Smuzhiyun 				id->curr_recv_count = id->recv_count;
474*4882a593Smuzhiyun 			}
475*4882a593Smuzhiyun 		}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 		/* Clear hold (if not repeated start) and signal completion */
478*4882a593Smuzhiyun 		if ((isr_status & CDNS_I2C_IXR_COMP) && !id->recv_count) {
479*4882a593Smuzhiyun 			if (!id->bus_hold_flag)
480*4882a593Smuzhiyun 				cdns_i2c_clear_bus_hold(id);
481*4882a593Smuzhiyun 			done_flag = 1;
482*4882a593Smuzhiyun 		}
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 		status = IRQ_HANDLED;
485*4882a593Smuzhiyun 	}
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	/* When sending, handle transfer complete interrupt */
488*4882a593Smuzhiyun 	if ((isr_status & CDNS_I2C_IXR_COMP) && !id->p_recv_buf) {
489*4882a593Smuzhiyun 		/*
490*4882a593Smuzhiyun 		 * If there is more data to be sent, calculate the
491*4882a593Smuzhiyun 		 * space available in FIFO and fill with that many bytes.
492*4882a593Smuzhiyun 		 */
493*4882a593Smuzhiyun 		if (id->send_count) {
494*4882a593Smuzhiyun 			avail_bytes = CDNS_I2C_FIFO_DEPTH -
495*4882a593Smuzhiyun 			    cdns_i2c_readreg(CDNS_I2C_XFER_SIZE_OFFSET);
496*4882a593Smuzhiyun 			if (id->send_count > avail_bytes)
497*4882a593Smuzhiyun 				bytes_to_send = avail_bytes;
498*4882a593Smuzhiyun 			else
499*4882a593Smuzhiyun 				bytes_to_send = id->send_count;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 			while (bytes_to_send--) {
502*4882a593Smuzhiyun 				cdns_i2c_writereg(
503*4882a593Smuzhiyun 					(*(id->p_send_buf)++),
504*4882a593Smuzhiyun 					 CDNS_I2C_DATA_OFFSET);
505*4882a593Smuzhiyun 				id->send_count--;
506*4882a593Smuzhiyun 			}
507*4882a593Smuzhiyun 		} else {
508*4882a593Smuzhiyun 			/*
509*4882a593Smuzhiyun 			 * Signal the completion of transaction and
510*4882a593Smuzhiyun 			 * clear the hold bus bit if there are no
511*4882a593Smuzhiyun 			 * further messages to be processed.
512*4882a593Smuzhiyun 			 */
513*4882a593Smuzhiyun 			done_flag = 1;
514*4882a593Smuzhiyun 		}
515*4882a593Smuzhiyun 		if (!id->send_count && !id->bus_hold_flag)
516*4882a593Smuzhiyun 			cdns_i2c_clear_bus_hold(id);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 		status = IRQ_HANDLED;
519*4882a593Smuzhiyun 	}
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* Update the status for errors */
522*4882a593Smuzhiyun 	id->err_status |= isr_status & CDNS_I2C_IXR_ERR_INTR_MASK;
523*4882a593Smuzhiyun 	if (id->err_status)
524*4882a593Smuzhiyun 		status = IRQ_HANDLED;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	if (done_flag)
527*4882a593Smuzhiyun 		complete(&id->xfer_done);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	return status;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun /**
533*4882a593Smuzhiyun  * cdns_i2c_isr - Interrupt handler for the I2C device
534*4882a593Smuzhiyun  * @irq:	irq number for the I2C device
535*4882a593Smuzhiyun  * @ptr:	void pointer to cdns_i2c structure
536*4882a593Smuzhiyun  *
537*4882a593Smuzhiyun  * This function passes the control to slave/master based on current role of
538*4882a593Smuzhiyun  * i2c controller.
539*4882a593Smuzhiyun  *
540*4882a593Smuzhiyun  * Return: IRQ_HANDLED always
541*4882a593Smuzhiyun  */
cdns_i2c_isr(int irq,void * ptr)542*4882a593Smuzhiyun static irqreturn_t cdns_i2c_isr(int irq, void *ptr)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
545*4882a593Smuzhiyun 	struct cdns_i2c *id = ptr;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	if (id->dev_mode == CDNS_I2C_MODE_SLAVE)
548*4882a593Smuzhiyun 		return cdns_i2c_slave_isr(ptr);
549*4882a593Smuzhiyun #endif
550*4882a593Smuzhiyun 	return cdns_i2c_master_isr(ptr);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun /**
554*4882a593Smuzhiyun  * cdns_i2c_mrecv - Prepare and start a master receive operation
555*4882a593Smuzhiyun  * @id:		pointer to the i2c device structure
556*4882a593Smuzhiyun  */
cdns_i2c_mrecv(struct cdns_i2c * id)557*4882a593Smuzhiyun static void cdns_i2c_mrecv(struct cdns_i2c *id)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	unsigned int ctrl_reg;
560*4882a593Smuzhiyun 	unsigned int isr_status;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	id->p_recv_buf = id->p_msg->buf;
563*4882a593Smuzhiyun 	id->recv_count = id->p_msg->len;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	/* Put the controller in master receive mode and clear the FIFO */
566*4882a593Smuzhiyun 	ctrl_reg = cdns_i2c_readreg(CDNS_I2C_CR_OFFSET);
567*4882a593Smuzhiyun 	ctrl_reg |= CDNS_I2C_CR_RW | CDNS_I2C_CR_CLR_FIFO;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	/*
570*4882a593Smuzhiyun 	 * Receive up to I2C_SMBUS_BLOCK_MAX data bytes, plus one message length
571*4882a593Smuzhiyun 	 * byte, plus one checksum byte if PEC is enabled. p_msg->len will be 2 if
572*4882a593Smuzhiyun 	 * PEC is enabled, otherwise 1.
573*4882a593Smuzhiyun 	 */
574*4882a593Smuzhiyun 	if (id->p_msg->flags & I2C_M_RECV_LEN)
575*4882a593Smuzhiyun 		id->recv_count = I2C_SMBUS_BLOCK_MAX + id->p_msg->len;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	id->curr_recv_count = id->recv_count;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	/*
580*4882a593Smuzhiyun 	 * Check for the message size against FIFO depth and set the
581*4882a593Smuzhiyun 	 * 'hold bus' bit if it is greater than FIFO depth.
582*4882a593Smuzhiyun 	 */
583*4882a593Smuzhiyun 	if (id->recv_count > CDNS_I2C_FIFO_DEPTH)
584*4882a593Smuzhiyun 		ctrl_reg |= CDNS_I2C_CR_HOLD;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	cdns_i2c_writereg(ctrl_reg, CDNS_I2C_CR_OFFSET);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	/* Clear the interrupts in interrupt status register */
589*4882a593Smuzhiyun 	isr_status = cdns_i2c_readreg(CDNS_I2C_ISR_OFFSET);
590*4882a593Smuzhiyun 	cdns_i2c_writereg(isr_status, CDNS_I2C_ISR_OFFSET);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	/*
593*4882a593Smuzhiyun 	 * The no. of bytes to receive is checked against the limit of
594*4882a593Smuzhiyun 	 * max transfer size. Set transfer size register with no of bytes
595*4882a593Smuzhiyun 	 * receive if it is less than transfer size and transfer size if
596*4882a593Smuzhiyun 	 * it is more. Enable the interrupts.
597*4882a593Smuzhiyun 	 */
598*4882a593Smuzhiyun 	if (id->recv_count > CDNS_I2C_TRANSFER_SIZE) {
599*4882a593Smuzhiyun 		cdns_i2c_writereg(CDNS_I2C_TRANSFER_SIZE,
600*4882a593Smuzhiyun 				  CDNS_I2C_XFER_SIZE_OFFSET);
601*4882a593Smuzhiyun 		id->curr_recv_count = CDNS_I2C_TRANSFER_SIZE;
602*4882a593Smuzhiyun 	} else {
603*4882a593Smuzhiyun 		cdns_i2c_writereg(id->recv_count, CDNS_I2C_XFER_SIZE_OFFSET);
604*4882a593Smuzhiyun 	}
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	/* Set the slave address in address register - triggers operation */
607*4882a593Smuzhiyun 	cdns_i2c_writereg(id->p_msg->addr & CDNS_I2C_ADDR_MASK,
608*4882a593Smuzhiyun 						CDNS_I2C_ADDR_OFFSET);
609*4882a593Smuzhiyun 	/* Clear the bus hold flag if bytes to receive is less than FIFO size */
610*4882a593Smuzhiyun 	if (!id->bus_hold_flag &&
611*4882a593Smuzhiyun 		((id->p_msg->flags & I2C_M_RECV_LEN) != I2C_M_RECV_LEN) &&
612*4882a593Smuzhiyun 		(id->recv_count <= CDNS_I2C_FIFO_DEPTH))
613*4882a593Smuzhiyun 			cdns_i2c_clear_bus_hold(id);
614*4882a593Smuzhiyun 	cdns_i2c_writereg(CDNS_I2C_ENABLED_INTR_MASK, CDNS_I2C_IER_OFFSET);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun /**
618*4882a593Smuzhiyun  * cdns_i2c_msend - Prepare and start a master send operation
619*4882a593Smuzhiyun  * @id:		pointer to the i2c device
620*4882a593Smuzhiyun  */
cdns_i2c_msend(struct cdns_i2c * id)621*4882a593Smuzhiyun static void cdns_i2c_msend(struct cdns_i2c *id)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	unsigned int avail_bytes;
624*4882a593Smuzhiyun 	unsigned int bytes_to_send;
625*4882a593Smuzhiyun 	unsigned int ctrl_reg;
626*4882a593Smuzhiyun 	unsigned int isr_status;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	id->p_recv_buf = NULL;
629*4882a593Smuzhiyun 	id->p_send_buf = id->p_msg->buf;
630*4882a593Smuzhiyun 	id->send_count = id->p_msg->len;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	/* Set the controller in Master transmit mode and clear the FIFO. */
633*4882a593Smuzhiyun 	ctrl_reg = cdns_i2c_readreg(CDNS_I2C_CR_OFFSET);
634*4882a593Smuzhiyun 	ctrl_reg &= ~CDNS_I2C_CR_RW;
635*4882a593Smuzhiyun 	ctrl_reg |= CDNS_I2C_CR_CLR_FIFO;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	/*
638*4882a593Smuzhiyun 	 * Check for the message size against FIFO depth and set the
639*4882a593Smuzhiyun 	 * 'hold bus' bit if it is greater than FIFO depth.
640*4882a593Smuzhiyun 	 */
641*4882a593Smuzhiyun 	if (id->send_count > CDNS_I2C_FIFO_DEPTH)
642*4882a593Smuzhiyun 		ctrl_reg |= CDNS_I2C_CR_HOLD;
643*4882a593Smuzhiyun 	cdns_i2c_writereg(ctrl_reg, CDNS_I2C_CR_OFFSET);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	/* Clear the interrupts in interrupt status register. */
646*4882a593Smuzhiyun 	isr_status = cdns_i2c_readreg(CDNS_I2C_ISR_OFFSET);
647*4882a593Smuzhiyun 	cdns_i2c_writereg(isr_status, CDNS_I2C_ISR_OFFSET);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	/*
650*4882a593Smuzhiyun 	 * Calculate the space available in FIFO. Check the message length
651*4882a593Smuzhiyun 	 * against the space available, and fill the FIFO accordingly.
652*4882a593Smuzhiyun 	 * Enable the interrupts.
653*4882a593Smuzhiyun 	 */
654*4882a593Smuzhiyun 	avail_bytes = CDNS_I2C_FIFO_DEPTH -
655*4882a593Smuzhiyun 				cdns_i2c_readreg(CDNS_I2C_XFER_SIZE_OFFSET);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	if (id->send_count > avail_bytes)
658*4882a593Smuzhiyun 		bytes_to_send = avail_bytes;
659*4882a593Smuzhiyun 	else
660*4882a593Smuzhiyun 		bytes_to_send = id->send_count;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	while (bytes_to_send--) {
663*4882a593Smuzhiyun 		cdns_i2c_writereg((*(id->p_send_buf)++), CDNS_I2C_DATA_OFFSET);
664*4882a593Smuzhiyun 		id->send_count--;
665*4882a593Smuzhiyun 	}
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	/*
668*4882a593Smuzhiyun 	 * Clear the bus hold flag if there is no more data
669*4882a593Smuzhiyun 	 * and if it is the last message.
670*4882a593Smuzhiyun 	 */
671*4882a593Smuzhiyun 	if (!id->bus_hold_flag && !id->send_count)
672*4882a593Smuzhiyun 		cdns_i2c_clear_bus_hold(id);
673*4882a593Smuzhiyun 	/* Set the slave address in address register - triggers operation. */
674*4882a593Smuzhiyun 	cdns_i2c_writereg(id->p_msg->addr & CDNS_I2C_ADDR_MASK,
675*4882a593Smuzhiyun 						CDNS_I2C_ADDR_OFFSET);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	cdns_i2c_writereg(CDNS_I2C_ENABLED_INTR_MASK, CDNS_I2C_IER_OFFSET);
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun /**
681*4882a593Smuzhiyun  * cdns_i2c_master_reset - Reset the interface
682*4882a593Smuzhiyun  * @adap:	pointer to the i2c adapter driver instance
683*4882a593Smuzhiyun  *
684*4882a593Smuzhiyun  * This function cleanup the fifos, clear the hold bit and status
685*4882a593Smuzhiyun  * and disable the interrupts.
686*4882a593Smuzhiyun  */
cdns_i2c_master_reset(struct i2c_adapter * adap)687*4882a593Smuzhiyun static void cdns_i2c_master_reset(struct i2c_adapter *adap)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun 	struct cdns_i2c *id = adap->algo_data;
690*4882a593Smuzhiyun 	u32 regval;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	/* Disable the interrupts */
693*4882a593Smuzhiyun 	cdns_i2c_writereg(CDNS_I2C_IXR_ALL_INTR_MASK, CDNS_I2C_IDR_OFFSET);
694*4882a593Smuzhiyun 	/* Clear the hold bit and fifos */
695*4882a593Smuzhiyun 	regval = cdns_i2c_readreg(CDNS_I2C_CR_OFFSET);
696*4882a593Smuzhiyun 	regval &= ~CDNS_I2C_CR_HOLD;
697*4882a593Smuzhiyun 	regval |= CDNS_I2C_CR_CLR_FIFO;
698*4882a593Smuzhiyun 	cdns_i2c_writereg(regval, CDNS_I2C_CR_OFFSET);
699*4882a593Smuzhiyun 	/* Update the transfercount register to zero */
700*4882a593Smuzhiyun 	cdns_i2c_writereg(0, CDNS_I2C_XFER_SIZE_OFFSET);
701*4882a593Smuzhiyun 	/* Clear the interrupt status register */
702*4882a593Smuzhiyun 	regval = cdns_i2c_readreg(CDNS_I2C_ISR_OFFSET);
703*4882a593Smuzhiyun 	cdns_i2c_writereg(regval, CDNS_I2C_ISR_OFFSET);
704*4882a593Smuzhiyun 	/* Clear the status register */
705*4882a593Smuzhiyun 	regval = cdns_i2c_readreg(CDNS_I2C_SR_OFFSET);
706*4882a593Smuzhiyun 	cdns_i2c_writereg(regval, CDNS_I2C_SR_OFFSET);
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun 
cdns_i2c_process_msg(struct cdns_i2c * id,struct i2c_msg * msg,struct i2c_adapter * adap)709*4882a593Smuzhiyun static int cdns_i2c_process_msg(struct cdns_i2c *id, struct i2c_msg *msg,
710*4882a593Smuzhiyun 		struct i2c_adapter *adap)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun 	unsigned long time_left, msg_timeout;
713*4882a593Smuzhiyun 	u32 reg;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	id->p_msg = msg;
716*4882a593Smuzhiyun 	id->err_status = 0;
717*4882a593Smuzhiyun 	reinit_completion(&id->xfer_done);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	/* Check for the TEN Bit mode on each msg */
720*4882a593Smuzhiyun 	reg = cdns_i2c_readreg(CDNS_I2C_CR_OFFSET);
721*4882a593Smuzhiyun 	if (msg->flags & I2C_M_TEN) {
722*4882a593Smuzhiyun 		if (reg & CDNS_I2C_CR_NEA)
723*4882a593Smuzhiyun 			cdns_i2c_writereg(reg & ~CDNS_I2C_CR_NEA,
724*4882a593Smuzhiyun 					CDNS_I2C_CR_OFFSET);
725*4882a593Smuzhiyun 	} else {
726*4882a593Smuzhiyun 		if (!(reg & CDNS_I2C_CR_NEA))
727*4882a593Smuzhiyun 			cdns_i2c_writereg(reg | CDNS_I2C_CR_NEA,
728*4882a593Smuzhiyun 					CDNS_I2C_CR_OFFSET);
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	/* Check for the R/W flag on each msg */
732*4882a593Smuzhiyun 	if (msg->flags & I2C_M_RD)
733*4882a593Smuzhiyun 		cdns_i2c_mrecv(id);
734*4882a593Smuzhiyun 	else
735*4882a593Smuzhiyun 		cdns_i2c_msend(id);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	/* Minimal time to execute this message */
738*4882a593Smuzhiyun 	msg_timeout = msecs_to_jiffies((1000 * msg->len * BITS_PER_BYTE) / id->i2c_clk);
739*4882a593Smuzhiyun 	/* Plus some wiggle room */
740*4882a593Smuzhiyun 	msg_timeout += msecs_to_jiffies(500);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	if (msg_timeout < adap->timeout)
743*4882a593Smuzhiyun 		msg_timeout = adap->timeout;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	/* Wait for the signal of completion */
746*4882a593Smuzhiyun 	time_left = wait_for_completion_timeout(&id->xfer_done, msg_timeout);
747*4882a593Smuzhiyun 	if (time_left == 0) {
748*4882a593Smuzhiyun 		cdns_i2c_master_reset(adap);
749*4882a593Smuzhiyun 		dev_err(id->adap.dev.parent,
750*4882a593Smuzhiyun 				"timeout waiting on completion\n");
751*4882a593Smuzhiyun 		return -ETIMEDOUT;
752*4882a593Smuzhiyun 	}
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	cdns_i2c_writereg(CDNS_I2C_IXR_ALL_INTR_MASK,
755*4882a593Smuzhiyun 			  CDNS_I2C_IDR_OFFSET);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	/* If it is bus arbitration error, try again */
758*4882a593Smuzhiyun 	if (id->err_status & CDNS_I2C_IXR_ARB_LOST)
759*4882a593Smuzhiyun 		return -EAGAIN;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	if (msg->flags & I2C_M_RECV_LEN)
762*4882a593Smuzhiyun 		msg->len += min_t(unsigned int, msg->buf[0], I2C_SMBUS_BLOCK_MAX);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	return 0;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun /**
768*4882a593Smuzhiyun  * cdns_i2c_master_xfer - The main i2c transfer function
769*4882a593Smuzhiyun  * @adap:	pointer to the i2c adapter driver instance
770*4882a593Smuzhiyun  * @msgs:	pointer to the i2c message structure
771*4882a593Smuzhiyun  * @num:	the number of messages to transfer
772*4882a593Smuzhiyun  *
773*4882a593Smuzhiyun  * Initiates the send/recv activity based on the transfer message received.
774*4882a593Smuzhiyun  *
775*4882a593Smuzhiyun  * Return: number of msgs processed on success, negative error otherwise
776*4882a593Smuzhiyun  */
cdns_i2c_master_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)777*4882a593Smuzhiyun static int cdns_i2c_master_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
778*4882a593Smuzhiyun 				int num)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun 	int ret, count;
781*4882a593Smuzhiyun 	u32 reg;
782*4882a593Smuzhiyun 	struct cdns_i2c *id = adap->algo_data;
783*4882a593Smuzhiyun 	bool hold_quirk;
784*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
785*4882a593Smuzhiyun 	bool change_role = false;
786*4882a593Smuzhiyun #endif
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	ret = pm_runtime_resume_and_get(id->dev);
789*4882a593Smuzhiyun 	if (ret < 0)
790*4882a593Smuzhiyun 		return ret;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
793*4882a593Smuzhiyun 	/* Check i2c operating mode and switch if possible */
794*4882a593Smuzhiyun 	if (id->dev_mode == CDNS_I2C_MODE_SLAVE) {
795*4882a593Smuzhiyun 		if (id->slave_state != CDNS_I2C_SLAVE_STATE_IDLE)
796*4882a593Smuzhiyun 			return -EAGAIN;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 		/* Set mode to master */
799*4882a593Smuzhiyun 		cdns_i2c_set_mode(CDNS_I2C_MODE_MASTER, id);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 		/* Mark flag to change role once xfer is completed */
802*4882a593Smuzhiyun 		change_role = true;
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun #endif
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	/* Check if the bus is free */
807*4882a593Smuzhiyun 	if (cdns_i2c_readreg(CDNS_I2C_SR_OFFSET) & CDNS_I2C_SR_BA) {
808*4882a593Smuzhiyun 		ret = -EAGAIN;
809*4882a593Smuzhiyun 		goto out;
810*4882a593Smuzhiyun 	}
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	hold_quirk = !!(id->quirks & CDNS_I2C_BROKEN_HOLD_BIT);
813*4882a593Smuzhiyun 	/*
814*4882a593Smuzhiyun 	 * Set the flag to one when multiple messages are to be
815*4882a593Smuzhiyun 	 * processed with a repeated start.
816*4882a593Smuzhiyun 	 */
817*4882a593Smuzhiyun 	if (num > 1) {
818*4882a593Smuzhiyun 		/*
819*4882a593Smuzhiyun 		 * This controller does not give completion interrupt after a
820*4882a593Smuzhiyun 		 * master receive message if HOLD bit is set (repeated start),
821*4882a593Smuzhiyun 		 * resulting in SW timeout. Hence, if a receive message is
822*4882a593Smuzhiyun 		 * followed by any other message, an error is returned
823*4882a593Smuzhiyun 		 * indicating that this sequence is not supported.
824*4882a593Smuzhiyun 		 */
825*4882a593Smuzhiyun 		for (count = 0; (count < num - 1 && hold_quirk); count++) {
826*4882a593Smuzhiyun 			if (msgs[count].flags & I2C_M_RD) {
827*4882a593Smuzhiyun 				dev_warn(adap->dev.parent,
828*4882a593Smuzhiyun 					 "Can't do repeated start after a receive message\n");
829*4882a593Smuzhiyun 				ret = -EOPNOTSUPP;
830*4882a593Smuzhiyun 				goto out;
831*4882a593Smuzhiyun 			}
832*4882a593Smuzhiyun 		}
833*4882a593Smuzhiyun 		id->bus_hold_flag = 1;
834*4882a593Smuzhiyun 		reg = cdns_i2c_readreg(CDNS_I2C_CR_OFFSET);
835*4882a593Smuzhiyun 		reg |= CDNS_I2C_CR_HOLD;
836*4882a593Smuzhiyun 		cdns_i2c_writereg(reg, CDNS_I2C_CR_OFFSET);
837*4882a593Smuzhiyun 	} else {
838*4882a593Smuzhiyun 		id->bus_hold_flag = 0;
839*4882a593Smuzhiyun 	}
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	/* Process the msg one by one */
842*4882a593Smuzhiyun 	for (count = 0; count < num; count++, msgs++) {
843*4882a593Smuzhiyun 		if (count == (num - 1))
844*4882a593Smuzhiyun 			id->bus_hold_flag = 0;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 		ret = cdns_i2c_process_msg(id, msgs, adap);
847*4882a593Smuzhiyun 		if (ret)
848*4882a593Smuzhiyun 			goto out;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 		/* Report the other error interrupts to application */
851*4882a593Smuzhiyun 		if (id->err_status) {
852*4882a593Smuzhiyun 			cdns_i2c_master_reset(adap);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 			if (id->err_status & CDNS_I2C_IXR_NACK) {
855*4882a593Smuzhiyun 				ret = -ENXIO;
856*4882a593Smuzhiyun 				goto out;
857*4882a593Smuzhiyun 			}
858*4882a593Smuzhiyun 			ret = -EIO;
859*4882a593Smuzhiyun 			goto out;
860*4882a593Smuzhiyun 		}
861*4882a593Smuzhiyun 	}
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	ret = num;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun out:
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
868*4882a593Smuzhiyun 	/* Switch i2c mode to slave */
869*4882a593Smuzhiyun 	if (change_role)
870*4882a593Smuzhiyun 		cdns_i2c_set_mode(CDNS_I2C_MODE_SLAVE, id);
871*4882a593Smuzhiyun #endif
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(id->dev);
874*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(id->dev);
875*4882a593Smuzhiyun 	return ret;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun /**
879*4882a593Smuzhiyun  * cdns_i2c_func - Returns the supported features of the I2C driver
880*4882a593Smuzhiyun  * @adap:	pointer to the i2c adapter structure
881*4882a593Smuzhiyun  *
882*4882a593Smuzhiyun  * Return: 32 bit value, each bit corresponding to a feature
883*4882a593Smuzhiyun  */
cdns_i2c_func(struct i2c_adapter * adap)884*4882a593Smuzhiyun static u32 cdns_i2c_func(struct i2c_adapter *adap)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	u32 func = I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR |
887*4882a593Smuzhiyun 			(I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK) |
888*4882a593Smuzhiyun 			I2C_FUNC_SMBUS_BLOCK_DATA;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
891*4882a593Smuzhiyun 	func |= I2C_FUNC_SLAVE;
892*4882a593Smuzhiyun #endif
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	return func;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
cdns_reg_slave(struct i2c_client * slave)898*4882a593Smuzhiyun static int cdns_reg_slave(struct i2c_client *slave)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun 	int ret;
901*4882a593Smuzhiyun 	struct cdns_i2c *id = container_of(slave->adapter, struct cdns_i2c,
902*4882a593Smuzhiyun 									adap);
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	if (id->slave)
905*4882a593Smuzhiyun 		return -EBUSY;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	if (slave->flags & I2C_CLIENT_TEN)
908*4882a593Smuzhiyun 		return -EAFNOSUPPORT;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	ret = pm_runtime_resume_and_get(id->dev);
911*4882a593Smuzhiyun 	if (ret < 0)
912*4882a593Smuzhiyun 		return ret;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	/* Store slave information */
915*4882a593Smuzhiyun 	id->slave = slave;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	/* Enable I2C slave */
918*4882a593Smuzhiyun 	cdns_i2c_set_mode(CDNS_I2C_MODE_SLAVE, id);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	return 0;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun 
cdns_unreg_slave(struct i2c_client * slave)923*4882a593Smuzhiyun static int cdns_unreg_slave(struct i2c_client *slave)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun 	struct cdns_i2c *id = container_of(slave->adapter, struct cdns_i2c,
926*4882a593Smuzhiyun 									adap);
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	pm_runtime_put(id->dev);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	/* Remove slave information */
931*4882a593Smuzhiyun 	id->slave = NULL;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	/* Enable I2C master */
934*4882a593Smuzhiyun 	cdns_i2c_set_mode(CDNS_I2C_MODE_MASTER, id);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	return 0;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun #endif
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun static const struct i2c_algorithm cdns_i2c_algo = {
941*4882a593Smuzhiyun 	.master_xfer	= cdns_i2c_master_xfer,
942*4882a593Smuzhiyun 	.functionality	= cdns_i2c_func,
943*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
944*4882a593Smuzhiyun 	.reg_slave	= cdns_reg_slave,
945*4882a593Smuzhiyun 	.unreg_slave	= cdns_unreg_slave,
946*4882a593Smuzhiyun #endif
947*4882a593Smuzhiyun };
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun /**
950*4882a593Smuzhiyun  * cdns_i2c_calc_divs - Calculate clock dividers
951*4882a593Smuzhiyun  * @f:		I2C clock frequency
952*4882a593Smuzhiyun  * @input_clk:	Input clock frequency
953*4882a593Smuzhiyun  * @a:		First divider (return value)
954*4882a593Smuzhiyun  * @b:		Second divider (return value)
955*4882a593Smuzhiyun  *
956*4882a593Smuzhiyun  * f is used as input and output variable. As input it is used as target I2C
957*4882a593Smuzhiyun  * frequency. On function exit f holds the actually resulting I2C frequency.
958*4882a593Smuzhiyun  *
959*4882a593Smuzhiyun  * Return: 0 on success, negative errno otherwise.
960*4882a593Smuzhiyun  */
cdns_i2c_calc_divs(unsigned long * f,unsigned long input_clk,unsigned int * a,unsigned int * b)961*4882a593Smuzhiyun static int cdns_i2c_calc_divs(unsigned long *f, unsigned long input_clk,
962*4882a593Smuzhiyun 		unsigned int *a, unsigned int *b)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun 	unsigned long fscl = *f, best_fscl = *f, actual_fscl, temp;
965*4882a593Smuzhiyun 	unsigned int div_a, div_b, calc_div_a = 0, calc_div_b = 0;
966*4882a593Smuzhiyun 	unsigned int last_error, current_error;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	/* calculate (divisor_a+1) x (divisor_b+1) */
969*4882a593Smuzhiyun 	temp = input_clk / (22 * fscl);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	/*
972*4882a593Smuzhiyun 	 * If the calculated value is negative or 0, the fscl input is out of
973*4882a593Smuzhiyun 	 * range. Return error.
974*4882a593Smuzhiyun 	 */
975*4882a593Smuzhiyun 	if (!temp || (temp > (CDNS_I2C_DIVA_MAX * CDNS_I2C_DIVB_MAX)))
976*4882a593Smuzhiyun 		return -EINVAL;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	last_error = -1;
979*4882a593Smuzhiyun 	for (div_a = 0; div_a < CDNS_I2C_DIVA_MAX; div_a++) {
980*4882a593Smuzhiyun 		div_b = DIV_ROUND_UP(input_clk, 22 * fscl * (div_a + 1));
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 		if ((div_b < 1) || (div_b > CDNS_I2C_DIVB_MAX))
983*4882a593Smuzhiyun 			continue;
984*4882a593Smuzhiyun 		div_b--;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 		actual_fscl = input_clk / (22 * (div_a + 1) * (div_b + 1));
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 		if (actual_fscl > fscl)
989*4882a593Smuzhiyun 			continue;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 		current_error = ((actual_fscl > fscl) ? (actual_fscl - fscl) :
992*4882a593Smuzhiyun 							(fscl - actual_fscl));
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 		if (last_error > current_error) {
995*4882a593Smuzhiyun 			calc_div_a = div_a;
996*4882a593Smuzhiyun 			calc_div_b = div_b;
997*4882a593Smuzhiyun 			best_fscl = actual_fscl;
998*4882a593Smuzhiyun 			last_error = current_error;
999*4882a593Smuzhiyun 		}
1000*4882a593Smuzhiyun 	}
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	*a = calc_div_a;
1003*4882a593Smuzhiyun 	*b = calc_div_b;
1004*4882a593Smuzhiyun 	*f = best_fscl;
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	return 0;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun /**
1010*4882a593Smuzhiyun  * cdns_i2c_setclk - This function sets the serial clock rate for the I2C device
1011*4882a593Smuzhiyun  * @clk_in:	I2C clock input frequency in Hz
1012*4882a593Smuzhiyun  * @id:		Pointer to the I2C device structure
1013*4882a593Smuzhiyun  *
1014*4882a593Smuzhiyun  * The device must be idle rather than busy transferring data before setting
1015*4882a593Smuzhiyun  * these device options.
1016*4882a593Smuzhiyun  * The data rate is set by values in the control register.
1017*4882a593Smuzhiyun  * The formula for determining the correct register values is
1018*4882a593Smuzhiyun  *	Fscl = Fpclk/(22 x (divisor_a+1) x (divisor_b+1))
1019*4882a593Smuzhiyun  * See the hardware data sheet for a full explanation of setting the serial
1020*4882a593Smuzhiyun  * clock rate. The clock can not be faster than the input clock divide by 22.
1021*4882a593Smuzhiyun  * The two most common clock rates are 100KHz and 400KHz.
1022*4882a593Smuzhiyun  *
1023*4882a593Smuzhiyun  * Return: 0 on success, negative error otherwise
1024*4882a593Smuzhiyun  */
cdns_i2c_setclk(unsigned long clk_in,struct cdns_i2c * id)1025*4882a593Smuzhiyun static int cdns_i2c_setclk(unsigned long clk_in, struct cdns_i2c *id)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun 	unsigned int div_a, div_b;
1028*4882a593Smuzhiyun 	unsigned int ctrl_reg;
1029*4882a593Smuzhiyun 	int ret = 0;
1030*4882a593Smuzhiyun 	unsigned long fscl = id->i2c_clk;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	ret = cdns_i2c_calc_divs(&fscl, clk_in, &div_a, &div_b);
1033*4882a593Smuzhiyun 	if (ret)
1034*4882a593Smuzhiyun 		return ret;
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	ctrl_reg = cdns_i2c_readreg(CDNS_I2C_CR_OFFSET);
1037*4882a593Smuzhiyun 	ctrl_reg &= ~(CDNS_I2C_CR_DIVA_MASK | CDNS_I2C_CR_DIVB_MASK);
1038*4882a593Smuzhiyun 	ctrl_reg |= ((div_a << CDNS_I2C_CR_DIVA_SHIFT) |
1039*4882a593Smuzhiyun 			(div_b << CDNS_I2C_CR_DIVB_SHIFT));
1040*4882a593Smuzhiyun 	cdns_i2c_writereg(ctrl_reg, CDNS_I2C_CR_OFFSET);
1041*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
1042*4882a593Smuzhiyun 	id->ctrl_reg_diva_divb = ctrl_reg & (CDNS_I2C_CR_DIVA_MASK |
1043*4882a593Smuzhiyun 				 CDNS_I2C_CR_DIVB_MASK);
1044*4882a593Smuzhiyun #endif
1045*4882a593Smuzhiyun 	return 0;
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun /**
1049*4882a593Smuzhiyun  * cdns_i2c_clk_notifier_cb - Clock rate change callback
1050*4882a593Smuzhiyun  * @nb:		Pointer to notifier block
1051*4882a593Smuzhiyun  * @event:	Notification reason
1052*4882a593Smuzhiyun  * @data:	Pointer to notification data object
1053*4882a593Smuzhiyun  *
1054*4882a593Smuzhiyun  * This function is called when the cdns_i2c input clock frequency changes.
1055*4882a593Smuzhiyun  * The callback checks whether a valid bus frequency can be generated after the
1056*4882a593Smuzhiyun  * change. If so, the change is acknowledged, otherwise the change is aborted.
1057*4882a593Smuzhiyun  * New dividers are written to the HW in the pre- or post change notification
1058*4882a593Smuzhiyun  * depending on the scaling direction.
1059*4882a593Smuzhiyun  *
1060*4882a593Smuzhiyun  * Return:	NOTIFY_STOP if the rate change should be aborted, NOTIFY_OK
1061*4882a593Smuzhiyun  *		to acknowledge the change, NOTIFY_DONE if the notification is
1062*4882a593Smuzhiyun  *		considered irrelevant.
1063*4882a593Smuzhiyun  */
cdns_i2c_clk_notifier_cb(struct notifier_block * nb,unsigned long event,void * data)1064*4882a593Smuzhiyun static int cdns_i2c_clk_notifier_cb(struct notifier_block *nb, unsigned long
1065*4882a593Smuzhiyun 		event, void *data)
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun 	struct clk_notifier_data *ndata = data;
1068*4882a593Smuzhiyun 	struct cdns_i2c *id = to_cdns_i2c(nb);
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	if (pm_runtime_suspended(id->dev))
1071*4882a593Smuzhiyun 		return NOTIFY_OK;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	switch (event) {
1074*4882a593Smuzhiyun 	case PRE_RATE_CHANGE:
1075*4882a593Smuzhiyun 	{
1076*4882a593Smuzhiyun 		unsigned long input_clk = ndata->new_rate;
1077*4882a593Smuzhiyun 		unsigned long fscl = id->i2c_clk;
1078*4882a593Smuzhiyun 		unsigned int div_a, div_b;
1079*4882a593Smuzhiyun 		int ret;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 		ret = cdns_i2c_calc_divs(&fscl, input_clk, &div_a, &div_b);
1082*4882a593Smuzhiyun 		if (ret) {
1083*4882a593Smuzhiyun 			dev_warn(id->adap.dev.parent,
1084*4882a593Smuzhiyun 					"clock rate change rejected\n");
1085*4882a593Smuzhiyun 			return NOTIFY_STOP;
1086*4882a593Smuzhiyun 		}
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 		/* scale up */
1089*4882a593Smuzhiyun 		if (ndata->new_rate > ndata->old_rate)
1090*4882a593Smuzhiyun 			cdns_i2c_setclk(ndata->new_rate, id);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 		return NOTIFY_OK;
1093*4882a593Smuzhiyun 	}
1094*4882a593Smuzhiyun 	case POST_RATE_CHANGE:
1095*4882a593Smuzhiyun 		id->input_clk = ndata->new_rate;
1096*4882a593Smuzhiyun 		/* scale down */
1097*4882a593Smuzhiyun 		if (ndata->new_rate < ndata->old_rate)
1098*4882a593Smuzhiyun 			cdns_i2c_setclk(ndata->new_rate, id);
1099*4882a593Smuzhiyun 		return NOTIFY_OK;
1100*4882a593Smuzhiyun 	case ABORT_RATE_CHANGE:
1101*4882a593Smuzhiyun 		/* scale up */
1102*4882a593Smuzhiyun 		if (ndata->new_rate > ndata->old_rate)
1103*4882a593Smuzhiyun 			cdns_i2c_setclk(ndata->old_rate, id);
1104*4882a593Smuzhiyun 		return NOTIFY_OK;
1105*4882a593Smuzhiyun 	default:
1106*4882a593Smuzhiyun 		return NOTIFY_DONE;
1107*4882a593Smuzhiyun 	}
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun /**
1111*4882a593Smuzhiyun  * cdns_i2c_runtime_suspend -  Runtime suspend method for the driver
1112*4882a593Smuzhiyun  * @dev:	Address of the platform_device structure
1113*4882a593Smuzhiyun  *
1114*4882a593Smuzhiyun  * Put the driver into low power mode.
1115*4882a593Smuzhiyun  *
1116*4882a593Smuzhiyun  * Return: 0 always
1117*4882a593Smuzhiyun  */
cdns_i2c_runtime_suspend(struct device * dev)1118*4882a593Smuzhiyun static int __maybe_unused cdns_i2c_runtime_suspend(struct device *dev)
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun 	struct cdns_i2c *xi2c = dev_get_drvdata(dev);
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	clk_disable(xi2c->clk);
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	return 0;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun /**
1128*4882a593Smuzhiyun  * cdns_i2c_runtime_resume - Runtime resume
1129*4882a593Smuzhiyun  * @dev:	Address of the platform_device structure
1130*4882a593Smuzhiyun  *
1131*4882a593Smuzhiyun  * Runtime resume callback.
1132*4882a593Smuzhiyun  *
1133*4882a593Smuzhiyun  * Return: 0 on success and error value on error
1134*4882a593Smuzhiyun  */
cdns_i2c_runtime_resume(struct device * dev)1135*4882a593Smuzhiyun static int __maybe_unused cdns_i2c_runtime_resume(struct device *dev)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun 	struct cdns_i2c *xi2c = dev_get_drvdata(dev);
1138*4882a593Smuzhiyun 	int ret;
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	ret = clk_enable(xi2c->clk);
1141*4882a593Smuzhiyun 	if (ret) {
1142*4882a593Smuzhiyun 		dev_err(dev, "Cannot enable clock.\n");
1143*4882a593Smuzhiyun 		return ret;
1144*4882a593Smuzhiyun 	}
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	return 0;
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun static const struct dev_pm_ops cdns_i2c_dev_pm_ops = {
1150*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(cdns_i2c_runtime_suspend,
1151*4882a593Smuzhiyun 			   cdns_i2c_runtime_resume, NULL)
1152*4882a593Smuzhiyun };
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun static const struct cdns_platform_data r1p10_i2c_def = {
1155*4882a593Smuzhiyun 	.quirks = CDNS_I2C_BROKEN_HOLD_BIT,
1156*4882a593Smuzhiyun };
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun static const struct of_device_id cdns_i2c_of_match[] = {
1159*4882a593Smuzhiyun 	{ .compatible = "cdns,i2c-r1p10", .data = &r1p10_i2c_def },
1160*4882a593Smuzhiyun 	{ .compatible = "cdns,i2c-r1p14",},
1161*4882a593Smuzhiyun 	{ /* end of table */ }
1162*4882a593Smuzhiyun };
1163*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cdns_i2c_of_match);
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun /**
1166*4882a593Smuzhiyun  * cdns_i2c_probe - Platform registration call
1167*4882a593Smuzhiyun  * @pdev:	Handle to the platform device structure
1168*4882a593Smuzhiyun  *
1169*4882a593Smuzhiyun  * This function does all the memory allocation and registration for the i2c
1170*4882a593Smuzhiyun  * device. User can modify the address mode to 10 bit address mode using the
1171*4882a593Smuzhiyun  * ioctl call with option I2C_TENBIT.
1172*4882a593Smuzhiyun  *
1173*4882a593Smuzhiyun  * Return: 0 on success, negative error otherwise
1174*4882a593Smuzhiyun  */
cdns_i2c_probe(struct platform_device * pdev)1175*4882a593Smuzhiyun static int cdns_i2c_probe(struct platform_device *pdev)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun 	struct resource *r_mem;
1178*4882a593Smuzhiyun 	struct cdns_i2c *id;
1179*4882a593Smuzhiyun 	int ret;
1180*4882a593Smuzhiyun 	const struct of_device_id *match;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	id = devm_kzalloc(&pdev->dev, sizeof(*id), GFP_KERNEL);
1183*4882a593Smuzhiyun 	if (!id)
1184*4882a593Smuzhiyun 		return -ENOMEM;
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	id->dev = &pdev->dev;
1187*4882a593Smuzhiyun 	platform_set_drvdata(pdev, id);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	match = of_match_node(cdns_i2c_of_match, pdev->dev.of_node);
1190*4882a593Smuzhiyun 	if (match && match->data) {
1191*4882a593Smuzhiyun 		const struct cdns_platform_data *data = match->data;
1192*4882a593Smuzhiyun 		id->quirks = data->quirks;
1193*4882a593Smuzhiyun 	}
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	id->membase = devm_platform_get_and_ioremap_resource(pdev, 0, &r_mem);
1196*4882a593Smuzhiyun 	if (IS_ERR(id->membase))
1197*4882a593Smuzhiyun 		return PTR_ERR(id->membase);
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	ret = platform_get_irq(pdev, 0);
1200*4882a593Smuzhiyun 	if (ret < 0)
1201*4882a593Smuzhiyun 		return ret;
1202*4882a593Smuzhiyun 	id->irq = ret;
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	id->adap.owner = THIS_MODULE;
1205*4882a593Smuzhiyun 	id->adap.dev.of_node = pdev->dev.of_node;
1206*4882a593Smuzhiyun 	id->adap.algo = &cdns_i2c_algo;
1207*4882a593Smuzhiyun 	id->adap.timeout = CDNS_I2C_TIMEOUT;
1208*4882a593Smuzhiyun 	id->adap.retries = 3;		/* Default retry value. */
1209*4882a593Smuzhiyun 	id->adap.algo_data = id;
1210*4882a593Smuzhiyun 	id->adap.dev.parent = &pdev->dev;
1211*4882a593Smuzhiyun 	init_completion(&id->xfer_done);
1212*4882a593Smuzhiyun 	snprintf(id->adap.name, sizeof(id->adap.name),
1213*4882a593Smuzhiyun 		 "Cadence I2C at %08lx", (unsigned long)r_mem->start);
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	id->clk = devm_clk_get(&pdev->dev, NULL);
1216*4882a593Smuzhiyun 	if (IS_ERR(id->clk)) {
1217*4882a593Smuzhiyun 		if (PTR_ERR(id->clk) != -EPROBE_DEFER)
1218*4882a593Smuzhiyun 			dev_err(&pdev->dev, "input clock not found.\n");
1219*4882a593Smuzhiyun 		return PTR_ERR(id->clk);
1220*4882a593Smuzhiyun 	}
1221*4882a593Smuzhiyun 	ret = clk_prepare_enable(id->clk);
1222*4882a593Smuzhiyun 	if (ret)
1223*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unable to enable clock.\n");
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(id->dev, CNDS_I2C_PM_TIMEOUT);
1226*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(id->dev);
1227*4882a593Smuzhiyun 	pm_runtime_set_active(id->dev);
1228*4882a593Smuzhiyun 	pm_runtime_enable(id->dev);
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	id->clk_rate_change_nb.notifier_call = cdns_i2c_clk_notifier_cb;
1231*4882a593Smuzhiyun 	if (clk_notifier_register(id->clk, &id->clk_rate_change_nb))
1232*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "Unable to register clock notifier.\n");
1233*4882a593Smuzhiyun 	id->input_clk = clk_get_rate(id->clk);
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	ret = of_property_read_u32(pdev->dev.of_node, "clock-frequency",
1236*4882a593Smuzhiyun 			&id->i2c_clk);
1237*4882a593Smuzhiyun 	if (ret || (id->i2c_clk > I2C_MAX_FAST_MODE_FREQ))
1238*4882a593Smuzhiyun 		id->i2c_clk = I2C_MAX_STANDARD_MODE_FREQ;
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_SLAVE)
1241*4882a593Smuzhiyun 	/* Set initial mode to master */
1242*4882a593Smuzhiyun 	id->dev_mode = CDNS_I2C_MODE_MASTER;
1243*4882a593Smuzhiyun 	id->slave_state = CDNS_I2C_SLAVE_STATE_IDLE;
1244*4882a593Smuzhiyun #endif
1245*4882a593Smuzhiyun 	cdns_i2c_writereg(CDNS_I2C_CR_MASTER_EN_MASK, CDNS_I2C_CR_OFFSET);
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	ret = cdns_i2c_setclk(id->input_clk, id);
1248*4882a593Smuzhiyun 	if (ret) {
1249*4882a593Smuzhiyun 		dev_err(&pdev->dev, "invalid SCL clock: %u Hz\n", id->i2c_clk);
1250*4882a593Smuzhiyun 		ret = -EINVAL;
1251*4882a593Smuzhiyun 		goto err_clk_dis;
1252*4882a593Smuzhiyun 	}
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, id->irq, cdns_i2c_isr, 0,
1255*4882a593Smuzhiyun 				 DRIVER_NAME, id);
1256*4882a593Smuzhiyun 	if (ret) {
1257*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot get irq %d\n", id->irq);
1258*4882a593Smuzhiyun 		goto err_clk_dis;
1259*4882a593Smuzhiyun 	}
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	/*
1262*4882a593Smuzhiyun 	 * Cadence I2C controller has a bug wherein it generates
1263*4882a593Smuzhiyun 	 * invalid read transaction after HW timeout in master receiver mode.
1264*4882a593Smuzhiyun 	 * HW timeout is not used by this driver and the interrupt is disabled.
1265*4882a593Smuzhiyun 	 * But the feature itself cannot be disabled. Hence maximum value
1266*4882a593Smuzhiyun 	 * is written to this register to reduce the chances of error.
1267*4882a593Smuzhiyun 	 */
1268*4882a593Smuzhiyun 	cdns_i2c_writereg(CDNS_I2C_TIMEOUT_MAX, CDNS_I2C_TIME_OUT_OFFSET);
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	ret = i2c_add_adapter(&id->adap);
1271*4882a593Smuzhiyun 	if (ret < 0)
1272*4882a593Smuzhiyun 		goto err_clk_dis;
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	dev_info(&pdev->dev, "%u kHz mmio %08lx irq %d\n",
1275*4882a593Smuzhiyun 		 id->i2c_clk / 1000, (unsigned long)r_mem->start, id->irq);
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	return 0;
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun err_clk_dis:
1280*4882a593Smuzhiyun 	clk_notifier_unregister(id->clk, &id->clk_rate_change_nb);
1281*4882a593Smuzhiyun 	clk_disable_unprepare(id->clk);
1282*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1283*4882a593Smuzhiyun 	pm_runtime_set_suspended(&pdev->dev);
1284*4882a593Smuzhiyun 	return ret;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun /**
1288*4882a593Smuzhiyun  * cdns_i2c_remove - Unregister the device after releasing the resources
1289*4882a593Smuzhiyun  * @pdev:	Handle to the platform device structure
1290*4882a593Smuzhiyun  *
1291*4882a593Smuzhiyun  * This function frees all the resources allocated to the device.
1292*4882a593Smuzhiyun  *
1293*4882a593Smuzhiyun  * Return: 0 always
1294*4882a593Smuzhiyun  */
cdns_i2c_remove(struct platform_device * pdev)1295*4882a593Smuzhiyun static int cdns_i2c_remove(struct platform_device *pdev)
1296*4882a593Smuzhiyun {
1297*4882a593Smuzhiyun 	struct cdns_i2c *id = platform_get_drvdata(pdev);
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1300*4882a593Smuzhiyun 	pm_runtime_set_suspended(&pdev->dev);
1301*4882a593Smuzhiyun 	pm_runtime_dont_use_autosuspend(&pdev->dev);
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	i2c_del_adapter(&id->adap);
1304*4882a593Smuzhiyun 	clk_notifier_unregister(id->clk, &id->clk_rate_change_nb);
1305*4882a593Smuzhiyun 	clk_disable_unprepare(id->clk);
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	return 0;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun static struct platform_driver cdns_i2c_drv = {
1311*4882a593Smuzhiyun 	.driver = {
1312*4882a593Smuzhiyun 		.name  = DRIVER_NAME,
1313*4882a593Smuzhiyun 		.of_match_table = cdns_i2c_of_match,
1314*4882a593Smuzhiyun 		.pm = &cdns_i2c_dev_pm_ops,
1315*4882a593Smuzhiyun 	},
1316*4882a593Smuzhiyun 	.probe  = cdns_i2c_probe,
1317*4882a593Smuzhiyun 	.remove = cdns_i2c_remove,
1318*4882a593Smuzhiyun };
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun module_platform_driver(cdns_i2c_drv);
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun MODULE_AUTHOR("Xilinx Inc.");
1323*4882a593Smuzhiyun MODULE_DESCRIPTION("Cadence I2C bus driver");
1324*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1325