1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * BCM2835 master mode driver
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/clkdev.h>
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/completion.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/i2c.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define BCM2835_I2C_C 0x0
20*4882a593Smuzhiyun #define BCM2835_I2C_S 0x4
21*4882a593Smuzhiyun #define BCM2835_I2C_DLEN 0x8
22*4882a593Smuzhiyun #define BCM2835_I2C_A 0xc
23*4882a593Smuzhiyun #define BCM2835_I2C_FIFO 0x10
24*4882a593Smuzhiyun #define BCM2835_I2C_DIV 0x14
25*4882a593Smuzhiyun #define BCM2835_I2C_DEL 0x18
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun * 16-bit field for the number of SCL cycles to wait after rising SCL
28*4882a593Smuzhiyun * before deciding the slave is not responding. 0 disables the
29*4882a593Smuzhiyun * timeout detection.
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun #define BCM2835_I2C_CLKT 0x1c
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define BCM2835_I2C_C_READ BIT(0)
34*4882a593Smuzhiyun #define BCM2835_I2C_C_CLEAR BIT(4) /* bits 4 and 5 both clear */
35*4882a593Smuzhiyun #define BCM2835_I2C_C_ST BIT(7)
36*4882a593Smuzhiyun #define BCM2835_I2C_C_INTD BIT(8)
37*4882a593Smuzhiyun #define BCM2835_I2C_C_INTT BIT(9)
38*4882a593Smuzhiyun #define BCM2835_I2C_C_INTR BIT(10)
39*4882a593Smuzhiyun #define BCM2835_I2C_C_I2CEN BIT(15)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define BCM2835_I2C_S_TA BIT(0)
42*4882a593Smuzhiyun #define BCM2835_I2C_S_DONE BIT(1)
43*4882a593Smuzhiyun #define BCM2835_I2C_S_TXW BIT(2)
44*4882a593Smuzhiyun #define BCM2835_I2C_S_RXR BIT(3)
45*4882a593Smuzhiyun #define BCM2835_I2C_S_TXD BIT(4)
46*4882a593Smuzhiyun #define BCM2835_I2C_S_RXD BIT(5)
47*4882a593Smuzhiyun #define BCM2835_I2C_S_TXE BIT(6)
48*4882a593Smuzhiyun #define BCM2835_I2C_S_RXF BIT(7)
49*4882a593Smuzhiyun #define BCM2835_I2C_S_ERR BIT(8)
50*4882a593Smuzhiyun #define BCM2835_I2C_S_CLKT BIT(9)
51*4882a593Smuzhiyun #define BCM2835_I2C_S_LEN BIT(10) /* Fake bit for SW error reporting */
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define BCM2835_I2C_FEDL_SHIFT 16
54*4882a593Smuzhiyun #define BCM2835_I2C_REDL_SHIFT 0
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define BCM2835_I2C_CDIV_MIN 0x0002
57*4882a593Smuzhiyun #define BCM2835_I2C_CDIV_MAX 0xFFFE
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun struct bcm2835_i2c_dev {
60*4882a593Smuzhiyun struct device *dev;
61*4882a593Smuzhiyun void __iomem *regs;
62*4882a593Smuzhiyun int irq;
63*4882a593Smuzhiyun struct i2c_adapter adapter;
64*4882a593Smuzhiyun struct completion completion;
65*4882a593Smuzhiyun struct i2c_msg *curr_msg;
66*4882a593Smuzhiyun struct clk *bus_clk;
67*4882a593Smuzhiyun int num_msgs;
68*4882a593Smuzhiyun u32 msg_err;
69*4882a593Smuzhiyun u8 *msg_buf;
70*4882a593Smuzhiyun size_t msg_buf_remaining;
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
bcm2835_i2c_writel(struct bcm2835_i2c_dev * i2c_dev,u32 reg,u32 val)73*4882a593Smuzhiyun static inline void bcm2835_i2c_writel(struct bcm2835_i2c_dev *i2c_dev,
74*4882a593Smuzhiyun u32 reg, u32 val)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun writel(val, i2c_dev->regs + reg);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
bcm2835_i2c_readl(struct bcm2835_i2c_dev * i2c_dev,u32 reg)79*4882a593Smuzhiyun static inline u32 bcm2835_i2c_readl(struct bcm2835_i2c_dev *i2c_dev, u32 reg)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun return readl(i2c_dev->regs + reg);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define to_clk_bcm2835_i2c(_hw) container_of(_hw, struct clk_bcm2835_i2c, hw)
85*4882a593Smuzhiyun struct clk_bcm2835_i2c {
86*4882a593Smuzhiyun struct clk_hw hw;
87*4882a593Smuzhiyun struct bcm2835_i2c_dev *i2c_dev;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
clk_bcm2835_i2c_calc_divider(unsigned long rate,unsigned long parent_rate)90*4882a593Smuzhiyun static int clk_bcm2835_i2c_calc_divider(unsigned long rate,
91*4882a593Smuzhiyun unsigned long parent_rate)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun u32 divider = DIV_ROUND_UP(parent_rate, rate);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun * Per the datasheet, the register is always interpreted as an even
97*4882a593Smuzhiyun * number, by rounding down. In other words, the LSB is ignored. So,
98*4882a593Smuzhiyun * if the LSB is set, increment the divider to avoid any issue.
99*4882a593Smuzhiyun */
100*4882a593Smuzhiyun if (divider & 1)
101*4882a593Smuzhiyun divider++;
102*4882a593Smuzhiyun if ((divider < BCM2835_I2C_CDIV_MIN) ||
103*4882a593Smuzhiyun (divider > BCM2835_I2C_CDIV_MAX))
104*4882a593Smuzhiyun return -EINVAL;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun return divider;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
clk_bcm2835_i2c_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)109*4882a593Smuzhiyun static int clk_bcm2835_i2c_set_rate(struct clk_hw *hw, unsigned long rate,
110*4882a593Smuzhiyun unsigned long parent_rate)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct clk_bcm2835_i2c *div = to_clk_bcm2835_i2c(hw);
113*4882a593Smuzhiyun u32 redl, fedl;
114*4882a593Smuzhiyun u32 divider = clk_bcm2835_i2c_calc_divider(rate, parent_rate);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (divider == -EINVAL)
117*4882a593Smuzhiyun return -EINVAL;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun bcm2835_i2c_writel(div->i2c_dev, BCM2835_I2C_DIV, divider);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun * Number of core clocks to wait after falling edge before
123*4882a593Smuzhiyun * outputting the next data bit. Note that both FEDL and REDL
124*4882a593Smuzhiyun * can't be greater than CDIV/2.
125*4882a593Smuzhiyun */
126*4882a593Smuzhiyun fedl = max(divider / 16, 1u);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun * Number of core clocks to wait after rising edge before
130*4882a593Smuzhiyun * sampling the next incoming data bit.
131*4882a593Smuzhiyun */
132*4882a593Smuzhiyun redl = max(divider / 4, 1u);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun bcm2835_i2c_writel(div->i2c_dev, BCM2835_I2C_DEL,
135*4882a593Smuzhiyun (fedl << BCM2835_I2C_FEDL_SHIFT) |
136*4882a593Smuzhiyun (redl << BCM2835_I2C_REDL_SHIFT));
137*4882a593Smuzhiyun return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
clk_bcm2835_i2c_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)140*4882a593Smuzhiyun static long clk_bcm2835_i2c_round_rate(struct clk_hw *hw, unsigned long rate,
141*4882a593Smuzhiyun unsigned long *parent_rate)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun u32 divider = clk_bcm2835_i2c_calc_divider(rate, *parent_rate);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return DIV_ROUND_UP(*parent_rate, divider);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
clk_bcm2835_i2c_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)148*4882a593Smuzhiyun static unsigned long clk_bcm2835_i2c_recalc_rate(struct clk_hw *hw,
149*4882a593Smuzhiyun unsigned long parent_rate)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun struct clk_bcm2835_i2c *div = to_clk_bcm2835_i2c(hw);
152*4882a593Smuzhiyun u32 divider = bcm2835_i2c_readl(div->i2c_dev, BCM2835_I2C_DIV);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return DIV_ROUND_UP(parent_rate, divider);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun static const struct clk_ops clk_bcm2835_i2c_ops = {
158*4882a593Smuzhiyun .set_rate = clk_bcm2835_i2c_set_rate,
159*4882a593Smuzhiyun .round_rate = clk_bcm2835_i2c_round_rate,
160*4882a593Smuzhiyun .recalc_rate = clk_bcm2835_i2c_recalc_rate,
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
bcm2835_i2c_register_div(struct device * dev,struct clk * mclk,struct bcm2835_i2c_dev * i2c_dev)163*4882a593Smuzhiyun static struct clk *bcm2835_i2c_register_div(struct device *dev,
164*4882a593Smuzhiyun struct clk *mclk,
165*4882a593Smuzhiyun struct bcm2835_i2c_dev *i2c_dev)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun struct clk_init_data init;
168*4882a593Smuzhiyun struct clk_bcm2835_i2c *priv;
169*4882a593Smuzhiyun char name[32];
170*4882a593Smuzhiyun const char *mclk_name;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun snprintf(name, sizeof(name), "%s_div", dev_name(dev));
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun mclk_name = __clk_get_name(mclk);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun init.ops = &clk_bcm2835_i2c_ops;
177*4882a593Smuzhiyun init.name = name;
178*4882a593Smuzhiyun init.parent_names = (const char* []) { mclk_name };
179*4882a593Smuzhiyun init.num_parents = 1;
180*4882a593Smuzhiyun init.flags = 0;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(struct clk_bcm2835_i2c), GFP_KERNEL);
183*4882a593Smuzhiyun if (priv == NULL)
184*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun priv->hw.init = &init;
187*4882a593Smuzhiyun priv->i2c_dev = i2c_dev;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun clk_hw_register_clkdev(&priv->hw, "div", dev_name(dev));
190*4882a593Smuzhiyun return devm_clk_register(dev, &priv->hw);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
bcm2835_fill_txfifo(struct bcm2835_i2c_dev * i2c_dev)193*4882a593Smuzhiyun static void bcm2835_fill_txfifo(struct bcm2835_i2c_dev *i2c_dev)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun u32 val;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun while (i2c_dev->msg_buf_remaining) {
198*4882a593Smuzhiyun val = bcm2835_i2c_readl(i2c_dev, BCM2835_I2C_S);
199*4882a593Smuzhiyun if (!(val & BCM2835_I2C_S_TXD))
200*4882a593Smuzhiyun break;
201*4882a593Smuzhiyun bcm2835_i2c_writel(i2c_dev, BCM2835_I2C_FIFO,
202*4882a593Smuzhiyun *i2c_dev->msg_buf);
203*4882a593Smuzhiyun i2c_dev->msg_buf++;
204*4882a593Smuzhiyun i2c_dev->msg_buf_remaining--;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
bcm2835_drain_rxfifo(struct bcm2835_i2c_dev * i2c_dev)208*4882a593Smuzhiyun static void bcm2835_drain_rxfifo(struct bcm2835_i2c_dev *i2c_dev)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun u32 val;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun while (i2c_dev->msg_buf_remaining) {
213*4882a593Smuzhiyun val = bcm2835_i2c_readl(i2c_dev, BCM2835_I2C_S);
214*4882a593Smuzhiyun if (!(val & BCM2835_I2C_S_RXD))
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun *i2c_dev->msg_buf = bcm2835_i2c_readl(i2c_dev,
217*4882a593Smuzhiyun BCM2835_I2C_FIFO);
218*4882a593Smuzhiyun i2c_dev->msg_buf++;
219*4882a593Smuzhiyun i2c_dev->msg_buf_remaining--;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun * Repeated Start Condition (Sr)
225*4882a593Smuzhiyun * The BCM2835 ARM Peripherals datasheet mentions a way to trigger a Sr when it
226*4882a593Smuzhiyun * talks about reading from a slave with 10 bit address. This is achieved by
227*4882a593Smuzhiyun * issuing a write, poll the I2CS.TA flag and wait for it to be set, and then
228*4882a593Smuzhiyun * issue a read.
229*4882a593Smuzhiyun * A comment in https://github.com/raspberrypi/linux/issues/254 shows how the
230*4882a593Smuzhiyun * firmware actually does it using polling and says that it's a workaround for
231*4882a593Smuzhiyun * a problem in the state machine.
232*4882a593Smuzhiyun * It turns out that it is possible to use the TXW interrupt to know when the
233*4882a593Smuzhiyun * transfer is active, provided the FIFO has not been prefilled.
234*4882a593Smuzhiyun */
235*4882a593Smuzhiyun
bcm2835_i2c_start_transfer(struct bcm2835_i2c_dev * i2c_dev)236*4882a593Smuzhiyun static void bcm2835_i2c_start_transfer(struct bcm2835_i2c_dev *i2c_dev)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun u32 c = BCM2835_I2C_C_ST | BCM2835_I2C_C_I2CEN;
239*4882a593Smuzhiyun struct i2c_msg *msg = i2c_dev->curr_msg;
240*4882a593Smuzhiyun bool last_msg = (i2c_dev->num_msgs == 1);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (!i2c_dev->num_msgs)
243*4882a593Smuzhiyun return;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun i2c_dev->num_msgs--;
246*4882a593Smuzhiyun i2c_dev->msg_buf = msg->buf;
247*4882a593Smuzhiyun i2c_dev->msg_buf_remaining = msg->len;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (msg->flags & I2C_M_RD)
250*4882a593Smuzhiyun c |= BCM2835_I2C_C_READ | BCM2835_I2C_C_INTR;
251*4882a593Smuzhiyun else
252*4882a593Smuzhiyun c |= BCM2835_I2C_C_INTT;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun if (last_msg)
255*4882a593Smuzhiyun c |= BCM2835_I2C_C_INTD;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun bcm2835_i2c_writel(i2c_dev, BCM2835_I2C_A, msg->addr);
258*4882a593Smuzhiyun bcm2835_i2c_writel(i2c_dev, BCM2835_I2C_DLEN, msg->len);
259*4882a593Smuzhiyun bcm2835_i2c_writel(i2c_dev, BCM2835_I2C_C, c);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
bcm2835_i2c_finish_transfer(struct bcm2835_i2c_dev * i2c_dev)262*4882a593Smuzhiyun static void bcm2835_i2c_finish_transfer(struct bcm2835_i2c_dev *i2c_dev)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun i2c_dev->curr_msg = NULL;
265*4882a593Smuzhiyun i2c_dev->num_msgs = 0;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun i2c_dev->msg_buf = NULL;
268*4882a593Smuzhiyun i2c_dev->msg_buf_remaining = 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /*
272*4882a593Smuzhiyun * Note about I2C_C_CLEAR on error:
273*4882a593Smuzhiyun * The I2C_C_CLEAR on errors will take some time to resolve -- if you were in
274*4882a593Smuzhiyun * non-idle state and I2C_C_READ, it sets an abort_rx flag and runs through
275*4882a593Smuzhiyun * the state machine to send a NACK and a STOP. Since we're setting CLEAR
276*4882a593Smuzhiyun * without I2CEN, that NACK will be hanging around queued up for next time
277*4882a593Smuzhiyun * we start the engine.
278*4882a593Smuzhiyun */
279*4882a593Smuzhiyun
bcm2835_i2c_isr(int this_irq,void * data)280*4882a593Smuzhiyun static irqreturn_t bcm2835_i2c_isr(int this_irq, void *data)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun struct bcm2835_i2c_dev *i2c_dev = data;
283*4882a593Smuzhiyun u32 val, err;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun val = bcm2835_i2c_readl(i2c_dev, BCM2835_I2C_S);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun err = val & (BCM2835_I2C_S_CLKT | BCM2835_I2C_S_ERR);
288*4882a593Smuzhiyun if (err) {
289*4882a593Smuzhiyun i2c_dev->msg_err = err;
290*4882a593Smuzhiyun goto complete;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (val & BCM2835_I2C_S_DONE) {
294*4882a593Smuzhiyun if (!i2c_dev->curr_msg) {
295*4882a593Smuzhiyun dev_err(i2c_dev->dev, "Got unexpected interrupt (from firmware?)\n");
296*4882a593Smuzhiyun } else if (i2c_dev->curr_msg->flags & I2C_M_RD) {
297*4882a593Smuzhiyun bcm2835_drain_rxfifo(i2c_dev);
298*4882a593Smuzhiyun val = bcm2835_i2c_readl(i2c_dev, BCM2835_I2C_S);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if ((val & BCM2835_I2C_S_RXD) || i2c_dev->msg_buf_remaining)
302*4882a593Smuzhiyun i2c_dev->msg_err = BCM2835_I2C_S_LEN;
303*4882a593Smuzhiyun else
304*4882a593Smuzhiyun i2c_dev->msg_err = 0;
305*4882a593Smuzhiyun goto complete;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (val & BCM2835_I2C_S_TXW) {
309*4882a593Smuzhiyun if (!i2c_dev->msg_buf_remaining) {
310*4882a593Smuzhiyun i2c_dev->msg_err = val | BCM2835_I2C_S_LEN;
311*4882a593Smuzhiyun goto complete;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun bcm2835_fill_txfifo(i2c_dev);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (i2c_dev->num_msgs && !i2c_dev->msg_buf_remaining) {
317*4882a593Smuzhiyun i2c_dev->curr_msg++;
318*4882a593Smuzhiyun bcm2835_i2c_start_transfer(i2c_dev);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun return IRQ_HANDLED;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (val & BCM2835_I2C_S_RXR) {
325*4882a593Smuzhiyun if (!i2c_dev->msg_buf_remaining) {
326*4882a593Smuzhiyun i2c_dev->msg_err = val | BCM2835_I2C_S_LEN;
327*4882a593Smuzhiyun goto complete;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun bcm2835_drain_rxfifo(i2c_dev);
331*4882a593Smuzhiyun return IRQ_HANDLED;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun return IRQ_NONE;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun complete:
337*4882a593Smuzhiyun bcm2835_i2c_writel(i2c_dev, BCM2835_I2C_C, BCM2835_I2C_C_CLEAR);
338*4882a593Smuzhiyun bcm2835_i2c_writel(i2c_dev, BCM2835_I2C_S, BCM2835_I2C_S_CLKT |
339*4882a593Smuzhiyun BCM2835_I2C_S_ERR | BCM2835_I2C_S_DONE);
340*4882a593Smuzhiyun complete(&i2c_dev->completion);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun return IRQ_HANDLED;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
bcm2835_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg msgs[],int num)345*4882a593Smuzhiyun static int bcm2835_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[],
346*4882a593Smuzhiyun int num)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun struct bcm2835_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
349*4882a593Smuzhiyun unsigned long time_left;
350*4882a593Smuzhiyun int i;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun for (i = 0; i < (num - 1); i++)
353*4882a593Smuzhiyun if (msgs[i].flags & I2C_M_RD) {
354*4882a593Smuzhiyun dev_warn_once(i2c_dev->dev,
355*4882a593Smuzhiyun "only one read message supported, has to be last\n");
356*4882a593Smuzhiyun return -EOPNOTSUPP;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun i2c_dev->curr_msg = msgs;
360*4882a593Smuzhiyun i2c_dev->num_msgs = num;
361*4882a593Smuzhiyun reinit_completion(&i2c_dev->completion);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun bcm2835_i2c_start_transfer(i2c_dev);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun time_left = wait_for_completion_timeout(&i2c_dev->completion,
366*4882a593Smuzhiyun adap->timeout);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun bcm2835_i2c_finish_transfer(i2c_dev);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun if (!time_left) {
371*4882a593Smuzhiyun bcm2835_i2c_writel(i2c_dev, BCM2835_I2C_C,
372*4882a593Smuzhiyun BCM2835_I2C_C_CLEAR);
373*4882a593Smuzhiyun dev_err(i2c_dev->dev, "i2c transfer timed out\n");
374*4882a593Smuzhiyun return -ETIMEDOUT;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun if (!i2c_dev->msg_err)
378*4882a593Smuzhiyun return num;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun dev_dbg(i2c_dev->dev, "i2c transfer failed: %x\n", i2c_dev->msg_err);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if (i2c_dev->msg_err & BCM2835_I2C_S_ERR)
383*4882a593Smuzhiyun return -EREMOTEIO;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun return -EIO;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
bcm2835_i2c_func(struct i2c_adapter * adap)388*4882a593Smuzhiyun static u32 bcm2835_i2c_func(struct i2c_adapter *adap)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun static const struct i2c_algorithm bcm2835_i2c_algo = {
394*4882a593Smuzhiyun .master_xfer = bcm2835_i2c_xfer,
395*4882a593Smuzhiyun .functionality = bcm2835_i2c_func,
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /*
399*4882a593Smuzhiyun * The BCM2835 was reported to have problems with clock stretching:
400*4882a593Smuzhiyun * https://www.advamation.com/knowhow/raspberrypi/rpi-i2c-bug.html
401*4882a593Smuzhiyun * https://www.raspberrypi.org/forums/viewtopic.php?p=146272
402*4882a593Smuzhiyun */
403*4882a593Smuzhiyun static const struct i2c_adapter_quirks bcm2835_i2c_quirks = {
404*4882a593Smuzhiyun .flags = I2C_AQ_NO_CLK_STRETCH,
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun
bcm2835_i2c_probe(struct platform_device * pdev)407*4882a593Smuzhiyun static int bcm2835_i2c_probe(struct platform_device *pdev)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun struct bcm2835_i2c_dev *i2c_dev;
410*4882a593Smuzhiyun struct resource *mem, *irq;
411*4882a593Smuzhiyun int ret;
412*4882a593Smuzhiyun struct i2c_adapter *adap;
413*4882a593Smuzhiyun struct clk *mclk;
414*4882a593Smuzhiyun u32 bus_clk_rate;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun i2c_dev = devm_kzalloc(&pdev->dev, sizeof(*i2c_dev), GFP_KERNEL);
417*4882a593Smuzhiyun if (!i2c_dev)
418*4882a593Smuzhiyun return -ENOMEM;
419*4882a593Smuzhiyun platform_set_drvdata(pdev, i2c_dev);
420*4882a593Smuzhiyun i2c_dev->dev = &pdev->dev;
421*4882a593Smuzhiyun init_completion(&i2c_dev->completion);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
424*4882a593Smuzhiyun i2c_dev->regs = devm_ioremap_resource(&pdev->dev, mem);
425*4882a593Smuzhiyun if (IS_ERR(i2c_dev->regs))
426*4882a593Smuzhiyun return PTR_ERR(i2c_dev->regs);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun mclk = devm_clk_get(&pdev->dev, NULL);
429*4882a593Smuzhiyun if (IS_ERR(mclk))
430*4882a593Smuzhiyun return dev_err_probe(&pdev->dev, PTR_ERR(mclk),
431*4882a593Smuzhiyun "Could not get clock\n");
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun i2c_dev->bus_clk = bcm2835_i2c_register_div(&pdev->dev, mclk, i2c_dev);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun if (IS_ERR(i2c_dev->bus_clk)) {
436*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not register clock\n");
437*4882a593Smuzhiyun return PTR_ERR(i2c_dev->bus_clk);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun ret = of_property_read_u32(pdev->dev.of_node, "clock-frequency",
441*4882a593Smuzhiyun &bus_clk_rate);
442*4882a593Smuzhiyun if (ret < 0) {
443*4882a593Smuzhiyun dev_warn(&pdev->dev,
444*4882a593Smuzhiyun "Could not read clock-frequency property\n");
445*4882a593Smuzhiyun bus_clk_rate = I2C_MAX_STANDARD_MODE_FREQ;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun ret = clk_set_rate_exclusive(i2c_dev->bus_clk, bus_clk_rate);
449*4882a593Smuzhiyun if (ret < 0) {
450*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not set clock frequency\n");
451*4882a593Smuzhiyun return ret;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun ret = clk_prepare_enable(i2c_dev->bus_clk);
455*4882a593Smuzhiyun if (ret) {
456*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't prepare clock");
457*4882a593Smuzhiyun return ret;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
461*4882a593Smuzhiyun if (!irq) {
462*4882a593Smuzhiyun dev_err(&pdev->dev, "No IRQ resource\n");
463*4882a593Smuzhiyun return -ENODEV;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun i2c_dev->irq = irq->start;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun ret = request_irq(i2c_dev->irq, bcm2835_i2c_isr, IRQF_SHARED,
468*4882a593Smuzhiyun dev_name(&pdev->dev), i2c_dev);
469*4882a593Smuzhiyun if (ret) {
470*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not request IRQ\n");
471*4882a593Smuzhiyun return -ENODEV;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun adap = &i2c_dev->adapter;
475*4882a593Smuzhiyun i2c_set_adapdata(adap, i2c_dev);
476*4882a593Smuzhiyun adap->owner = THIS_MODULE;
477*4882a593Smuzhiyun adap->class = I2C_CLASS_DEPRECATED;
478*4882a593Smuzhiyun snprintf(adap->name, sizeof(adap->name), "bcm2835 (%s)",
479*4882a593Smuzhiyun of_node_full_name(pdev->dev.of_node));
480*4882a593Smuzhiyun adap->algo = &bcm2835_i2c_algo;
481*4882a593Smuzhiyun adap->dev.parent = &pdev->dev;
482*4882a593Smuzhiyun adap->dev.of_node = pdev->dev.of_node;
483*4882a593Smuzhiyun adap->quirks = of_device_get_match_data(&pdev->dev);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /*
486*4882a593Smuzhiyun * Disable the hardware clock stretching timeout. SMBUS
487*4882a593Smuzhiyun * specifies a limit for how long the device can stretch the
488*4882a593Smuzhiyun * clock, but core I2C doesn't.
489*4882a593Smuzhiyun */
490*4882a593Smuzhiyun bcm2835_i2c_writel(i2c_dev, BCM2835_I2C_CLKT, 0);
491*4882a593Smuzhiyun bcm2835_i2c_writel(i2c_dev, BCM2835_I2C_C, 0);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun ret = i2c_add_adapter(adap);
494*4882a593Smuzhiyun if (ret)
495*4882a593Smuzhiyun free_irq(i2c_dev->irq, i2c_dev);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun return ret;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
bcm2835_i2c_remove(struct platform_device * pdev)500*4882a593Smuzhiyun static int bcm2835_i2c_remove(struct platform_device *pdev)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun struct bcm2835_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun clk_rate_exclusive_put(i2c_dev->bus_clk);
505*4882a593Smuzhiyun clk_disable_unprepare(i2c_dev->bus_clk);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun free_irq(i2c_dev->irq, i2c_dev);
508*4882a593Smuzhiyun i2c_del_adapter(&i2c_dev->adapter);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun return 0;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun static const struct of_device_id bcm2835_i2c_of_match[] = {
514*4882a593Smuzhiyun { .compatible = "brcm,bcm2711-i2c" },
515*4882a593Smuzhiyun { .compatible = "brcm,bcm2835-i2c", .data = &bcm2835_i2c_quirks },
516*4882a593Smuzhiyun {},
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, bcm2835_i2c_of_match);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun static struct platform_driver bcm2835_i2c_driver = {
521*4882a593Smuzhiyun .probe = bcm2835_i2c_probe,
522*4882a593Smuzhiyun .remove = bcm2835_i2c_remove,
523*4882a593Smuzhiyun .driver = {
524*4882a593Smuzhiyun .name = "i2c-bcm2835",
525*4882a593Smuzhiyun .of_match_table = bcm2835_i2c_of_match,
526*4882a593Smuzhiyun },
527*4882a593Smuzhiyun };
528*4882a593Smuzhiyun module_platform_driver(bcm2835_i2c_driver);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun MODULE_AUTHOR("Stephen Warren <swarren@wwwdotorg.org>");
531*4882a593Smuzhiyun MODULE_DESCRIPTION("BCM2835 I2C bus adapter");
532*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
533*4882a593Smuzhiyun MODULE_ALIAS("platform:i2c-bcm2835");
534