xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-bcm-kona.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2013 Broadcom Corporation
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
5*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License as
6*4882a593Smuzhiyun  * published by the Free Software Foundation version 2.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
9*4882a593Smuzhiyun  * kind, whether express or implied; without even the implied warranty
10*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
11*4882a593Smuzhiyun  * GNU General Public License for more details.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/sched.h>
18*4882a593Smuzhiyun #include <linux/i2c.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/clk.h>
22*4882a593Smuzhiyun #include <linux/io.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* Hardware register offsets and field defintions */
26*4882a593Smuzhiyun #define CS_OFFSET				0x00000020
27*4882a593Smuzhiyun #define CS_ACK_SHIFT				3
28*4882a593Smuzhiyun #define CS_ACK_MASK				0x00000008
29*4882a593Smuzhiyun #define CS_ACK_CMD_GEN_START			0x00000000
30*4882a593Smuzhiyun #define CS_ACK_CMD_GEN_RESTART			0x00000001
31*4882a593Smuzhiyun #define CS_CMD_SHIFT				1
32*4882a593Smuzhiyun #define CS_CMD_CMD_NO_ACTION			0x00000000
33*4882a593Smuzhiyun #define CS_CMD_CMD_START_RESTART		0x00000001
34*4882a593Smuzhiyun #define CS_CMD_CMD_STOP				0x00000002
35*4882a593Smuzhiyun #define CS_EN_SHIFT				0
36*4882a593Smuzhiyun #define CS_EN_CMD_ENABLE_BSC			0x00000001
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define TIM_OFFSET				0x00000024
39*4882a593Smuzhiyun #define TIM_PRESCALE_SHIFT			6
40*4882a593Smuzhiyun #define TIM_P_SHIFT				3
41*4882a593Smuzhiyun #define TIM_NO_DIV_SHIFT			2
42*4882a593Smuzhiyun #define TIM_DIV_SHIFT				0
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define DAT_OFFSET				0x00000028
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define TOUT_OFFSET				0x0000002c
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define TXFCR_OFFSET				0x0000003c
49*4882a593Smuzhiyun #define TXFCR_FIFO_FLUSH_MASK			0x00000080
50*4882a593Smuzhiyun #define TXFCR_FIFO_EN_MASK			0x00000040
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define IER_OFFSET				0x00000044
53*4882a593Smuzhiyun #define IER_READ_COMPLETE_INT_MASK		0x00000010
54*4882a593Smuzhiyun #define IER_I2C_INT_EN_MASK			0x00000008
55*4882a593Smuzhiyun #define IER_FIFO_INT_EN_MASK			0x00000002
56*4882a593Smuzhiyun #define IER_NOACK_EN_MASK			0x00000001
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define ISR_OFFSET				0x00000048
59*4882a593Smuzhiyun #define ISR_RESERVED_MASK			0xffffff60
60*4882a593Smuzhiyun #define ISR_CMDBUSY_MASK			0x00000080
61*4882a593Smuzhiyun #define ISR_READ_COMPLETE_MASK			0x00000010
62*4882a593Smuzhiyun #define ISR_SES_DONE_MASK			0x00000008
63*4882a593Smuzhiyun #define ISR_ERR_MASK				0x00000004
64*4882a593Smuzhiyun #define ISR_TXFIFOEMPTY_MASK			0x00000002
65*4882a593Smuzhiyun #define ISR_NOACK_MASK				0x00000001
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define CLKEN_OFFSET				0x0000004C
68*4882a593Smuzhiyun #define CLKEN_AUTOSENSE_OFF_MASK		0x00000080
69*4882a593Smuzhiyun #define CLKEN_M_SHIFT				4
70*4882a593Smuzhiyun #define CLKEN_N_SHIFT				1
71*4882a593Smuzhiyun #define CLKEN_CLKEN_MASK			0x00000001
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define FIFO_STATUS_OFFSET			0x00000054
74*4882a593Smuzhiyun #define FIFO_STATUS_RXFIFO_EMPTY_MASK		0x00000004
75*4882a593Smuzhiyun #define FIFO_STATUS_TXFIFO_EMPTY_MASK		0x00000010
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define HSTIM_OFFSET				0x00000058
78*4882a593Smuzhiyun #define HSTIM_HS_MODE_MASK			0x00008000
79*4882a593Smuzhiyun #define HSTIM_HS_HOLD_SHIFT			10
80*4882a593Smuzhiyun #define HSTIM_HS_HIGH_PHASE_SHIFT		5
81*4882a593Smuzhiyun #define HSTIM_HS_SETUP_SHIFT			0
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define PADCTL_OFFSET				0x0000005c
84*4882a593Smuzhiyun #define PADCTL_PAD_OUT_EN_MASK			0x00000004
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define RXFCR_OFFSET				0x00000068
87*4882a593Smuzhiyun #define RXFCR_NACK_EN_SHIFT			7
88*4882a593Smuzhiyun #define RXFCR_READ_COUNT_SHIFT			0
89*4882a593Smuzhiyun #define RXFIFORDOUT_OFFSET			0x0000006c
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* Locally used constants */
92*4882a593Smuzhiyun #define MAX_RX_FIFO_SIZE		64U /* bytes */
93*4882a593Smuzhiyun #define MAX_TX_FIFO_SIZE		64U /* bytes */
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define STD_EXT_CLK_FREQ		13000000UL
96*4882a593Smuzhiyun #define HS_EXT_CLK_FREQ			104000000UL
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define MASTERCODE			0x08 /* Mastercodes are 0000_1xxxb */
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define I2C_TIMEOUT			100 /* msecs */
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /* Operations that can be commanded to the controller */
103*4882a593Smuzhiyun enum bcm_kona_cmd_t {
104*4882a593Smuzhiyun 	BCM_CMD_NOACTION = 0,
105*4882a593Smuzhiyun 	BCM_CMD_START,
106*4882a593Smuzhiyun 	BCM_CMD_RESTART,
107*4882a593Smuzhiyun 	BCM_CMD_STOP,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun enum bus_speed_index {
111*4882a593Smuzhiyun 	BCM_SPD_100K = 0,
112*4882a593Smuzhiyun 	BCM_SPD_400K,
113*4882a593Smuzhiyun 	BCM_SPD_1MHZ,
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun enum hs_bus_speed_index {
117*4882a593Smuzhiyun 	BCM_SPD_3P4MHZ = 0,
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* Internal divider settings for standard mode, fast mode and fast mode plus */
121*4882a593Smuzhiyun struct bus_speed_cfg {
122*4882a593Smuzhiyun 	uint8_t time_m;		/* Number of cycles for setup time */
123*4882a593Smuzhiyun 	uint8_t time_n;		/* Number of cycles for hold time */
124*4882a593Smuzhiyun 	uint8_t prescale;	/* Prescale divider */
125*4882a593Smuzhiyun 	uint8_t time_p;		/* Timing coefficient */
126*4882a593Smuzhiyun 	uint8_t no_div;		/* Disable clock divider */
127*4882a593Smuzhiyun 	uint8_t time_div;	/* Post-prescale divider */
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /* Internal divider settings for high-speed mode */
131*4882a593Smuzhiyun struct hs_bus_speed_cfg {
132*4882a593Smuzhiyun 	uint8_t hs_hold;	/* Number of clock cycles SCL stays low until
133*4882a593Smuzhiyun 				   the end of bit period */
134*4882a593Smuzhiyun 	uint8_t hs_high_phase;	/* Number of clock cycles SCL stays high
135*4882a593Smuzhiyun 				   before it falls */
136*4882a593Smuzhiyun 	uint8_t hs_setup;	/* Number of clock cycles SCL stays low
137*4882a593Smuzhiyun 				   before it rises  */
138*4882a593Smuzhiyun 	uint8_t prescale;	/* Prescale divider */
139*4882a593Smuzhiyun 	uint8_t time_p;		/* Timing coefficient */
140*4882a593Smuzhiyun 	uint8_t no_div;		/* Disable clock divider */
141*4882a593Smuzhiyun 	uint8_t time_div;	/* Post-prescale divider */
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun static const struct bus_speed_cfg std_cfg_table[] = {
145*4882a593Smuzhiyun 	[BCM_SPD_100K] = {0x01, 0x01, 0x03, 0x06, 0x00, 0x02},
146*4882a593Smuzhiyun 	[BCM_SPD_400K] = {0x05, 0x01, 0x03, 0x05, 0x01, 0x02},
147*4882a593Smuzhiyun 	[BCM_SPD_1MHZ] = {0x01, 0x01, 0x03, 0x01, 0x01, 0x03},
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun static const struct hs_bus_speed_cfg hs_cfg_table[] = {
151*4882a593Smuzhiyun 	[BCM_SPD_3P4MHZ] = {0x01, 0x08, 0x14, 0x00, 0x06, 0x01, 0x00},
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun struct bcm_kona_i2c_dev {
155*4882a593Smuzhiyun 	struct device *device;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	void __iomem *base;
158*4882a593Smuzhiyun 	int irq;
159*4882a593Smuzhiyun 	struct clk *external_clk;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	struct i2c_adapter adapter;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	struct completion done;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	const struct bus_speed_cfg *std_cfg;
166*4882a593Smuzhiyun 	const struct hs_bus_speed_cfg *hs_cfg;
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
bcm_kona_i2c_send_cmd_to_ctrl(struct bcm_kona_i2c_dev * dev,enum bcm_kona_cmd_t cmd)169*4882a593Smuzhiyun static void bcm_kona_i2c_send_cmd_to_ctrl(struct bcm_kona_i2c_dev *dev,
170*4882a593Smuzhiyun 					  enum bcm_kona_cmd_t cmd)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	dev_dbg(dev->device, "%s, %d\n", __func__, cmd);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	switch (cmd) {
175*4882a593Smuzhiyun 	case BCM_CMD_NOACTION:
176*4882a593Smuzhiyun 		writel((CS_CMD_CMD_NO_ACTION << CS_CMD_SHIFT) |
177*4882a593Smuzhiyun 		       (CS_EN_CMD_ENABLE_BSC << CS_EN_SHIFT),
178*4882a593Smuzhiyun 		       dev->base + CS_OFFSET);
179*4882a593Smuzhiyun 		break;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	case BCM_CMD_START:
182*4882a593Smuzhiyun 		writel((CS_ACK_CMD_GEN_START << CS_ACK_SHIFT) |
183*4882a593Smuzhiyun 		       (CS_CMD_CMD_START_RESTART << CS_CMD_SHIFT) |
184*4882a593Smuzhiyun 		       (CS_EN_CMD_ENABLE_BSC << CS_EN_SHIFT),
185*4882a593Smuzhiyun 		       dev->base + CS_OFFSET);
186*4882a593Smuzhiyun 		break;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	case BCM_CMD_RESTART:
189*4882a593Smuzhiyun 		writel((CS_ACK_CMD_GEN_RESTART << CS_ACK_SHIFT) |
190*4882a593Smuzhiyun 		       (CS_CMD_CMD_START_RESTART << CS_CMD_SHIFT) |
191*4882a593Smuzhiyun 		       (CS_EN_CMD_ENABLE_BSC << CS_EN_SHIFT),
192*4882a593Smuzhiyun 		       dev->base + CS_OFFSET);
193*4882a593Smuzhiyun 		break;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	case BCM_CMD_STOP:
196*4882a593Smuzhiyun 		writel((CS_CMD_CMD_STOP << CS_CMD_SHIFT) |
197*4882a593Smuzhiyun 		       (CS_EN_CMD_ENABLE_BSC << CS_EN_SHIFT),
198*4882a593Smuzhiyun 		       dev->base + CS_OFFSET);
199*4882a593Smuzhiyun 		break;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	default:
202*4882a593Smuzhiyun 		dev_err(dev->device, "Unknown command %d\n", cmd);
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
bcm_kona_i2c_enable_clock(struct bcm_kona_i2c_dev * dev)206*4882a593Smuzhiyun static void bcm_kona_i2c_enable_clock(struct bcm_kona_i2c_dev *dev)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	writel(readl(dev->base + CLKEN_OFFSET) | CLKEN_CLKEN_MASK,
209*4882a593Smuzhiyun 	       dev->base + CLKEN_OFFSET);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
bcm_kona_i2c_disable_clock(struct bcm_kona_i2c_dev * dev)212*4882a593Smuzhiyun static void bcm_kona_i2c_disable_clock(struct bcm_kona_i2c_dev *dev)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	writel(readl(dev->base + CLKEN_OFFSET) & ~CLKEN_CLKEN_MASK,
215*4882a593Smuzhiyun 	       dev->base + CLKEN_OFFSET);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
bcm_kona_i2c_isr(int irq,void * devid)218*4882a593Smuzhiyun static irqreturn_t bcm_kona_i2c_isr(int irq, void *devid)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	struct bcm_kona_i2c_dev *dev = devid;
221*4882a593Smuzhiyun 	uint32_t status = readl(dev->base + ISR_OFFSET);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	if ((status & ~ISR_RESERVED_MASK) == 0)
224*4882a593Smuzhiyun 		return IRQ_NONE;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	/* Must flush the TX FIFO when NAK detected */
227*4882a593Smuzhiyun 	if (status & ISR_NOACK_MASK)
228*4882a593Smuzhiyun 		writel(TXFCR_FIFO_FLUSH_MASK | TXFCR_FIFO_EN_MASK,
229*4882a593Smuzhiyun 		       dev->base + TXFCR_OFFSET);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	writel(status & ~ISR_RESERVED_MASK, dev->base + ISR_OFFSET);
232*4882a593Smuzhiyun 	complete(&dev->done);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	return IRQ_HANDLED;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /* Wait for ISR_CMDBUSY_MASK to go low before writing to CS, DAT, or RCD */
bcm_kona_i2c_wait_if_busy(struct bcm_kona_i2c_dev * dev)238*4882a593Smuzhiyun static int bcm_kona_i2c_wait_if_busy(struct bcm_kona_i2c_dev *dev)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	unsigned long timeout = jiffies + msecs_to_jiffies(I2C_TIMEOUT);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	while (readl(dev->base + ISR_OFFSET) & ISR_CMDBUSY_MASK)
243*4882a593Smuzhiyun 		if (time_after(jiffies, timeout)) {
244*4882a593Smuzhiyun 			dev_err(dev->device, "CMDBUSY timeout\n");
245*4882a593Smuzhiyun 			return -ETIMEDOUT;
246*4882a593Smuzhiyun 		}
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun /* Send command to I2C bus */
bcm_kona_send_i2c_cmd(struct bcm_kona_i2c_dev * dev,enum bcm_kona_cmd_t cmd)252*4882a593Smuzhiyun static int bcm_kona_send_i2c_cmd(struct bcm_kona_i2c_dev *dev,
253*4882a593Smuzhiyun 				 enum bcm_kona_cmd_t cmd)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	int rc;
256*4882a593Smuzhiyun 	unsigned long time_left = msecs_to_jiffies(I2C_TIMEOUT);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	/* Make sure the hardware is ready */
259*4882a593Smuzhiyun 	rc = bcm_kona_i2c_wait_if_busy(dev);
260*4882a593Smuzhiyun 	if (rc < 0)
261*4882a593Smuzhiyun 		return rc;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	/* Unmask the session done interrupt */
264*4882a593Smuzhiyun 	writel(IER_I2C_INT_EN_MASK, dev->base + IER_OFFSET);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	/* Mark as incomplete before sending the command */
267*4882a593Smuzhiyun 	reinit_completion(&dev->done);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/* Send the command */
270*4882a593Smuzhiyun 	bcm_kona_i2c_send_cmd_to_ctrl(dev, cmd);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* Wait for transaction to finish or timeout */
273*4882a593Smuzhiyun 	time_left = wait_for_completion_timeout(&dev->done, time_left);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	/* Mask all interrupts */
276*4882a593Smuzhiyun 	writel(0, dev->base + IER_OFFSET);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	if (!time_left) {
279*4882a593Smuzhiyun 		dev_err(dev->device, "controller timed out\n");
280*4882a593Smuzhiyun 		rc = -ETIMEDOUT;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* Clear command */
284*4882a593Smuzhiyun 	bcm_kona_i2c_send_cmd_to_ctrl(dev, BCM_CMD_NOACTION);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	return rc;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /* Read a single RX FIFO worth of data from the i2c bus */
bcm_kona_i2c_read_fifo_single(struct bcm_kona_i2c_dev * dev,uint8_t * buf,unsigned int len,unsigned int last_byte_nak)290*4882a593Smuzhiyun static int bcm_kona_i2c_read_fifo_single(struct bcm_kona_i2c_dev *dev,
291*4882a593Smuzhiyun 					 uint8_t *buf, unsigned int len,
292*4882a593Smuzhiyun 					 unsigned int last_byte_nak)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	unsigned long time_left = msecs_to_jiffies(I2C_TIMEOUT);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/* Mark as incomplete before starting the RX FIFO */
297*4882a593Smuzhiyun 	reinit_completion(&dev->done);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* Unmask the read complete interrupt */
300*4882a593Smuzhiyun 	writel(IER_READ_COMPLETE_INT_MASK, dev->base + IER_OFFSET);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	/* Start the RX FIFO */
303*4882a593Smuzhiyun 	writel((last_byte_nak << RXFCR_NACK_EN_SHIFT) |
304*4882a593Smuzhiyun 	       (len << RXFCR_READ_COUNT_SHIFT),
305*4882a593Smuzhiyun 		dev->base + RXFCR_OFFSET);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	/* Wait for FIFO read to complete */
308*4882a593Smuzhiyun 	time_left = wait_for_completion_timeout(&dev->done, time_left);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/* Mask all interrupts */
311*4882a593Smuzhiyun 	writel(0, dev->base + IER_OFFSET);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	if (!time_left) {
314*4882a593Smuzhiyun 		dev_err(dev->device, "RX FIFO time out\n");
315*4882a593Smuzhiyun 		return -EREMOTEIO;
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	/* Read data from FIFO */
319*4882a593Smuzhiyun 	for (; len > 0; len--, buf++)
320*4882a593Smuzhiyun 		*buf = readl(dev->base + RXFIFORDOUT_OFFSET);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	return 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun /* Read any amount of data using the RX FIFO from the i2c bus */
bcm_kona_i2c_read_fifo(struct bcm_kona_i2c_dev * dev,struct i2c_msg * msg)326*4882a593Smuzhiyun static int bcm_kona_i2c_read_fifo(struct bcm_kona_i2c_dev *dev,
327*4882a593Smuzhiyun 				  struct i2c_msg *msg)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	unsigned int bytes_to_read = MAX_RX_FIFO_SIZE;
330*4882a593Smuzhiyun 	unsigned int last_byte_nak = 0;
331*4882a593Smuzhiyun 	unsigned int bytes_read = 0;
332*4882a593Smuzhiyun 	int rc;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	uint8_t *tmp_buf = msg->buf;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	while (bytes_read < msg->len) {
337*4882a593Smuzhiyun 		if (msg->len - bytes_read <= MAX_RX_FIFO_SIZE) {
338*4882a593Smuzhiyun 			last_byte_nak = 1; /* NAK last byte of transfer */
339*4882a593Smuzhiyun 			bytes_to_read = msg->len - bytes_read;
340*4882a593Smuzhiyun 		}
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 		rc = bcm_kona_i2c_read_fifo_single(dev, tmp_buf, bytes_to_read,
343*4882a593Smuzhiyun 						   last_byte_nak);
344*4882a593Smuzhiyun 		if (rc < 0)
345*4882a593Smuzhiyun 			return -EREMOTEIO;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 		bytes_read += bytes_to_read;
348*4882a593Smuzhiyun 		tmp_buf += bytes_to_read;
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	return 0;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /* Write a single byte of data to the i2c bus */
bcm_kona_i2c_write_byte(struct bcm_kona_i2c_dev * dev,uint8_t data,unsigned int nak_expected)355*4882a593Smuzhiyun static int bcm_kona_i2c_write_byte(struct bcm_kona_i2c_dev *dev, uint8_t data,
356*4882a593Smuzhiyun 				   unsigned int nak_expected)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	int rc;
359*4882a593Smuzhiyun 	unsigned long time_left = msecs_to_jiffies(I2C_TIMEOUT);
360*4882a593Smuzhiyun 	unsigned int nak_received;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	/* Make sure the hardware is ready */
363*4882a593Smuzhiyun 	rc = bcm_kona_i2c_wait_if_busy(dev);
364*4882a593Smuzhiyun 	if (rc < 0)
365*4882a593Smuzhiyun 		return rc;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/* Clear pending session done interrupt */
368*4882a593Smuzhiyun 	writel(ISR_SES_DONE_MASK, dev->base + ISR_OFFSET);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	/* Unmask the session done interrupt */
371*4882a593Smuzhiyun 	writel(IER_I2C_INT_EN_MASK, dev->base + IER_OFFSET);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* Mark as incomplete before sending the data */
374*4882a593Smuzhiyun 	reinit_completion(&dev->done);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/* Send one byte of data */
377*4882a593Smuzhiyun 	writel(data, dev->base + DAT_OFFSET);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* Wait for byte to be written */
380*4882a593Smuzhiyun 	time_left = wait_for_completion_timeout(&dev->done, time_left);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	/* Mask all interrupts */
383*4882a593Smuzhiyun 	writel(0, dev->base + IER_OFFSET);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	if (!time_left) {
386*4882a593Smuzhiyun 		dev_dbg(dev->device, "controller timed out\n");
387*4882a593Smuzhiyun 		return -ETIMEDOUT;
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	nak_received = readl(dev->base + CS_OFFSET) & CS_ACK_MASK ? 1 : 0;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	if (nak_received ^ nak_expected) {
393*4882a593Smuzhiyun 		dev_dbg(dev->device, "unexpected NAK/ACK\n");
394*4882a593Smuzhiyun 		return -EREMOTEIO;
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun /* Write a single TX FIFO worth of data to the i2c bus */
bcm_kona_i2c_write_fifo_single(struct bcm_kona_i2c_dev * dev,uint8_t * buf,unsigned int len)401*4882a593Smuzhiyun static int bcm_kona_i2c_write_fifo_single(struct bcm_kona_i2c_dev *dev,
402*4882a593Smuzhiyun 					  uint8_t *buf, unsigned int len)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	int k;
405*4882a593Smuzhiyun 	unsigned long time_left = msecs_to_jiffies(I2C_TIMEOUT);
406*4882a593Smuzhiyun 	unsigned int fifo_status;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* Mark as incomplete before sending data to the TX FIFO */
409*4882a593Smuzhiyun 	reinit_completion(&dev->done);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* Unmask the fifo empty and nak interrupt */
412*4882a593Smuzhiyun 	writel(IER_FIFO_INT_EN_MASK | IER_NOACK_EN_MASK,
413*4882a593Smuzhiyun 	       dev->base + IER_OFFSET);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/* Disable IRQ to load a FIFO worth of data without interruption */
416*4882a593Smuzhiyun 	disable_irq(dev->irq);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	/* Write data into FIFO */
419*4882a593Smuzhiyun 	for (k = 0; k < len; k++)
420*4882a593Smuzhiyun 		writel(buf[k], (dev->base + DAT_OFFSET));
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	/* Enable IRQ now that data has been loaded */
423*4882a593Smuzhiyun 	enable_irq(dev->irq);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	/* Wait for FIFO to empty */
426*4882a593Smuzhiyun 	do {
427*4882a593Smuzhiyun 		time_left = wait_for_completion_timeout(&dev->done, time_left);
428*4882a593Smuzhiyun 		fifo_status = readl(dev->base + FIFO_STATUS_OFFSET);
429*4882a593Smuzhiyun 	} while (time_left && !(fifo_status & FIFO_STATUS_TXFIFO_EMPTY_MASK));
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	/* Mask all interrupts */
432*4882a593Smuzhiyun 	writel(0, dev->base + IER_OFFSET);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	/* Check if there was a NAK */
435*4882a593Smuzhiyun 	if (readl(dev->base + CS_OFFSET) & CS_ACK_MASK) {
436*4882a593Smuzhiyun 		dev_err(dev->device, "unexpected NAK\n");
437*4882a593Smuzhiyun 		return -EREMOTEIO;
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	/* Check if a timeout occured */
441*4882a593Smuzhiyun 	if (!time_left) {
442*4882a593Smuzhiyun 		dev_err(dev->device, "completion timed out\n");
443*4882a593Smuzhiyun 		return -EREMOTEIO;
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	return 0;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun /* Write any amount of data using TX FIFO to the i2c bus */
bcm_kona_i2c_write_fifo(struct bcm_kona_i2c_dev * dev,struct i2c_msg * msg)451*4882a593Smuzhiyun static int bcm_kona_i2c_write_fifo(struct bcm_kona_i2c_dev *dev,
452*4882a593Smuzhiyun 				   struct i2c_msg *msg)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	unsigned int bytes_to_write = MAX_TX_FIFO_SIZE;
455*4882a593Smuzhiyun 	unsigned int bytes_written = 0;
456*4882a593Smuzhiyun 	int rc;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	uint8_t *tmp_buf = msg->buf;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	while (bytes_written < msg->len) {
461*4882a593Smuzhiyun 		if (msg->len - bytes_written <= MAX_TX_FIFO_SIZE)
462*4882a593Smuzhiyun 			bytes_to_write = msg->len - bytes_written;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 		rc = bcm_kona_i2c_write_fifo_single(dev, tmp_buf,
465*4882a593Smuzhiyun 						    bytes_to_write);
466*4882a593Smuzhiyun 		if (rc < 0)
467*4882a593Smuzhiyun 			return -EREMOTEIO;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 		bytes_written += bytes_to_write;
470*4882a593Smuzhiyun 		tmp_buf += bytes_to_write;
471*4882a593Smuzhiyun 	}
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	return 0;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun /* Send i2c address */
bcm_kona_i2c_do_addr(struct bcm_kona_i2c_dev * dev,struct i2c_msg * msg)477*4882a593Smuzhiyun static int bcm_kona_i2c_do_addr(struct bcm_kona_i2c_dev *dev,
478*4882a593Smuzhiyun 				     struct i2c_msg *msg)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	unsigned char addr;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	if (msg->flags & I2C_M_TEN) {
483*4882a593Smuzhiyun 		/* First byte is 11110XX0 where XX is upper 2 bits */
484*4882a593Smuzhiyun 		addr = 0xF0 | ((msg->addr & 0x300) >> 7);
485*4882a593Smuzhiyun 		if (bcm_kona_i2c_write_byte(dev, addr, 0) < 0)
486*4882a593Smuzhiyun 			return -EREMOTEIO;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 		/* Second byte is the remaining 8 bits */
489*4882a593Smuzhiyun 		addr = msg->addr & 0xFF;
490*4882a593Smuzhiyun 		if (bcm_kona_i2c_write_byte(dev, addr, 0) < 0)
491*4882a593Smuzhiyun 			return -EREMOTEIO;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 		if (msg->flags & I2C_M_RD) {
494*4882a593Smuzhiyun 			/* For read, send restart command */
495*4882a593Smuzhiyun 			if (bcm_kona_send_i2c_cmd(dev, BCM_CMD_RESTART) < 0)
496*4882a593Smuzhiyun 				return -EREMOTEIO;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 			/* Then re-send the first byte with the read bit set */
499*4882a593Smuzhiyun 			addr = 0xF0 | ((msg->addr & 0x300) >> 7) | 0x01;
500*4882a593Smuzhiyun 			if (bcm_kona_i2c_write_byte(dev, addr, 0) < 0)
501*4882a593Smuzhiyun 				return -EREMOTEIO;
502*4882a593Smuzhiyun 		}
503*4882a593Smuzhiyun 	} else {
504*4882a593Smuzhiyun 		addr = i2c_8bit_addr_from_msg(msg);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 		if (bcm_kona_i2c_write_byte(dev, addr, 0) < 0)
507*4882a593Smuzhiyun 			return -EREMOTEIO;
508*4882a593Smuzhiyun 	}
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	return 0;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
bcm_kona_i2c_enable_autosense(struct bcm_kona_i2c_dev * dev)513*4882a593Smuzhiyun static void bcm_kona_i2c_enable_autosense(struct bcm_kona_i2c_dev *dev)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	writel(readl(dev->base + CLKEN_OFFSET) & ~CLKEN_AUTOSENSE_OFF_MASK,
516*4882a593Smuzhiyun 	       dev->base + CLKEN_OFFSET);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun 
bcm_kona_i2c_config_timing(struct bcm_kona_i2c_dev * dev)519*4882a593Smuzhiyun static void bcm_kona_i2c_config_timing(struct bcm_kona_i2c_dev *dev)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun 	writel(readl(dev->base + HSTIM_OFFSET) & ~HSTIM_HS_MODE_MASK,
522*4882a593Smuzhiyun 	       dev->base + HSTIM_OFFSET);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	writel((dev->std_cfg->prescale << TIM_PRESCALE_SHIFT) |
525*4882a593Smuzhiyun 	       (dev->std_cfg->time_p << TIM_P_SHIFT) |
526*4882a593Smuzhiyun 	       (dev->std_cfg->no_div << TIM_NO_DIV_SHIFT) |
527*4882a593Smuzhiyun 	       (dev->std_cfg->time_div	<< TIM_DIV_SHIFT),
528*4882a593Smuzhiyun 	       dev->base + TIM_OFFSET);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	writel((dev->std_cfg->time_m << CLKEN_M_SHIFT) |
531*4882a593Smuzhiyun 	       (dev->std_cfg->time_n << CLKEN_N_SHIFT) |
532*4882a593Smuzhiyun 	       CLKEN_CLKEN_MASK,
533*4882a593Smuzhiyun 	       dev->base + CLKEN_OFFSET);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
bcm_kona_i2c_config_timing_hs(struct bcm_kona_i2c_dev * dev)536*4882a593Smuzhiyun static void bcm_kona_i2c_config_timing_hs(struct bcm_kona_i2c_dev *dev)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	writel((dev->hs_cfg->prescale << TIM_PRESCALE_SHIFT) |
539*4882a593Smuzhiyun 	       (dev->hs_cfg->time_p << TIM_P_SHIFT) |
540*4882a593Smuzhiyun 	       (dev->hs_cfg->no_div << TIM_NO_DIV_SHIFT) |
541*4882a593Smuzhiyun 	       (dev->hs_cfg->time_div << TIM_DIV_SHIFT),
542*4882a593Smuzhiyun 	       dev->base + TIM_OFFSET);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	writel((dev->hs_cfg->hs_hold << HSTIM_HS_HOLD_SHIFT) |
545*4882a593Smuzhiyun 	       (dev->hs_cfg->hs_high_phase << HSTIM_HS_HIGH_PHASE_SHIFT) |
546*4882a593Smuzhiyun 	       (dev->hs_cfg->hs_setup << HSTIM_HS_SETUP_SHIFT),
547*4882a593Smuzhiyun 	       dev->base + HSTIM_OFFSET);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	writel(readl(dev->base + HSTIM_OFFSET) | HSTIM_HS_MODE_MASK,
550*4882a593Smuzhiyun 	       dev->base + HSTIM_OFFSET);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
bcm_kona_i2c_switch_to_hs(struct bcm_kona_i2c_dev * dev)553*4882a593Smuzhiyun static int bcm_kona_i2c_switch_to_hs(struct bcm_kona_i2c_dev *dev)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	int rc;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	/* Send mastercode at standard speed */
558*4882a593Smuzhiyun 	rc = bcm_kona_i2c_write_byte(dev, MASTERCODE, 1);
559*4882a593Smuzhiyun 	if (rc < 0) {
560*4882a593Smuzhiyun 		pr_err("High speed handshake failed\n");
561*4882a593Smuzhiyun 		return rc;
562*4882a593Smuzhiyun 	}
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	/* Configure external clock to higher frequency */
565*4882a593Smuzhiyun 	rc = clk_set_rate(dev->external_clk, HS_EXT_CLK_FREQ);
566*4882a593Smuzhiyun 	if (rc) {
567*4882a593Smuzhiyun 		dev_err(dev->device, "%s: clk_set_rate returned %d\n",
568*4882a593Smuzhiyun 			__func__, rc);
569*4882a593Smuzhiyun 		return rc;
570*4882a593Smuzhiyun 	}
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	/* Reconfigure internal dividers */
573*4882a593Smuzhiyun 	bcm_kona_i2c_config_timing_hs(dev);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	/* Send a restart command */
576*4882a593Smuzhiyun 	rc = bcm_kona_send_i2c_cmd(dev, BCM_CMD_RESTART);
577*4882a593Smuzhiyun 	if (rc < 0)
578*4882a593Smuzhiyun 		dev_err(dev->device, "High speed restart command failed\n");
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	return rc;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
bcm_kona_i2c_switch_to_std(struct bcm_kona_i2c_dev * dev)583*4882a593Smuzhiyun static int bcm_kona_i2c_switch_to_std(struct bcm_kona_i2c_dev *dev)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	int rc;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	/* Reconfigure internal dividers */
588*4882a593Smuzhiyun 	bcm_kona_i2c_config_timing(dev);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	/* Configure external clock to lower frequency */
591*4882a593Smuzhiyun 	rc = clk_set_rate(dev->external_clk, STD_EXT_CLK_FREQ);
592*4882a593Smuzhiyun 	if (rc) {
593*4882a593Smuzhiyun 		dev_err(dev->device, "%s: clk_set_rate returned %d\n",
594*4882a593Smuzhiyun 			__func__, rc);
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	return rc;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun /* Master transfer function */
bcm_kona_i2c_xfer(struct i2c_adapter * adapter,struct i2c_msg msgs[],int num)601*4882a593Smuzhiyun static int bcm_kona_i2c_xfer(struct i2c_adapter *adapter,
602*4882a593Smuzhiyun 			     struct i2c_msg msgs[], int num)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	struct bcm_kona_i2c_dev *dev = i2c_get_adapdata(adapter);
605*4882a593Smuzhiyun 	struct i2c_msg *pmsg;
606*4882a593Smuzhiyun 	int rc = 0;
607*4882a593Smuzhiyun 	int i;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	rc = clk_prepare_enable(dev->external_clk);
610*4882a593Smuzhiyun 	if (rc) {
611*4882a593Smuzhiyun 		dev_err(dev->device, "%s: peri clock enable failed. err %d\n",
612*4882a593Smuzhiyun 			__func__, rc);
613*4882a593Smuzhiyun 		return rc;
614*4882a593Smuzhiyun 	}
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	/* Enable pad output */
617*4882a593Smuzhiyun 	writel(0, dev->base + PADCTL_OFFSET);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	/* Enable internal clocks */
620*4882a593Smuzhiyun 	bcm_kona_i2c_enable_clock(dev);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	/* Send start command */
623*4882a593Smuzhiyun 	rc = bcm_kona_send_i2c_cmd(dev, BCM_CMD_START);
624*4882a593Smuzhiyun 	if (rc < 0) {
625*4882a593Smuzhiyun 		dev_err(dev->device, "Start command failed rc = %d\n", rc);
626*4882a593Smuzhiyun 		goto xfer_disable_pad;
627*4882a593Smuzhiyun 	}
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	/* Switch to high speed if applicable */
630*4882a593Smuzhiyun 	if (dev->hs_cfg) {
631*4882a593Smuzhiyun 		rc = bcm_kona_i2c_switch_to_hs(dev);
632*4882a593Smuzhiyun 		if (rc < 0)
633*4882a593Smuzhiyun 			goto xfer_send_stop;
634*4882a593Smuzhiyun 	}
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	/* Loop through all messages */
637*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
638*4882a593Smuzhiyun 		pmsg = &msgs[i];
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 		/* Send restart for subsequent messages */
641*4882a593Smuzhiyun 		if ((i != 0) && ((pmsg->flags & I2C_M_NOSTART) == 0)) {
642*4882a593Smuzhiyun 			rc = bcm_kona_send_i2c_cmd(dev, BCM_CMD_RESTART);
643*4882a593Smuzhiyun 			if (rc < 0) {
644*4882a593Smuzhiyun 				dev_err(dev->device,
645*4882a593Smuzhiyun 					"restart cmd failed rc = %d\n", rc);
646*4882a593Smuzhiyun 				goto xfer_send_stop;
647*4882a593Smuzhiyun 			}
648*4882a593Smuzhiyun 		}
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 		/* Send slave address */
651*4882a593Smuzhiyun 		if (!(pmsg->flags & I2C_M_NOSTART)) {
652*4882a593Smuzhiyun 			rc = bcm_kona_i2c_do_addr(dev, pmsg);
653*4882a593Smuzhiyun 			if (rc < 0) {
654*4882a593Smuzhiyun 				dev_err(dev->device,
655*4882a593Smuzhiyun 					"NAK from addr %2.2x msg#%d rc = %d\n",
656*4882a593Smuzhiyun 					pmsg->addr, i, rc);
657*4882a593Smuzhiyun 				goto xfer_send_stop;
658*4882a593Smuzhiyun 			}
659*4882a593Smuzhiyun 		}
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 		/* Perform data transfer */
662*4882a593Smuzhiyun 		if (pmsg->flags & I2C_M_RD) {
663*4882a593Smuzhiyun 			rc = bcm_kona_i2c_read_fifo(dev, pmsg);
664*4882a593Smuzhiyun 			if (rc < 0) {
665*4882a593Smuzhiyun 				dev_err(dev->device, "read failure\n");
666*4882a593Smuzhiyun 				goto xfer_send_stop;
667*4882a593Smuzhiyun 			}
668*4882a593Smuzhiyun 		} else {
669*4882a593Smuzhiyun 			rc = bcm_kona_i2c_write_fifo(dev, pmsg);
670*4882a593Smuzhiyun 			if (rc < 0) {
671*4882a593Smuzhiyun 				dev_err(dev->device, "write failure");
672*4882a593Smuzhiyun 				goto xfer_send_stop;
673*4882a593Smuzhiyun 			}
674*4882a593Smuzhiyun 		}
675*4882a593Smuzhiyun 	}
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	rc = num;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun xfer_send_stop:
680*4882a593Smuzhiyun 	/* Send a STOP command */
681*4882a593Smuzhiyun 	bcm_kona_send_i2c_cmd(dev, BCM_CMD_STOP);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	/* Return from high speed if applicable */
684*4882a593Smuzhiyun 	if (dev->hs_cfg) {
685*4882a593Smuzhiyun 		int hs_rc = bcm_kona_i2c_switch_to_std(dev);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 		if (hs_rc)
688*4882a593Smuzhiyun 			rc = hs_rc;
689*4882a593Smuzhiyun 	}
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun xfer_disable_pad:
692*4882a593Smuzhiyun 	/* Disable pad output */
693*4882a593Smuzhiyun 	writel(PADCTL_PAD_OUT_EN_MASK, dev->base + PADCTL_OFFSET);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	/* Stop internal clock */
696*4882a593Smuzhiyun 	bcm_kona_i2c_disable_clock(dev);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	clk_disable_unprepare(dev->external_clk);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	return rc;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun 
bcm_kona_i2c_functionality(struct i2c_adapter * adap)703*4882a593Smuzhiyun static uint32_t bcm_kona_i2c_functionality(struct i2c_adapter *adap)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_10BIT_ADDR |
706*4882a593Smuzhiyun 	    I2C_FUNC_NOSTART;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun static const struct i2c_algorithm bcm_algo = {
710*4882a593Smuzhiyun 	.master_xfer = bcm_kona_i2c_xfer,
711*4882a593Smuzhiyun 	.functionality = bcm_kona_i2c_functionality,
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun 
bcm_kona_i2c_assign_bus_speed(struct bcm_kona_i2c_dev * dev)714*4882a593Smuzhiyun static int bcm_kona_i2c_assign_bus_speed(struct bcm_kona_i2c_dev *dev)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun 	unsigned int bus_speed;
717*4882a593Smuzhiyun 	int ret = of_property_read_u32(dev->device->of_node, "clock-frequency",
718*4882a593Smuzhiyun 				       &bus_speed);
719*4882a593Smuzhiyun 	if (ret < 0) {
720*4882a593Smuzhiyun 		dev_err(dev->device, "missing clock-frequency property\n");
721*4882a593Smuzhiyun 		return -ENODEV;
722*4882a593Smuzhiyun 	}
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	switch (bus_speed) {
725*4882a593Smuzhiyun 	case I2C_MAX_STANDARD_MODE_FREQ:
726*4882a593Smuzhiyun 		dev->std_cfg = &std_cfg_table[BCM_SPD_100K];
727*4882a593Smuzhiyun 		break;
728*4882a593Smuzhiyun 	case I2C_MAX_FAST_MODE_FREQ:
729*4882a593Smuzhiyun 		dev->std_cfg = &std_cfg_table[BCM_SPD_400K];
730*4882a593Smuzhiyun 		break;
731*4882a593Smuzhiyun 	case I2C_MAX_FAST_MODE_PLUS_FREQ:
732*4882a593Smuzhiyun 		dev->std_cfg = &std_cfg_table[BCM_SPD_1MHZ];
733*4882a593Smuzhiyun 		break;
734*4882a593Smuzhiyun 	case I2C_MAX_HIGH_SPEED_MODE_FREQ:
735*4882a593Smuzhiyun 		/* Send mastercode at 100k */
736*4882a593Smuzhiyun 		dev->std_cfg = &std_cfg_table[BCM_SPD_100K];
737*4882a593Smuzhiyun 		dev->hs_cfg = &hs_cfg_table[BCM_SPD_3P4MHZ];
738*4882a593Smuzhiyun 		break;
739*4882a593Smuzhiyun 	default:
740*4882a593Smuzhiyun 		pr_err("%d hz bus speed not supported\n", bus_speed);
741*4882a593Smuzhiyun 		pr_err("Valid speeds are 100khz, 400khz, 1mhz, and 3.4mhz\n");
742*4882a593Smuzhiyun 		return -EINVAL;
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	return 0;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun 
bcm_kona_i2c_probe(struct platform_device * pdev)748*4882a593Smuzhiyun static int bcm_kona_i2c_probe(struct platform_device *pdev)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun 	int rc = 0;
751*4882a593Smuzhiyun 	struct bcm_kona_i2c_dev *dev;
752*4882a593Smuzhiyun 	struct i2c_adapter *adap;
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	/* Allocate memory for private data structure */
755*4882a593Smuzhiyun 	dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
756*4882a593Smuzhiyun 	if (!dev)
757*4882a593Smuzhiyun 		return -ENOMEM;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dev);
760*4882a593Smuzhiyun 	dev->device = &pdev->dev;
761*4882a593Smuzhiyun 	init_completion(&dev->done);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	/* Map hardware registers */
764*4882a593Smuzhiyun 	dev->base = devm_platform_ioremap_resource(pdev, 0);
765*4882a593Smuzhiyun 	if (IS_ERR(dev->base))
766*4882a593Smuzhiyun 		return -ENOMEM;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	/* Get and enable external clock */
769*4882a593Smuzhiyun 	dev->external_clk = devm_clk_get(dev->device, NULL);
770*4882a593Smuzhiyun 	if (IS_ERR(dev->external_clk)) {
771*4882a593Smuzhiyun 		dev_err(dev->device, "couldn't get clock\n");
772*4882a593Smuzhiyun 		return -ENODEV;
773*4882a593Smuzhiyun 	}
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	rc = clk_set_rate(dev->external_clk, STD_EXT_CLK_FREQ);
776*4882a593Smuzhiyun 	if (rc) {
777*4882a593Smuzhiyun 		dev_err(dev->device, "%s: clk_set_rate returned %d\n",
778*4882a593Smuzhiyun 			__func__, rc);
779*4882a593Smuzhiyun 		return rc;
780*4882a593Smuzhiyun 	}
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	rc = clk_prepare_enable(dev->external_clk);
783*4882a593Smuzhiyun 	if (rc) {
784*4882a593Smuzhiyun 		dev_err(dev->device, "couldn't enable clock\n");
785*4882a593Smuzhiyun 		return rc;
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	/* Parse bus speed */
789*4882a593Smuzhiyun 	rc = bcm_kona_i2c_assign_bus_speed(dev);
790*4882a593Smuzhiyun 	if (rc)
791*4882a593Smuzhiyun 		goto probe_disable_clk;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	/* Enable internal clocks */
794*4882a593Smuzhiyun 	bcm_kona_i2c_enable_clock(dev);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	/* Configure internal dividers */
797*4882a593Smuzhiyun 	bcm_kona_i2c_config_timing(dev);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	/* Disable timeout */
800*4882a593Smuzhiyun 	writel(0, dev->base + TOUT_OFFSET);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	/* Enable autosense */
803*4882a593Smuzhiyun 	bcm_kona_i2c_enable_autosense(dev);
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	/* Enable TX FIFO */
806*4882a593Smuzhiyun 	writel(TXFCR_FIFO_FLUSH_MASK | TXFCR_FIFO_EN_MASK,
807*4882a593Smuzhiyun 	       dev->base + TXFCR_OFFSET);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	/* Mask all interrupts */
810*4882a593Smuzhiyun 	writel(0, dev->base + IER_OFFSET);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	/* Clear all pending interrupts */
813*4882a593Smuzhiyun 	writel(ISR_CMDBUSY_MASK |
814*4882a593Smuzhiyun 	       ISR_READ_COMPLETE_MASK |
815*4882a593Smuzhiyun 	       ISR_SES_DONE_MASK |
816*4882a593Smuzhiyun 	       ISR_ERR_MASK |
817*4882a593Smuzhiyun 	       ISR_TXFIFOEMPTY_MASK |
818*4882a593Smuzhiyun 	       ISR_NOACK_MASK,
819*4882a593Smuzhiyun 	       dev->base + ISR_OFFSET);
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	/* Get the interrupt number */
822*4882a593Smuzhiyun 	dev->irq = platform_get_irq(pdev, 0);
823*4882a593Smuzhiyun 	if (dev->irq < 0) {
824*4882a593Smuzhiyun 		rc = dev->irq;
825*4882a593Smuzhiyun 		goto probe_disable_clk;
826*4882a593Smuzhiyun 	}
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	/* register the ISR handler */
829*4882a593Smuzhiyun 	rc = devm_request_irq(&pdev->dev, dev->irq, bcm_kona_i2c_isr,
830*4882a593Smuzhiyun 			      IRQF_SHARED, pdev->name, dev);
831*4882a593Smuzhiyun 	if (rc) {
832*4882a593Smuzhiyun 		dev_err(dev->device, "failed to request irq %i\n", dev->irq);
833*4882a593Smuzhiyun 		goto probe_disable_clk;
834*4882a593Smuzhiyun 	}
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	/* Enable the controller but leave it idle */
837*4882a593Smuzhiyun 	bcm_kona_i2c_send_cmd_to_ctrl(dev, BCM_CMD_NOACTION);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	/* Disable pad output */
840*4882a593Smuzhiyun 	writel(PADCTL_PAD_OUT_EN_MASK, dev->base + PADCTL_OFFSET);
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	/* Disable internal clock */
843*4882a593Smuzhiyun 	bcm_kona_i2c_disable_clock(dev);
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	/* Disable external clock */
846*4882a593Smuzhiyun 	clk_disable_unprepare(dev->external_clk);
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	/* Add the i2c adapter */
849*4882a593Smuzhiyun 	adap = &dev->adapter;
850*4882a593Smuzhiyun 	i2c_set_adapdata(adap, dev);
851*4882a593Smuzhiyun 	adap->owner = THIS_MODULE;
852*4882a593Smuzhiyun 	strlcpy(adap->name, "Broadcom I2C adapter", sizeof(adap->name));
853*4882a593Smuzhiyun 	adap->algo = &bcm_algo;
854*4882a593Smuzhiyun 	adap->dev.parent = &pdev->dev;
855*4882a593Smuzhiyun 	adap->dev.of_node = pdev->dev.of_node;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	rc = i2c_add_adapter(adap);
858*4882a593Smuzhiyun 	if (rc)
859*4882a593Smuzhiyun 		return rc;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	dev_info(dev->device, "device registered successfully\n");
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	return 0;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun probe_disable_clk:
866*4882a593Smuzhiyun 	bcm_kona_i2c_disable_clock(dev);
867*4882a593Smuzhiyun 	clk_disable_unprepare(dev->external_clk);
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	return rc;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun 
bcm_kona_i2c_remove(struct platform_device * pdev)872*4882a593Smuzhiyun static int bcm_kona_i2c_remove(struct platform_device *pdev)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun 	struct bcm_kona_i2c_dev *dev = platform_get_drvdata(pdev);
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	i2c_del_adapter(&dev->adapter);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	return 0;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun static const struct of_device_id bcm_kona_i2c_of_match[] = {
882*4882a593Smuzhiyun 	{.compatible = "brcm,kona-i2c",},
883*4882a593Smuzhiyun 	{},
884*4882a593Smuzhiyun };
885*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, bcm_kona_i2c_of_match);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun static struct platform_driver bcm_kona_i2c_driver = {
888*4882a593Smuzhiyun 	.driver = {
889*4882a593Smuzhiyun 		   .name = "bcm-kona-i2c",
890*4882a593Smuzhiyun 		   .of_match_table = bcm_kona_i2c_of_match,
891*4882a593Smuzhiyun 		   },
892*4882a593Smuzhiyun 	.probe = bcm_kona_i2c_probe,
893*4882a593Smuzhiyun 	.remove = bcm_kona_i2c_remove,
894*4882a593Smuzhiyun };
895*4882a593Smuzhiyun module_platform_driver(bcm_kona_i2c_driver);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun MODULE_AUTHOR("Tim Kryger <tkryger@broadcom.com>");
898*4882a593Smuzhiyun MODULE_DESCRIPTION("Broadcom Kona I2C Driver");
899*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
900