xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-bcm-iproc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2014 Broadcom Corporation
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
5*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License as
6*4882a593Smuzhiyun  * published by the Free Software Foundation version 2.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
9*4882a593Smuzhiyun  * kind, whether express or implied; without even the implied warranty
10*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
11*4882a593Smuzhiyun  * GNU General Public License for more details.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/kernel.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/of_device.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define IDM_CTRL_DIRECT_OFFSET       0x00
25*4882a593Smuzhiyun #define CFG_OFFSET                   0x00
26*4882a593Smuzhiyun #define CFG_RESET_SHIFT              31
27*4882a593Smuzhiyun #define CFG_EN_SHIFT                 30
28*4882a593Smuzhiyun #define CFG_SLAVE_ADDR_0_SHIFT       28
29*4882a593Smuzhiyun #define CFG_M_RETRY_CNT_SHIFT        16
30*4882a593Smuzhiyun #define CFG_M_RETRY_CNT_MASK         0x0f
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define TIM_CFG_OFFSET               0x04
33*4882a593Smuzhiyun #define TIM_CFG_MODE_400_SHIFT       31
34*4882a593Smuzhiyun #define TIM_RAND_SLAVE_STRETCH_SHIFT      24
35*4882a593Smuzhiyun #define TIM_RAND_SLAVE_STRETCH_MASK       0x7f
36*4882a593Smuzhiyun #define TIM_PERIODIC_SLAVE_STRETCH_SHIFT  16
37*4882a593Smuzhiyun #define TIM_PERIODIC_SLAVE_STRETCH_MASK   0x7f
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define S_CFG_SMBUS_ADDR_OFFSET           0x08
40*4882a593Smuzhiyun #define S_CFG_EN_NIC_SMB_ADDR3_SHIFT      31
41*4882a593Smuzhiyun #define S_CFG_NIC_SMB_ADDR3_SHIFT         24
42*4882a593Smuzhiyun #define S_CFG_NIC_SMB_ADDR3_MASK          0x7f
43*4882a593Smuzhiyun #define S_CFG_EN_NIC_SMB_ADDR2_SHIFT      23
44*4882a593Smuzhiyun #define S_CFG_NIC_SMB_ADDR2_SHIFT         16
45*4882a593Smuzhiyun #define S_CFG_NIC_SMB_ADDR2_MASK          0x7f
46*4882a593Smuzhiyun #define S_CFG_EN_NIC_SMB_ADDR1_SHIFT      15
47*4882a593Smuzhiyun #define S_CFG_NIC_SMB_ADDR1_SHIFT         8
48*4882a593Smuzhiyun #define S_CFG_NIC_SMB_ADDR1_MASK          0x7f
49*4882a593Smuzhiyun #define S_CFG_EN_NIC_SMB_ADDR0_SHIFT      7
50*4882a593Smuzhiyun #define S_CFG_NIC_SMB_ADDR0_SHIFT         0
51*4882a593Smuzhiyun #define S_CFG_NIC_SMB_ADDR0_MASK          0x7f
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define M_FIFO_CTRL_OFFSET           0x0c
54*4882a593Smuzhiyun #define M_FIFO_RX_FLUSH_SHIFT        31
55*4882a593Smuzhiyun #define M_FIFO_TX_FLUSH_SHIFT        30
56*4882a593Smuzhiyun #define M_FIFO_RX_CNT_SHIFT          16
57*4882a593Smuzhiyun #define M_FIFO_RX_CNT_MASK           0x7f
58*4882a593Smuzhiyun #define M_FIFO_RX_THLD_SHIFT         8
59*4882a593Smuzhiyun #define M_FIFO_RX_THLD_MASK          0x3f
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define S_FIFO_CTRL_OFFSET           0x10
62*4882a593Smuzhiyun #define S_FIFO_RX_FLUSH_SHIFT        31
63*4882a593Smuzhiyun #define S_FIFO_TX_FLUSH_SHIFT        30
64*4882a593Smuzhiyun #define S_FIFO_RX_CNT_SHIFT          16
65*4882a593Smuzhiyun #define S_FIFO_RX_CNT_MASK           0x7f
66*4882a593Smuzhiyun #define S_FIFO_RX_THLD_SHIFT         8
67*4882a593Smuzhiyun #define S_FIFO_RX_THLD_MASK          0x3f
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define M_CMD_OFFSET                 0x30
70*4882a593Smuzhiyun #define M_CMD_START_BUSY_SHIFT       31
71*4882a593Smuzhiyun #define M_CMD_STATUS_SHIFT           25
72*4882a593Smuzhiyun #define M_CMD_STATUS_MASK            0x07
73*4882a593Smuzhiyun #define M_CMD_STATUS_SUCCESS         0x0
74*4882a593Smuzhiyun #define M_CMD_STATUS_LOST_ARB        0x1
75*4882a593Smuzhiyun #define M_CMD_STATUS_NACK_ADDR       0x2
76*4882a593Smuzhiyun #define M_CMD_STATUS_NACK_DATA       0x3
77*4882a593Smuzhiyun #define M_CMD_STATUS_TIMEOUT         0x4
78*4882a593Smuzhiyun #define M_CMD_STATUS_FIFO_UNDERRUN   0x5
79*4882a593Smuzhiyun #define M_CMD_STATUS_RX_FIFO_FULL    0x6
80*4882a593Smuzhiyun #define M_CMD_PROTOCOL_SHIFT         9
81*4882a593Smuzhiyun #define M_CMD_PROTOCOL_MASK          0xf
82*4882a593Smuzhiyun #define M_CMD_PROTOCOL_QUICK         0x0
83*4882a593Smuzhiyun #define M_CMD_PROTOCOL_BLK_WR        0x7
84*4882a593Smuzhiyun #define M_CMD_PROTOCOL_BLK_RD        0x8
85*4882a593Smuzhiyun #define M_CMD_PROTOCOL_PROCESS       0xa
86*4882a593Smuzhiyun #define M_CMD_PEC_SHIFT              8
87*4882a593Smuzhiyun #define M_CMD_RD_CNT_SHIFT           0
88*4882a593Smuzhiyun #define M_CMD_RD_CNT_MASK            0xff
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define S_CMD_OFFSET                 0x34
91*4882a593Smuzhiyun #define S_CMD_START_BUSY_SHIFT       31
92*4882a593Smuzhiyun #define S_CMD_STATUS_SHIFT           23
93*4882a593Smuzhiyun #define S_CMD_STATUS_MASK            0x07
94*4882a593Smuzhiyun #define S_CMD_STATUS_SUCCESS         0x0
95*4882a593Smuzhiyun #define S_CMD_STATUS_TIMEOUT         0x5
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define IE_OFFSET                    0x38
98*4882a593Smuzhiyun #define IE_M_RX_FIFO_FULL_SHIFT      31
99*4882a593Smuzhiyun #define IE_M_RX_THLD_SHIFT           30
100*4882a593Smuzhiyun #define IE_M_START_BUSY_SHIFT        28
101*4882a593Smuzhiyun #define IE_M_TX_UNDERRUN_SHIFT       27
102*4882a593Smuzhiyun #define IE_S_RX_FIFO_FULL_SHIFT      26
103*4882a593Smuzhiyun #define IE_S_RX_THLD_SHIFT           25
104*4882a593Smuzhiyun #define IE_S_RX_EVENT_SHIFT          24
105*4882a593Smuzhiyun #define IE_S_START_BUSY_SHIFT        23
106*4882a593Smuzhiyun #define IE_S_TX_UNDERRUN_SHIFT       22
107*4882a593Smuzhiyun #define IE_S_RD_EVENT_SHIFT          21
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define IS_OFFSET                    0x3c
110*4882a593Smuzhiyun #define IS_M_RX_FIFO_FULL_SHIFT      31
111*4882a593Smuzhiyun #define IS_M_RX_THLD_SHIFT           30
112*4882a593Smuzhiyun #define IS_M_START_BUSY_SHIFT        28
113*4882a593Smuzhiyun #define IS_M_TX_UNDERRUN_SHIFT       27
114*4882a593Smuzhiyun #define IS_S_RX_FIFO_FULL_SHIFT      26
115*4882a593Smuzhiyun #define IS_S_RX_THLD_SHIFT           25
116*4882a593Smuzhiyun #define IS_S_RX_EVENT_SHIFT          24
117*4882a593Smuzhiyun #define IS_S_START_BUSY_SHIFT        23
118*4882a593Smuzhiyun #define IS_S_TX_UNDERRUN_SHIFT       22
119*4882a593Smuzhiyun #define IS_S_RD_EVENT_SHIFT          21
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define M_TX_OFFSET                  0x40
122*4882a593Smuzhiyun #define M_TX_WR_STATUS_SHIFT         31
123*4882a593Smuzhiyun #define M_TX_DATA_SHIFT              0
124*4882a593Smuzhiyun #define M_TX_DATA_MASK               0xff
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define M_RX_OFFSET                  0x44
127*4882a593Smuzhiyun #define M_RX_STATUS_SHIFT            30
128*4882a593Smuzhiyun #define M_RX_STATUS_MASK             0x03
129*4882a593Smuzhiyun #define M_RX_PEC_ERR_SHIFT           29
130*4882a593Smuzhiyun #define M_RX_DATA_SHIFT              0
131*4882a593Smuzhiyun #define M_RX_DATA_MASK               0xff
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define S_TX_OFFSET                  0x48
134*4882a593Smuzhiyun #define S_TX_WR_STATUS_SHIFT         31
135*4882a593Smuzhiyun #define S_TX_DATA_SHIFT              0
136*4882a593Smuzhiyun #define S_TX_DATA_MASK               0xff
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define S_RX_OFFSET                  0x4c
139*4882a593Smuzhiyun #define S_RX_STATUS_SHIFT            30
140*4882a593Smuzhiyun #define S_RX_STATUS_MASK             0x03
141*4882a593Smuzhiyun #define S_RX_PEC_ERR_SHIFT           29
142*4882a593Smuzhiyun #define S_RX_DATA_SHIFT              0
143*4882a593Smuzhiyun #define S_RX_DATA_MASK               0xff
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #define I2C_TIMEOUT_MSEC             50000
146*4882a593Smuzhiyun #define M_TX_RX_FIFO_SIZE            64
147*4882a593Smuzhiyun #define M_RX_FIFO_MAX_THLD_VALUE     (M_TX_RX_FIFO_SIZE - 1)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define M_RX_MAX_READ_LEN            255
150*4882a593Smuzhiyun #define M_RX_FIFO_THLD_VALUE         50
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define IE_M_ALL_INTERRUPT_SHIFT     27
153*4882a593Smuzhiyun #define IE_M_ALL_INTERRUPT_MASK      0x1e
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define SLAVE_READ_WRITE_BIT_MASK    0x1
156*4882a593Smuzhiyun #define SLAVE_READ_WRITE_BIT_SHIFT   0x1
157*4882a593Smuzhiyun #define SLAVE_MAX_SIZE_TRANSACTION   64
158*4882a593Smuzhiyun #define SLAVE_CLOCK_STRETCH_TIME     25
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define IE_S_ALL_INTERRUPT_SHIFT     21
161*4882a593Smuzhiyun #define IE_S_ALL_INTERRUPT_MASK      0x3f
162*4882a593Smuzhiyun /*
163*4882a593Smuzhiyun  * It takes ~18us to reading 10bytes of data, hence to keep tasklet
164*4882a593Smuzhiyun  * running for less time, max slave read per tasklet is set to 10 bytes.
165*4882a593Smuzhiyun  */
166*4882a593Smuzhiyun #define MAX_SLAVE_RX_PER_INT         10
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun enum i2c_slave_read_status {
169*4882a593Smuzhiyun 	I2C_SLAVE_RX_FIFO_EMPTY = 0,
170*4882a593Smuzhiyun 	I2C_SLAVE_RX_START,
171*4882a593Smuzhiyun 	I2C_SLAVE_RX_DATA,
172*4882a593Smuzhiyun 	I2C_SLAVE_RX_END,
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun enum bus_speed_index {
176*4882a593Smuzhiyun 	I2C_SPD_100K = 0,
177*4882a593Smuzhiyun 	I2C_SPD_400K,
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun enum bcm_iproc_i2c_type {
181*4882a593Smuzhiyun 	IPROC_I2C,
182*4882a593Smuzhiyun 	IPROC_I2C_NIC
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun struct bcm_iproc_i2c_dev {
186*4882a593Smuzhiyun 	struct device *device;
187*4882a593Smuzhiyun 	enum bcm_iproc_i2c_type type;
188*4882a593Smuzhiyun 	int irq;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	void __iomem *base;
191*4882a593Smuzhiyun 	void __iomem *idm_base;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	u32 ape_addr_mask;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* lock for indirect access through IDM */
196*4882a593Smuzhiyun 	spinlock_t idm_lock;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	struct i2c_adapter adapter;
199*4882a593Smuzhiyun 	unsigned int bus_speed;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	struct completion done;
202*4882a593Smuzhiyun 	int xfer_is_done;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	struct i2c_msg *msg;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	struct i2c_client *slave;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* bytes that have been transferred */
209*4882a593Smuzhiyun 	unsigned int tx_bytes;
210*4882a593Smuzhiyun 	/* bytes that have been read */
211*4882a593Smuzhiyun 	unsigned int rx_bytes;
212*4882a593Smuzhiyun 	unsigned int thld_bytes;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	bool slave_rx_only;
215*4882a593Smuzhiyun 	bool rx_start_rcvd;
216*4882a593Smuzhiyun 	bool slave_read_complete;
217*4882a593Smuzhiyun 	u32 tx_underrun;
218*4882a593Smuzhiyun 	u32 slave_int_mask;
219*4882a593Smuzhiyun 	struct tasklet_struct slave_rx_tasklet;
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun /* tasklet to process slave rx data */
223*4882a593Smuzhiyun static void slave_rx_tasklet_fn(unsigned long);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /*
226*4882a593Smuzhiyun  * Can be expanded in the future if more interrupt status bits are utilized
227*4882a593Smuzhiyun  */
228*4882a593Smuzhiyun #define ISR_MASK (BIT(IS_M_START_BUSY_SHIFT) | BIT(IS_M_TX_UNDERRUN_SHIFT)\
229*4882a593Smuzhiyun 		| BIT(IS_M_RX_THLD_SHIFT))
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define ISR_MASK_SLAVE (BIT(IS_S_START_BUSY_SHIFT)\
232*4882a593Smuzhiyun 		| BIT(IS_S_RX_EVENT_SHIFT) | BIT(IS_S_RD_EVENT_SHIFT)\
233*4882a593Smuzhiyun 		| BIT(IS_S_TX_UNDERRUN_SHIFT) | BIT(IS_S_RX_FIFO_FULL_SHIFT)\
234*4882a593Smuzhiyun 		| BIT(IS_S_RX_THLD_SHIFT))
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun static int bcm_iproc_i2c_reg_slave(struct i2c_client *slave);
237*4882a593Smuzhiyun static int bcm_iproc_i2c_unreg_slave(struct i2c_client *slave);
238*4882a593Smuzhiyun static void bcm_iproc_i2c_enable_disable(struct bcm_iproc_i2c_dev *iproc_i2c,
239*4882a593Smuzhiyun 					 bool enable);
240*4882a593Smuzhiyun 
iproc_i2c_rd_reg(struct bcm_iproc_i2c_dev * iproc_i2c,u32 offset)241*4882a593Smuzhiyun static inline u32 iproc_i2c_rd_reg(struct bcm_iproc_i2c_dev *iproc_i2c,
242*4882a593Smuzhiyun 				   u32 offset)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	u32 val;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	if (iproc_i2c->idm_base) {
247*4882a593Smuzhiyun 		spin_lock(&iproc_i2c->idm_lock);
248*4882a593Smuzhiyun 		writel(iproc_i2c->ape_addr_mask,
249*4882a593Smuzhiyun 		       iproc_i2c->idm_base + IDM_CTRL_DIRECT_OFFSET);
250*4882a593Smuzhiyun 		val = readl(iproc_i2c->base + offset);
251*4882a593Smuzhiyun 		spin_unlock(&iproc_i2c->idm_lock);
252*4882a593Smuzhiyun 	} else {
253*4882a593Smuzhiyun 		val = readl(iproc_i2c->base + offset);
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	return val;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
iproc_i2c_wr_reg(struct bcm_iproc_i2c_dev * iproc_i2c,u32 offset,u32 val)259*4882a593Smuzhiyun static inline void iproc_i2c_wr_reg(struct bcm_iproc_i2c_dev *iproc_i2c,
260*4882a593Smuzhiyun 				    u32 offset, u32 val)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	if (iproc_i2c->idm_base) {
263*4882a593Smuzhiyun 		spin_lock(&iproc_i2c->idm_lock);
264*4882a593Smuzhiyun 		writel(iproc_i2c->ape_addr_mask,
265*4882a593Smuzhiyun 		       iproc_i2c->idm_base + IDM_CTRL_DIRECT_OFFSET);
266*4882a593Smuzhiyun 		writel(val, iproc_i2c->base + offset);
267*4882a593Smuzhiyun 		spin_unlock(&iproc_i2c->idm_lock);
268*4882a593Smuzhiyun 	} else {
269*4882a593Smuzhiyun 		writel(val, iproc_i2c->base + offset);
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
bcm_iproc_i2c_slave_init(struct bcm_iproc_i2c_dev * iproc_i2c,bool need_reset)273*4882a593Smuzhiyun static void bcm_iproc_i2c_slave_init(
274*4882a593Smuzhiyun 	struct bcm_iproc_i2c_dev *iproc_i2c, bool need_reset)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	u32 val;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	iproc_i2c->tx_underrun = 0;
279*4882a593Smuzhiyun 	if (need_reset) {
280*4882a593Smuzhiyun 		/* put controller in reset */
281*4882a593Smuzhiyun 		val = iproc_i2c_rd_reg(iproc_i2c, CFG_OFFSET);
282*4882a593Smuzhiyun 		val |= BIT(CFG_RESET_SHIFT);
283*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, CFG_OFFSET, val);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 		/* wait 100 usec per spec */
286*4882a593Smuzhiyun 		udelay(100);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 		/* bring controller out of reset */
289*4882a593Smuzhiyun 		val &= ~(BIT(CFG_RESET_SHIFT));
290*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, CFG_OFFSET, val);
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	/* flush TX/RX FIFOs */
294*4882a593Smuzhiyun 	val = (BIT(S_FIFO_RX_FLUSH_SHIFT) | BIT(S_FIFO_TX_FLUSH_SHIFT));
295*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, S_FIFO_CTRL_OFFSET, val);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	/* Maximum slave stretch time */
298*4882a593Smuzhiyun 	val = iproc_i2c_rd_reg(iproc_i2c, TIM_CFG_OFFSET);
299*4882a593Smuzhiyun 	val &= ~(TIM_RAND_SLAVE_STRETCH_MASK << TIM_RAND_SLAVE_STRETCH_SHIFT);
300*4882a593Smuzhiyun 	val |= (SLAVE_CLOCK_STRETCH_TIME << TIM_RAND_SLAVE_STRETCH_SHIFT);
301*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, TIM_CFG_OFFSET, val);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	/* Configure the slave address */
304*4882a593Smuzhiyun 	val = iproc_i2c_rd_reg(iproc_i2c, S_CFG_SMBUS_ADDR_OFFSET);
305*4882a593Smuzhiyun 	val |= BIT(S_CFG_EN_NIC_SMB_ADDR3_SHIFT);
306*4882a593Smuzhiyun 	val &= ~(S_CFG_NIC_SMB_ADDR3_MASK << S_CFG_NIC_SMB_ADDR3_SHIFT);
307*4882a593Smuzhiyun 	val |= (iproc_i2c->slave->addr << S_CFG_NIC_SMB_ADDR3_SHIFT);
308*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, S_CFG_SMBUS_ADDR_OFFSET, val);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/* clear all pending slave interrupts */
311*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, IS_OFFSET, ISR_MASK_SLAVE);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/* Enable interrupt register to indicate a valid byte in receive fifo */
314*4882a593Smuzhiyun 	val = BIT(IE_S_RX_EVENT_SHIFT);
315*4882a593Smuzhiyun 	/* Enable interrupt register to indicate a Master read transaction */
316*4882a593Smuzhiyun 	val |= BIT(IE_S_RD_EVENT_SHIFT);
317*4882a593Smuzhiyun 	/* Enable interrupt register for the Slave BUSY command */
318*4882a593Smuzhiyun 	val |= BIT(IE_S_START_BUSY_SHIFT);
319*4882a593Smuzhiyun 	iproc_i2c->slave_int_mask = val;
320*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, val);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
bcm_iproc_i2c_check_slave_status(struct bcm_iproc_i2c_dev * iproc_i2c)323*4882a593Smuzhiyun static void bcm_iproc_i2c_check_slave_status(
324*4882a593Smuzhiyun 	struct bcm_iproc_i2c_dev *iproc_i2c)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	u32 val;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	val = iproc_i2c_rd_reg(iproc_i2c, S_CMD_OFFSET);
329*4882a593Smuzhiyun 	/* status is valid only when START_BUSY is cleared after it was set */
330*4882a593Smuzhiyun 	if (val & BIT(S_CMD_START_BUSY_SHIFT))
331*4882a593Smuzhiyun 		return;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	val = (val >> S_CMD_STATUS_SHIFT) & S_CMD_STATUS_MASK;
334*4882a593Smuzhiyun 	if (val == S_CMD_STATUS_TIMEOUT) {
335*4882a593Smuzhiyun 		dev_err(iproc_i2c->device, "slave random stretch time timeout\n");
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 		/* re-initialize i2c for recovery */
338*4882a593Smuzhiyun 		bcm_iproc_i2c_enable_disable(iproc_i2c, false);
339*4882a593Smuzhiyun 		bcm_iproc_i2c_slave_init(iproc_i2c, true);
340*4882a593Smuzhiyun 		bcm_iproc_i2c_enable_disable(iproc_i2c, true);
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
bcm_iproc_i2c_slave_read(struct bcm_iproc_i2c_dev * iproc_i2c)344*4882a593Smuzhiyun static void bcm_iproc_i2c_slave_read(struct bcm_iproc_i2c_dev *iproc_i2c)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	u8 rx_data, rx_status;
347*4882a593Smuzhiyun 	u32 rx_bytes = 0;
348*4882a593Smuzhiyun 	u32 val;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	while (rx_bytes < MAX_SLAVE_RX_PER_INT) {
351*4882a593Smuzhiyun 		val = iproc_i2c_rd_reg(iproc_i2c, S_RX_OFFSET);
352*4882a593Smuzhiyun 		rx_status = (val >> S_RX_STATUS_SHIFT) & S_RX_STATUS_MASK;
353*4882a593Smuzhiyun 		rx_data = ((val >> S_RX_DATA_SHIFT) & S_RX_DATA_MASK);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 		if (rx_status == I2C_SLAVE_RX_START) {
356*4882a593Smuzhiyun 			/* Start of SMBUS Master write */
357*4882a593Smuzhiyun 			i2c_slave_event(iproc_i2c->slave,
358*4882a593Smuzhiyun 					I2C_SLAVE_WRITE_REQUESTED, &rx_data);
359*4882a593Smuzhiyun 			iproc_i2c->rx_start_rcvd = true;
360*4882a593Smuzhiyun 			iproc_i2c->slave_read_complete = false;
361*4882a593Smuzhiyun 		} else if (rx_status == I2C_SLAVE_RX_DATA &&
362*4882a593Smuzhiyun 			   iproc_i2c->rx_start_rcvd) {
363*4882a593Smuzhiyun 			/* Middle of SMBUS Master write */
364*4882a593Smuzhiyun 			i2c_slave_event(iproc_i2c->slave,
365*4882a593Smuzhiyun 					I2C_SLAVE_WRITE_RECEIVED, &rx_data);
366*4882a593Smuzhiyun 		} else if (rx_status == I2C_SLAVE_RX_END &&
367*4882a593Smuzhiyun 			   iproc_i2c->rx_start_rcvd) {
368*4882a593Smuzhiyun 			/* End of SMBUS Master write */
369*4882a593Smuzhiyun 			if (iproc_i2c->slave_rx_only)
370*4882a593Smuzhiyun 				i2c_slave_event(iproc_i2c->slave,
371*4882a593Smuzhiyun 						I2C_SLAVE_WRITE_RECEIVED,
372*4882a593Smuzhiyun 						&rx_data);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 			i2c_slave_event(iproc_i2c->slave, I2C_SLAVE_STOP,
375*4882a593Smuzhiyun 					&rx_data);
376*4882a593Smuzhiyun 		} else if (rx_status == I2C_SLAVE_RX_FIFO_EMPTY) {
377*4882a593Smuzhiyun 			iproc_i2c->rx_start_rcvd = false;
378*4882a593Smuzhiyun 			iproc_i2c->slave_read_complete = true;
379*4882a593Smuzhiyun 			break;
380*4882a593Smuzhiyun 		}
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 		rx_bytes++;
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
slave_rx_tasklet_fn(unsigned long data)386*4882a593Smuzhiyun static void slave_rx_tasklet_fn(unsigned long data)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	struct bcm_iproc_i2c_dev *iproc_i2c = (struct bcm_iproc_i2c_dev *)data;
389*4882a593Smuzhiyun 	u32 int_clr;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	bcm_iproc_i2c_slave_read(iproc_i2c);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/* clear pending IS_S_RX_EVENT_SHIFT interrupt */
394*4882a593Smuzhiyun 	int_clr = BIT(IS_S_RX_EVENT_SHIFT);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	if (!iproc_i2c->slave_rx_only && iproc_i2c->slave_read_complete) {
397*4882a593Smuzhiyun 		/*
398*4882a593Smuzhiyun 		 * In case of single byte master-read request,
399*4882a593Smuzhiyun 		 * IS_S_TX_UNDERRUN_SHIFT event is generated before
400*4882a593Smuzhiyun 		 * IS_S_START_BUSY_SHIFT event. Hence start slave data send
401*4882a593Smuzhiyun 		 * from first IS_S_TX_UNDERRUN_SHIFT event.
402*4882a593Smuzhiyun 		 *
403*4882a593Smuzhiyun 		 * This means don't send any data from slave when
404*4882a593Smuzhiyun 		 * IS_S_RD_EVENT_SHIFT event is generated else it will increment
405*4882a593Smuzhiyun 		 * eeprom or other backend slave driver read pointer twice.
406*4882a593Smuzhiyun 		 */
407*4882a593Smuzhiyun 		iproc_i2c->tx_underrun = 0;
408*4882a593Smuzhiyun 		iproc_i2c->slave_int_mask |= BIT(IE_S_TX_UNDERRUN_SHIFT);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 		/* clear IS_S_RD_EVENT_SHIFT interrupt */
411*4882a593Smuzhiyun 		int_clr |= BIT(IS_S_RD_EVENT_SHIFT);
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	/* clear slave interrupt */
415*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, IS_OFFSET, int_clr);
416*4882a593Smuzhiyun 	/* enable slave interrupts */
417*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, iproc_i2c->slave_int_mask);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
bcm_iproc_i2c_slave_isr(struct bcm_iproc_i2c_dev * iproc_i2c,u32 status)420*4882a593Smuzhiyun static bool bcm_iproc_i2c_slave_isr(struct bcm_iproc_i2c_dev *iproc_i2c,
421*4882a593Smuzhiyun 				    u32 status)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	u32 val;
424*4882a593Smuzhiyun 	u8 value;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/*
427*4882a593Smuzhiyun 	 * Slave events in case of master-write, master-write-read and,
428*4882a593Smuzhiyun 	 * master-read
429*4882a593Smuzhiyun 	 *
430*4882a593Smuzhiyun 	 * Master-write     : only IS_S_RX_EVENT_SHIFT event
431*4882a593Smuzhiyun 	 * Master-write-read: both IS_S_RX_EVENT_SHIFT and IS_S_RD_EVENT_SHIFT
432*4882a593Smuzhiyun 	 *                    events
433*4882a593Smuzhiyun 	 * Master-read      : both IS_S_RX_EVENT_SHIFT and IS_S_RD_EVENT_SHIFT
434*4882a593Smuzhiyun 	 *                    events or only IS_S_RD_EVENT_SHIFT
435*4882a593Smuzhiyun 	 */
436*4882a593Smuzhiyun 	if (status & BIT(IS_S_RX_EVENT_SHIFT) ||
437*4882a593Smuzhiyun 	    status & BIT(IS_S_RD_EVENT_SHIFT)) {
438*4882a593Smuzhiyun 		/* disable slave interrupts */
439*4882a593Smuzhiyun 		val = iproc_i2c_rd_reg(iproc_i2c, IE_OFFSET);
440*4882a593Smuzhiyun 		val &= ~iproc_i2c->slave_int_mask;
441*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, val);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 		if (status & BIT(IS_S_RD_EVENT_SHIFT))
444*4882a593Smuzhiyun 			/* Master-write-read request */
445*4882a593Smuzhiyun 			iproc_i2c->slave_rx_only = false;
446*4882a593Smuzhiyun 		else
447*4882a593Smuzhiyun 			/* Master-write request only */
448*4882a593Smuzhiyun 			iproc_i2c->slave_rx_only = true;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 		/* schedule tasklet to read data later */
451*4882a593Smuzhiyun 		tasklet_schedule(&iproc_i2c->slave_rx_tasklet);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 		/* clear only IS_S_RX_EVENT_SHIFT interrupt */
454*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, IS_OFFSET,
455*4882a593Smuzhiyun 				 BIT(IS_S_RX_EVENT_SHIFT));
456*4882a593Smuzhiyun 	}
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	if (status & BIT(IS_S_TX_UNDERRUN_SHIFT)) {
459*4882a593Smuzhiyun 		iproc_i2c->tx_underrun++;
460*4882a593Smuzhiyun 		if (iproc_i2c->tx_underrun == 1)
461*4882a593Smuzhiyun 			/* Start of SMBUS for Master Read */
462*4882a593Smuzhiyun 			i2c_slave_event(iproc_i2c->slave,
463*4882a593Smuzhiyun 					I2C_SLAVE_READ_REQUESTED,
464*4882a593Smuzhiyun 					&value);
465*4882a593Smuzhiyun 		else
466*4882a593Smuzhiyun 			/* Master read other than start */
467*4882a593Smuzhiyun 			i2c_slave_event(iproc_i2c->slave,
468*4882a593Smuzhiyun 					I2C_SLAVE_READ_PROCESSED,
469*4882a593Smuzhiyun 					&value);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, S_TX_OFFSET, value);
472*4882a593Smuzhiyun 		/* start transfer */
473*4882a593Smuzhiyun 		val = BIT(S_CMD_START_BUSY_SHIFT);
474*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, S_CMD_OFFSET, val);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 		/* clear interrupt */
477*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, IS_OFFSET,
478*4882a593Smuzhiyun 				 BIT(IS_S_TX_UNDERRUN_SHIFT));
479*4882a593Smuzhiyun 	}
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	/* Stop received from master in case of master read transaction */
482*4882a593Smuzhiyun 	if (status & BIT(IS_S_START_BUSY_SHIFT)) {
483*4882a593Smuzhiyun 		/*
484*4882a593Smuzhiyun 		 * Enable interrupt for TX FIFO becomes empty and
485*4882a593Smuzhiyun 		 * less than PKT_LENGTH bytes were output on the SMBUS
486*4882a593Smuzhiyun 		 */
487*4882a593Smuzhiyun 		iproc_i2c->slave_int_mask &= ~BIT(IE_S_TX_UNDERRUN_SHIFT);
488*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET,
489*4882a593Smuzhiyun 				 iproc_i2c->slave_int_mask);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 		/* End of SMBUS for Master Read */
492*4882a593Smuzhiyun 		val = BIT(S_TX_WR_STATUS_SHIFT);
493*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, S_TX_OFFSET, val);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 		val = BIT(S_CMD_START_BUSY_SHIFT);
496*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, S_CMD_OFFSET, val);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 		/* flush TX FIFOs */
499*4882a593Smuzhiyun 		val = iproc_i2c_rd_reg(iproc_i2c, S_FIFO_CTRL_OFFSET);
500*4882a593Smuzhiyun 		val |= (BIT(S_FIFO_TX_FLUSH_SHIFT));
501*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, S_FIFO_CTRL_OFFSET, val);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 		i2c_slave_event(iproc_i2c->slave, I2C_SLAVE_STOP, &value);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 		/* clear interrupt */
506*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, IS_OFFSET,
507*4882a593Smuzhiyun 				 BIT(IS_S_START_BUSY_SHIFT));
508*4882a593Smuzhiyun 	}
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	/* check slave transmit status only if slave is transmitting */
511*4882a593Smuzhiyun 	if (!iproc_i2c->slave_rx_only)
512*4882a593Smuzhiyun 		bcm_iproc_i2c_check_slave_status(iproc_i2c);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	return true;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
bcm_iproc_i2c_read_valid_bytes(struct bcm_iproc_i2c_dev * iproc_i2c)517*4882a593Smuzhiyun static void bcm_iproc_i2c_read_valid_bytes(struct bcm_iproc_i2c_dev *iproc_i2c)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun 	struct i2c_msg *msg = iproc_i2c->msg;
520*4882a593Smuzhiyun 	uint32_t val;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* Read valid data from RX FIFO */
523*4882a593Smuzhiyun 	while (iproc_i2c->rx_bytes < msg->len) {
524*4882a593Smuzhiyun 		val = iproc_i2c_rd_reg(iproc_i2c, M_RX_OFFSET);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 		/* rx fifo empty */
527*4882a593Smuzhiyun 		if (!((val >> M_RX_STATUS_SHIFT) & M_RX_STATUS_MASK))
528*4882a593Smuzhiyun 			break;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 		msg->buf[iproc_i2c->rx_bytes] =
531*4882a593Smuzhiyun 			(val >> M_RX_DATA_SHIFT) & M_RX_DATA_MASK;
532*4882a593Smuzhiyun 		iproc_i2c->rx_bytes++;
533*4882a593Smuzhiyun 	}
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
bcm_iproc_i2c_send(struct bcm_iproc_i2c_dev * iproc_i2c)536*4882a593Smuzhiyun static void bcm_iproc_i2c_send(struct bcm_iproc_i2c_dev *iproc_i2c)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	struct i2c_msg *msg = iproc_i2c->msg;
539*4882a593Smuzhiyun 	unsigned int tx_bytes = msg->len - iproc_i2c->tx_bytes;
540*4882a593Smuzhiyun 	unsigned int i;
541*4882a593Smuzhiyun 	u32 val;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	/* can only fill up to the FIFO size */
544*4882a593Smuzhiyun 	tx_bytes = min_t(unsigned int, tx_bytes, M_TX_RX_FIFO_SIZE);
545*4882a593Smuzhiyun 	for (i = 0; i < tx_bytes; i++) {
546*4882a593Smuzhiyun 		/* start from where we left over */
547*4882a593Smuzhiyun 		unsigned int idx = iproc_i2c->tx_bytes + i;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 		val = msg->buf[idx];
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 		/* mark the last byte */
552*4882a593Smuzhiyun 		if (idx == msg->len - 1) {
553*4882a593Smuzhiyun 			val |= BIT(M_TX_WR_STATUS_SHIFT);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 			if (iproc_i2c->irq) {
556*4882a593Smuzhiyun 				u32 tmp;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 				/*
559*4882a593Smuzhiyun 				 * Since this is the last byte, we should now
560*4882a593Smuzhiyun 				 * disable TX FIFO underrun interrupt
561*4882a593Smuzhiyun 				 */
562*4882a593Smuzhiyun 				tmp = iproc_i2c_rd_reg(iproc_i2c, IE_OFFSET);
563*4882a593Smuzhiyun 				tmp &= ~BIT(IE_M_TX_UNDERRUN_SHIFT);
564*4882a593Smuzhiyun 				iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET,
565*4882a593Smuzhiyun 						 tmp);
566*4882a593Smuzhiyun 			}
567*4882a593Smuzhiyun 		}
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 		/* load data into TX FIFO */
570*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, M_TX_OFFSET, val);
571*4882a593Smuzhiyun 	}
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	/* update number of transferred bytes */
574*4882a593Smuzhiyun 	iproc_i2c->tx_bytes += tx_bytes;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
bcm_iproc_i2c_read(struct bcm_iproc_i2c_dev * iproc_i2c)577*4882a593Smuzhiyun static void bcm_iproc_i2c_read(struct bcm_iproc_i2c_dev *iproc_i2c)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun 	struct i2c_msg *msg = iproc_i2c->msg;
580*4882a593Smuzhiyun 	u32 bytes_left, val;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	bcm_iproc_i2c_read_valid_bytes(iproc_i2c);
583*4882a593Smuzhiyun 	bytes_left = msg->len - iproc_i2c->rx_bytes;
584*4882a593Smuzhiyun 	if (bytes_left == 0) {
585*4882a593Smuzhiyun 		if (iproc_i2c->irq) {
586*4882a593Smuzhiyun 			/* finished reading all data, disable rx thld event */
587*4882a593Smuzhiyun 			val = iproc_i2c_rd_reg(iproc_i2c, IE_OFFSET);
588*4882a593Smuzhiyun 			val &= ~BIT(IS_M_RX_THLD_SHIFT);
589*4882a593Smuzhiyun 			iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, val);
590*4882a593Smuzhiyun 		}
591*4882a593Smuzhiyun 	} else if (bytes_left < iproc_i2c->thld_bytes) {
592*4882a593Smuzhiyun 		/* set bytes left as threshold */
593*4882a593Smuzhiyun 		val = iproc_i2c_rd_reg(iproc_i2c, M_FIFO_CTRL_OFFSET);
594*4882a593Smuzhiyun 		val &= ~(M_FIFO_RX_THLD_MASK << M_FIFO_RX_THLD_SHIFT);
595*4882a593Smuzhiyun 		val |= (bytes_left << M_FIFO_RX_THLD_SHIFT);
596*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, M_FIFO_CTRL_OFFSET, val);
597*4882a593Smuzhiyun 		iproc_i2c->thld_bytes = bytes_left;
598*4882a593Smuzhiyun 	}
599*4882a593Smuzhiyun 	/*
600*4882a593Smuzhiyun 	 * bytes_left >= iproc_i2c->thld_bytes,
601*4882a593Smuzhiyun 	 * hence no need to change the THRESHOLD SET.
602*4882a593Smuzhiyun 	 * It will remain as iproc_i2c->thld_bytes itself
603*4882a593Smuzhiyun 	 */
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
bcm_iproc_i2c_process_m_event(struct bcm_iproc_i2c_dev * iproc_i2c,u32 status)606*4882a593Smuzhiyun static void bcm_iproc_i2c_process_m_event(struct bcm_iproc_i2c_dev *iproc_i2c,
607*4882a593Smuzhiyun 					  u32 status)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun 	/* TX FIFO is empty and we have more data to send */
610*4882a593Smuzhiyun 	if (status & BIT(IS_M_TX_UNDERRUN_SHIFT))
611*4882a593Smuzhiyun 		bcm_iproc_i2c_send(iproc_i2c);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	/* RX FIFO threshold is reached and data needs to be read out */
614*4882a593Smuzhiyun 	if (status & BIT(IS_M_RX_THLD_SHIFT))
615*4882a593Smuzhiyun 		bcm_iproc_i2c_read(iproc_i2c);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	/* transfer is done */
618*4882a593Smuzhiyun 	if (status & BIT(IS_M_START_BUSY_SHIFT)) {
619*4882a593Smuzhiyun 		iproc_i2c->xfer_is_done = 1;
620*4882a593Smuzhiyun 		if (iproc_i2c->irq)
621*4882a593Smuzhiyun 			complete(&iproc_i2c->done);
622*4882a593Smuzhiyun 	}
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun 
bcm_iproc_i2c_isr(int irq,void * data)625*4882a593Smuzhiyun static irqreturn_t bcm_iproc_i2c_isr(int irq, void *data)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun 	struct bcm_iproc_i2c_dev *iproc_i2c = data;
628*4882a593Smuzhiyun 	u32 slave_status;
629*4882a593Smuzhiyun 	u32 status;
630*4882a593Smuzhiyun 	bool ret;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	status = iproc_i2c_rd_reg(iproc_i2c, IS_OFFSET);
633*4882a593Smuzhiyun 	/* process only slave interrupt which are enabled */
634*4882a593Smuzhiyun 	slave_status = status & iproc_i2c_rd_reg(iproc_i2c, IE_OFFSET) &
635*4882a593Smuzhiyun 		       ISR_MASK_SLAVE;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	if (slave_status) {
638*4882a593Smuzhiyun 		ret = bcm_iproc_i2c_slave_isr(iproc_i2c, slave_status);
639*4882a593Smuzhiyun 		if (ret)
640*4882a593Smuzhiyun 			return IRQ_HANDLED;
641*4882a593Smuzhiyun 		else
642*4882a593Smuzhiyun 			return IRQ_NONE;
643*4882a593Smuzhiyun 	}
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	status &= ISR_MASK;
646*4882a593Smuzhiyun 	if (!status)
647*4882a593Smuzhiyun 		return IRQ_NONE;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	/* process all master based events */
650*4882a593Smuzhiyun 	bcm_iproc_i2c_process_m_event(iproc_i2c, status);
651*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, IS_OFFSET, status);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	return IRQ_HANDLED;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun 
bcm_iproc_i2c_init(struct bcm_iproc_i2c_dev * iproc_i2c)656*4882a593Smuzhiyun static int bcm_iproc_i2c_init(struct bcm_iproc_i2c_dev *iproc_i2c)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun 	u32 val;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	/* put controller in reset */
661*4882a593Smuzhiyun 	val = iproc_i2c_rd_reg(iproc_i2c, CFG_OFFSET);
662*4882a593Smuzhiyun 	val |= BIT(CFG_RESET_SHIFT);
663*4882a593Smuzhiyun 	val &= ~(BIT(CFG_EN_SHIFT));
664*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, CFG_OFFSET, val);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	/* wait 100 usec per spec */
667*4882a593Smuzhiyun 	udelay(100);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	/* bring controller out of reset */
670*4882a593Smuzhiyun 	val &= ~(BIT(CFG_RESET_SHIFT));
671*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, CFG_OFFSET, val);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	/* flush TX/RX FIFOs and set RX FIFO threshold to zero */
674*4882a593Smuzhiyun 	val = (BIT(M_FIFO_RX_FLUSH_SHIFT) | BIT(M_FIFO_TX_FLUSH_SHIFT));
675*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, M_FIFO_CTRL_OFFSET, val);
676*4882a593Smuzhiyun 	/* disable all interrupts */
677*4882a593Smuzhiyun 	val = iproc_i2c_rd_reg(iproc_i2c, IE_OFFSET);
678*4882a593Smuzhiyun 	val &= ~(IE_M_ALL_INTERRUPT_MASK <<
679*4882a593Smuzhiyun 			IE_M_ALL_INTERRUPT_SHIFT);
680*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, val);
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	/* clear all pending interrupts */
683*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, IS_OFFSET, 0xffffffff);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	return 0;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun 
bcm_iproc_i2c_enable_disable(struct bcm_iproc_i2c_dev * iproc_i2c,bool enable)688*4882a593Smuzhiyun static void bcm_iproc_i2c_enable_disable(struct bcm_iproc_i2c_dev *iproc_i2c,
689*4882a593Smuzhiyun 					 bool enable)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun 	u32 val;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	val = iproc_i2c_rd_reg(iproc_i2c, CFG_OFFSET);
694*4882a593Smuzhiyun 	if (enable)
695*4882a593Smuzhiyun 		val |= BIT(CFG_EN_SHIFT);
696*4882a593Smuzhiyun 	else
697*4882a593Smuzhiyun 		val &= ~BIT(CFG_EN_SHIFT);
698*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, CFG_OFFSET, val);
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun 
bcm_iproc_i2c_check_status(struct bcm_iproc_i2c_dev * iproc_i2c,struct i2c_msg * msg)701*4882a593Smuzhiyun static int bcm_iproc_i2c_check_status(struct bcm_iproc_i2c_dev *iproc_i2c,
702*4882a593Smuzhiyun 				      struct i2c_msg *msg)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	u32 val;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	val = iproc_i2c_rd_reg(iproc_i2c, M_CMD_OFFSET);
707*4882a593Smuzhiyun 	val = (val >> M_CMD_STATUS_SHIFT) & M_CMD_STATUS_MASK;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	switch (val) {
710*4882a593Smuzhiyun 	case M_CMD_STATUS_SUCCESS:
711*4882a593Smuzhiyun 		return 0;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	case M_CMD_STATUS_LOST_ARB:
714*4882a593Smuzhiyun 		dev_dbg(iproc_i2c->device, "lost bus arbitration\n");
715*4882a593Smuzhiyun 		return -EAGAIN;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	case M_CMD_STATUS_NACK_ADDR:
718*4882a593Smuzhiyun 		dev_dbg(iproc_i2c->device, "NAK addr:0x%02x\n", msg->addr);
719*4882a593Smuzhiyun 		return -ENXIO;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	case M_CMD_STATUS_NACK_DATA:
722*4882a593Smuzhiyun 		dev_dbg(iproc_i2c->device, "NAK data\n");
723*4882a593Smuzhiyun 		return -ENXIO;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	case M_CMD_STATUS_TIMEOUT:
726*4882a593Smuzhiyun 		dev_dbg(iproc_i2c->device, "bus timeout\n");
727*4882a593Smuzhiyun 		return -ETIMEDOUT;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	case M_CMD_STATUS_FIFO_UNDERRUN:
730*4882a593Smuzhiyun 		dev_dbg(iproc_i2c->device, "FIFO under-run\n");
731*4882a593Smuzhiyun 		return -ENXIO;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	case M_CMD_STATUS_RX_FIFO_FULL:
734*4882a593Smuzhiyun 		dev_dbg(iproc_i2c->device, "RX FIFO full\n");
735*4882a593Smuzhiyun 		return -ETIMEDOUT;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	default:
738*4882a593Smuzhiyun 		dev_dbg(iproc_i2c->device, "unknown error code=%d\n", val);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 		/* re-initialize i2c for recovery */
741*4882a593Smuzhiyun 		bcm_iproc_i2c_enable_disable(iproc_i2c, false);
742*4882a593Smuzhiyun 		bcm_iproc_i2c_init(iproc_i2c);
743*4882a593Smuzhiyun 		bcm_iproc_i2c_enable_disable(iproc_i2c, true);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 		return -EIO;
746*4882a593Smuzhiyun 	}
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun 
bcm_iproc_i2c_xfer_wait(struct bcm_iproc_i2c_dev * iproc_i2c,struct i2c_msg * msg,u32 cmd)749*4882a593Smuzhiyun static int bcm_iproc_i2c_xfer_wait(struct bcm_iproc_i2c_dev *iproc_i2c,
750*4882a593Smuzhiyun 				   struct i2c_msg *msg,
751*4882a593Smuzhiyun 				   u32 cmd)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	unsigned long time_left = msecs_to_jiffies(I2C_TIMEOUT_MSEC);
754*4882a593Smuzhiyun 	u32 val, status;
755*4882a593Smuzhiyun 	int ret;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, M_CMD_OFFSET, cmd);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	if (iproc_i2c->irq) {
760*4882a593Smuzhiyun 		time_left = wait_for_completion_timeout(&iproc_i2c->done,
761*4882a593Smuzhiyun 							time_left);
762*4882a593Smuzhiyun 		/* disable all interrupts */
763*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, 0);
764*4882a593Smuzhiyun 		/* read it back to flush the write */
765*4882a593Smuzhiyun 		iproc_i2c_rd_reg(iproc_i2c, IE_OFFSET);
766*4882a593Smuzhiyun 		/* make sure the interrupt handler isn't running */
767*4882a593Smuzhiyun 		synchronize_irq(iproc_i2c->irq);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	} else { /* polling mode */
770*4882a593Smuzhiyun 		unsigned long timeout = jiffies + time_left;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 		do {
773*4882a593Smuzhiyun 			status = iproc_i2c_rd_reg(iproc_i2c,
774*4882a593Smuzhiyun 						  IS_OFFSET) & ISR_MASK;
775*4882a593Smuzhiyun 			bcm_iproc_i2c_process_m_event(iproc_i2c, status);
776*4882a593Smuzhiyun 			iproc_i2c_wr_reg(iproc_i2c, IS_OFFSET, status);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 			if (time_after(jiffies, timeout)) {
779*4882a593Smuzhiyun 				time_left = 0;
780*4882a593Smuzhiyun 				break;
781*4882a593Smuzhiyun 			}
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 			cpu_relax();
784*4882a593Smuzhiyun 			cond_resched();
785*4882a593Smuzhiyun 		} while (!iproc_i2c->xfer_is_done);
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	if (!time_left && !iproc_i2c->xfer_is_done) {
789*4882a593Smuzhiyun 		dev_err(iproc_i2c->device, "transaction timed out\n");
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 		/* flush both TX/RX FIFOs */
792*4882a593Smuzhiyun 		val = BIT(M_FIFO_RX_FLUSH_SHIFT) | BIT(M_FIFO_TX_FLUSH_SHIFT);
793*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, M_FIFO_CTRL_OFFSET, val);
794*4882a593Smuzhiyun 		return -ETIMEDOUT;
795*4882a593Smuzhiyun 	}
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	ret = bcm_iproc_i2c_check_status(iproc_i2c, msg);
798*4882a593Smuzhiyun 	if (ret) {
799*4882a593Smuzhiyun 		/* flush both TX/RX FIFOs */
800*4882a593Smuzhiyun 		val = BIT(M_FIFO_RX_FLUSH_SHIFT) | BIT(M_FIFO_TX_FLUSH_SHIFT);
801*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, M_FIFO_CTRL_OFFSET, val);
802*4882a593Smuzhiyun 		return ret;
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	return 0;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun /*
809*4882a593Smuzhiyun  * If 'process_call' is true, then this is a multi-msg transfer that requires
810*4882a593Smuzhiyun  * a repeated start between the messages.
811*4882a593Smuzhiyun  * More specifically, it must be a write (reg) followed by a read (data).
812*4882a593Smuzhiyun  * The i2c quirks are set to enforce this rule.
813*4882a593Smuzhiyun  */
bcm_iproc_i2c_xfer_internal(struct bcm_iproc_i2c_dev * iproc_i2c,struct i2c_msg * msgs,bool process_call)814*4882a593Smuzhiyun static int bcm_iproc_i2c_xfer_internal(struct bcm_iproc_i2c_dev *iproc_i2c,
815*4882a593Smuzhiyun 					struct i2c_msg *msgs, bool process_call)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun 	int i;
818*4882a593Smuzhiyun 	u8 addr;
819*4882a593Smuzhiyun 	u32 val, tmp, val_intr_en;
820*4882a593Smuzhiyun 	unsigned int tx_bytes;
821*4882a593Smuzhiyun 	struct i2c_msg *msg = &msgs[0];
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	/* check if bus is busy */
824*4882a593Smuzhiyun 	if (!!(iproc_i2c_rd_reg(iproc_i2c,
825*4882a593Smuzhiyun 				M_CMD_OFFSET) & BIT(M_CMD_START_BUSY_SHIFT))) {
826*4882a593Smuzhiyun 		dev_warn(iproc_i2c->device, "bus is busy\n");
827*4882a593Smuzhiyun 		return -EBUSY;
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	iproc_i2c->msg = msg;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	/* format and load slave address into the TX FIFO */
833*4882a593Smuzhiyun 	addr = i2c_8bit_addr_from_msg(msg);
834*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, M_TX_OFFSET, addr);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	/*
837*4882a593Smuzhiyun 	 * For a write transaction, load data into the TX FIFO. Only allow
838*4882a593Smuzhiyun 	 * loading up to TX FIFO size - 1 bytes of data since the first byte
839*4882a593Smuzhiyun 	 * has been used up by the slave address
840*4882a593Smuzhiyun 	 */
841*4882a593Smuzhiyun 	tx_bytes = min_t(unsigned int, msg->len, M_TX_RX_FIFO_SIZE - 1);
842*4882a593Smuzhiyun 	if (!(msg->flags & I2C_M_RD)) {
843*4882a593Smuzhiyun 		for (i = 0; i < tx_bytes; i++) {
844*4882a593Smuzhiyun 			val = msg->buf[i];
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 			/* mark the last byte */
847*4882a593Smuzhiyun 			if (!process_call && (i == msg->len - 1))
848*4882a593Smuzhiyun 				val |= BIT(M_TX_WR_STATUS_SHIFT);
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 			iproc_i2c_wr_reg(iproc_i2c, M_TX_OFFSET, val);
851*4882a593Smuzhiyun 		}
852*4882a593Smuzhiyun 		iproc_i2c->tx_bytes = tx_bytes;
853*4882a593Smuzhiyun 	}
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	/* Process the read message if this is process call */
856*4882a593Smuzhiyun 	if (process_call) {
857*4882a593Smuzhiyun 		msg++;
858*4882a593Smuzhiyun 		iproc_i2c->msg = msg;  /* point to second msg */
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 		/*
861*4882a593Smuzhiyun 		 * The last byte to be sent out should be a slave
862*4882a593Smuzhiyun 		 * address with read operation
863*4882a593Smuzhiyun 		 */
864*4882a593Smuzhiyun 		addr = i2c_8bit_addr_from_msg(msg);
865*4882a593Smuzhiyun 		/* mark it the last byte out */
866*4882a593Smuzhiyun 		val = addr | BIT(M_TX_WR_STATUS_SHIFT);
867*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, M_TX_OFFSET, val);
868*4882a593Smuzhiyun 	}
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	/* mark as incomplete before starting the transaction */
871*4882a593Smuzhiyun 	if (iproc_i2c->irq)
872*4882a593Smuzhiyun 		reinit_completion(&iproc_i2c->done);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	iproc_i2c->xfer_is_done = 0;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	/*
877*4882a593Smuzhiyun 	 * Enable the "start busy" interrupt, which will be triggered after the
878*4882a593Smuzhiyun 	 * transaction is done, i.e., the internal start_busy bit, transitions
879*4882a593Smuzhiyun 	 * from 1 to 0.
880*4882a593Smuzhiyun 	 */
881*4882a593Smuzhiyun 	val_intr_en = BIT(IE_M_START_BUSY_SHIFT);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	/*
884*4882a593Smuzhiyun 	 * If TX data size is larger than the TX FIFO, need to enable TX
885*4882a593Smuzhiyun 	 * underrun interrupt, which will be triggerred when the TX FIFO is
886*4882a593Smuzhiyun 	 * empty. When that happens we can then pump more data into the FIFO
887*4882a593Smuzhiyun 	 */
888*4882a593Smuzhiyun 	if (!process_call && !(msg->flags & I2C_M_RD) &&
889*4882a593Smuzhiyun 	    msg->len > iproc_i2c->tx_bytes)
890*4882a593Smuzhiyun 		val_intr_en |= BIT(IE_M_TX_UNDERRUN_SHIFT);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	/*
893*4882a593Smuzhiyun 	 * Now we can activate the transfer. For a read operation, specify the
894*4882a593Smuzhiyun 	 * number of bytes to read
895*4882a593Smuzhiyun 	 */
896*4882a593Smuzhiyun 	val = BIT(M_CMD_START_BUSY_SHIFT);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	if (msg->len == 0) {
899*4882a593Smuzhiyun 		/* SMBUS QUICK Command (Read/Write) */
900*4882a593Smuzhiyun 		val |= (M_CMD_PROTOCOL_QUICK << M_CMD_PROTOCOL_SHIFT);
901*4882a593Smuzhiyun 	} else if (msg->flags & I2C_M_RD) {
902*4882a593Smuzhiyun 		u32 protocol;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 		iproc_i2c->rx_bytes = 0;
905*4882a593Smuzhiyun 		if (msg->len > M_RX_FIFO_MAX_THLD_VALUE)
906*4882a593Smuzhiyun 			iproc_i2c->thld_bytes = M_RX_FIFO_THLD_VALUE;
907*4882a593Smuzhiyun 		else
908*4882a593Smuzhiyun 			iproc_i2c->thld_bytes = msg->len;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 		/* set threshold value */
911*4882a593Smuzhiyun 		tmp = iproc_i2c_rd_reg(iproc_i2c, M_FIFO_CTRL_OFFSET);
912*4882a593Smuzhiyun 		tmp &= ~(M_FIFO_RX_THLD_MASK << M_FIFO_RX_THLD_SHIFT);
913*4882a593Smuzhiyun 		tmp |= iproc_i2c->thld_bytes << M_FIFO_RX_THLD_SHIFT;
914*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, M_FIFO_CTRL_OFFSET, tmp);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 		/* enable the RX threshold interrupt */
917*4882a593Smuzhiyun 		val_intr_en |= BIT(IE_M_RX_THLD_SHIFT);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 		protocol = process_call ?
920*4882a593Smuzhiyun 				M_CMD_PROTOCOL_PROCESS : M_CMD_PROTOCOL_BLK_RD;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 		val |= (protocol << M_CMD_PROTOCOL_SHIFT) |
923*4882a593Smuzhiyun 		       (msg->len << M_CMD_RD_CNT_SHIFT);
924*4882a593Smuzhiyun 	} else {
925*4882a593Smuzhiyun 		val |= (M_CMD_PROTOCOL_BLK_WR << M_CMD_PROTOCOL_SHIFT);
926*4882a593Smuzhiyun 	}
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	if (iproc_i2c->irq)
929*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, val_intr_en);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	return bcm_iproc_i2c_xfer_wait(iproc_i2c, msg, val);
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun 
bcm_iproc_i2c_xfer(struct i2c_adapter * adapter,struct i2c_msg msgs[],int num)934*4882a593Smuzhiyun static int bcm_iproc_i2c_xfer(struct i2c_adapter *adapter,
935*4882a593Smuzhiyun 			      struct i2c_msg msgs[], int num)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun 	struct bcm_iproc_i2c_dev *iproc_i2c = i2c_get_adapdata(adapter);
938*4882a593Smuzhiyun 	bool process_call = false;
939*4882a593Smuzhiyun 	int ret;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	if (num == 2) {
942*4882a593Smuzhiyun 		/* Repeated start, use process call */
943*4882a593Smuzhiyun 		process_call = true;
944*4882a593Smuzhiyun 		if (msgs[1].flags & I2C_M_NOSTART) {
945*4882a593Smuzhiyun 			dev_err(iproc_i2c->device, "Invalid repeated start\n");
946*4882a593Smuzhiyun 			return -EOPNOTSUPP;
947*4882a593Smuzhiyun 		}
948*4882a593Smuzhiyun 	}
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	ret = bcm_iproc_i2c_xfer_internal(iproc_i2c, msgs, process_call);
951*4882a593Smuzhiyun 	if (ret) {
952*4882a593Smuzhiyun 		dev_dbg(iproc_i2c->device, "xfer failed\n");
953*4882a593Smuzhiyun 		return ret;
954*4882a593Smuzhiyun 	}
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	return num;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun 
bcm_iproc_i2c_functionality(struct i2c_adapter * adap)959*4882a593Smuzhiyun static uint32_t bcm_iproc_i2c_functionality(struct i2c_adapter *adap)
960*4882a593Smuzhiyun {
961*4882a593Smuzhiyun 	u32 val;
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	val = I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	if (adap->algo->reg_slave)
966*4882a593Smuzhiyun 		val |= I2C_FUNC_SLAVE;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	return val;
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun static struct i2c_algorithm bcm_iproc_algo = {
972*4882a593Smuzhiyun 	.master_xfer = bcm_iproc_i2c_xfer,
973*4882a593Smuzhiyun 	.functionality = bcm_iproc_i2c_functionality,
974*4882a593Smuzhiyun 	.reg_slave = bcm_iproc_i2c_reg_slave,
975*4882a593Smuzhiyun 	.unreg_slave = bcm_iproc_i2c_unreg_slave,
976*4882a593Smuzhiyun };
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun static const struct i2c_adapter_quirks bcm_iproc_i2c_quirks = {
979*4882a593Smuzhiyun 	.flags = I2C_AQ_COMB_WRITE_THEN_READ,
980*4882a593Smuzhiyun 	.max_comb_1st_msg_len = M_TX_RX_FIFO_SIZE,
981*4882a593Smuzhiyun 	.max_read_len = M_RX_MAX_READ_LEN,
982*4882a593Smuzhiyun };
983*4882a593Smuzhiyun 
bcm_iproc_i2c_cfg_speed(struct bcm_iproc_i2c_dev * iproc_i2c)984*4882a593Smuzhiyun static int bcm_iproc_i2c_cfg_speed(struct bcm_iproc_i2c_dev *iproc_i2c)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun 	unsigned int bus_speed;
987*4882a593Smuzhiyun 	u32 val;
988*4882a593Smuzhiyun 	int ret = of_property_read_u32(iproc_i2c->device->of_node,
989*4882a593Smuzhiyun 				       "clock-frequency", &bus_speed);
990*4882a593Smuzhiyun 	if (ret < 0) {
991*4882a593Smuzhiyun 		dev_info(iproc_i2c->device,
992*4882a593Smuzhiyun 			"unable to interpret clock-frequency DT property\n");
993*4882a593Smuzhiyun 		bus_speed = I2C_MAX_STANDARD_MODE_FREQ;
994*4882a593Smuzhiyun 	}
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	if (bus_speed < I2C_MAX_STANDARD_MODE_FREQ) {
997*4882a593Smuzhiyun 		dev_err(iproc_i2c->device, "%d Hz bus speed not supported\n",
998*4882a593Smuzhiyun 			bus_speed);
999*4882a593Smuzhiyun 		dev_err(iproc_i2c->device,
1000*4882a593Smuzhiyun 			"valid speeds are 100khz and 400khz\n");
1001*4882a593Smuzhiyun 		return -EINVAL;
1002*4882a593Smuzhiyun 	} else if (bus_speed < I2C_MAX_FAST_MODE_FREQ) {
1003*4882a593Smuzhiyun 		bus_speed = I2C_MAX_STANDARD_MODE_FREQ;
1004*4882a593Smuzhiyun 	} else {
1005*4882a593Smuzhiyun 		bus_speed = I2C_MAX_FAST_MODE_FREQ;
1006*4882a593Smuzhiyun 	}
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	iproc_i2c->bus_speed = bus_speed;
1009*4882a593Smuzhiyun 	val = iproc_i2c_rd_reg(iproc_i2c, TIM_CFG_OFFSET);
1010*4882a593Smuzhiyun 	val &= ~BIT(TIM_CFG_MODE_400_SHIFT);
1011*4882a593Smuzhiyun 	val |= (bus_speed == I2C_MAX_FAST_MODE_FREQ) << TIM_CFG_MODE_400_SHIFT;
1012*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, TIM_CFG_OFFSET, val);
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	dev_info(iproc_i2c->device, "bus set to %u Hz\n", bus_speed);
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	return 0;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun 
bcm_iproc_i2c_probe(struct platform_device * pdev)1019*4882a593Smuzhiyun static int bcm_iproc_i2c_probe(struct platform_device *pdev)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun 	int irq, ret = 0;
1022*4882a593Smuzhiyun 	struct bcm_iproc_i2c_dev *iproc_i2c;
1023*4882a593Smuzhiyun 	struct i2c_adapter *adap;
1024*4882a593Smuzhiyun 	struct resource *res;
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	iproc_i2c = devm_kzalloc(&pdev->dev, sizeof(*iproc_i2c),
1027*4882a593Smuzhiyun 				 GFP_KERNEL);
1028*4882a593Smuzhiyun 	if (!iproc_i2c)
1029*4882a593Smuzhiyun 		return -ENOMEM;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	platform_set_drvdata(pdev, iproc_i2c);
1032*4882a593Smuzhiyun 	iproc_i2c->device = &pdev->dev;
1033*4882a593Smuzhiyun 	iproc_i2c->type =
1034*4882a593Smuzhiyun 		(enum bcm_iproc_i2c_type)of_device_get_match_data(&pdev->dev);
1035*4882a593Smuzhiyun 	init_completion(&iproc_i2c->done);
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1038*4882a593Smuzhiyun 	iproc_i2c->base = devm_ioremap_resource(iproc_i2c->device, res);
1039*4882a593Smuzhiyun 	if (IS_ERR(iproc_i2c->base))
1040*4882a593Smuzhiyun 		return PTR_ERR(iproc_i2c->base);
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	if (iproc_i2c->type == IPROC_I2C_NIC) {
1043*4882a593Smuzhiyun 		res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1044*4882a593Smuzhiyun 		iproc_i2c->idm_base = devm_ioremap_resource(iproc_i2c->device,
1045*4882a593Smuzhiyun 							    res);
1046*4882a593Smuzhiyun 		if (IS_ERR(iproc_i2c->idm_base))
1047*4882a593Smuzhiyun 			return PTR_ERR(iproc_i2c->idm_base);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 		ret = of_property_read_u32(iproc_i2c->device->of_node,
1050*4882a593Smuzhiyun 					   "brcm,ape-hsls-addr-mask",
1051*4882a593Smuzhiyun 					   &iproc_i2c->ape_addr_mask);
1052*4882a593Smuzhiyun 		if (ret < 0) {
1053*4882a593Smuzhiyun 			dev_err(iproc_i2c->device,
1054*4882a593Smuzhiyun 				"'brcm,ape-hsls-addr-mask' missing\n");
1055*4882a593Smuzhiyun 			return -EINVAL;
1056*4882a593Smuzhiyun 		}
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 		spin_lock_init(&iproc_i2c->idm_lock);
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 		/* no slave support */
1061*4882a593Smuzhiyun 		bcm_iproc_algo.reg_slave = NULL;
1062*4882a593Smuzhiyun 		bcm_iproc_algo.unreg_slave = NULL;
1063*4882a593Smuzhiyun 	}
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	ret = bcm_iproc_i2c_init(iproc_i2c);
1066*4882a593Smuzhiyun 	if (ret)
1067*4882a593Smuzhiyun 		return ret;
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	ret = bcm_iproc_i2c_cfg_speed(iproc_i2c);
1070*4882a593Smuzhiyun 	if (ret)
1071*4882a593Smuzhiyun 		return ret;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1074*4882a593Smuzhiyun 	if (irq > 0) {
1075*4882a593Smuzhiyun 		ret = devm_request_irq(iproc_i2c->device, irq,
1076*4882a593Smuzhiyun 				       bcm_iproc_i2c_isr, 0, pdev->name,
1077*4882a593Smuzhiyun 				       iproc_i2c);
1078*4882a593Smuzhiyun 		if (ret < 0) {
1079*4882a593Smuzhiyun 			dev_err(iproc_i2c->device,
1080*4882a593Smuzhiyun 				"unable to request irq %i\n", irq);
1081*4882a593Smuzhiyun 			return ret;
1082*4882a593Smuzhiyun 		}
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 		iproc_i2c->irq = irq;
1085*4882a593Smuzhiyun 	} else {
1086*4882a593Smuzhiyun 		dev_warn(iproc_i2c->device,
1087*4882a593Smuzhiyun 			 "no irq resource, falling back to poll mode\n");
1088*4882a593Smuzhiyun 	}
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	bcm_iproc_i2c_enable_disable(iproc_i2c, true);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	adap = &iproc_i2c->adapter;
1093*4882a593Smuzhiyun 	i2c_set_adapdata(adap, iproc_i2c);
1094*4882a593Smuzhiyun 	snprintf(adap->name, sizeof(adap->name),
1095*4882a593Smuzhiyun 		"Broadcom iProc (%s)",
1096*4882a593Smuzhiyun 		of_node_full_name(iproc_i2c->device->of_node));
1097*4882a593Smuzhiyun 	adap->algo = &bcm_iproc_algo;
1098*4882a593Smuzhiyun 	adap->quirks = &bcm_iproc_i2c_quirks;
1099*4882a593Smuzhiyun 	adap->dev.parent = &pdev->dev;
1100*4882a593Smuzhiyun 	adap->dev.of_node = pdev->dev.of_node;
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	return i2c_add_adapter(adap);
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun 
bcm_iproc_i2c_remove(struct platform_device * pdev)1105*4882a593Smuzhiyun static int bcm_iproc_i2c_remove(struct platform_device *pdev)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun 	struct bcm_iproc_i2c_dev *iproc_i2c = platform_get_drvdata(pdev);
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	if (iproc_i2c->irq) {
1110*4882a593Smuzhiyun 		/*
1111*4882a593Smuzhiyun 		 * Make sure there's no pending interrupt when we remove the
1112*4882a593Smuzhiyun 		 * adapter
1113*4882a593Smuzhiyun 		 */
1114*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, 0);
1115*4882a593Smuzhiyun 		iproc_i2c_rd_reg(iproc_i2c, IE_OFFSET);
1116*4882a593Smuzhiyun 		synchronize_irq(iproc_i2c->irq);
1117*4882a593Smuzhiyun 	}
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	i2c_del_adapter(&iproc_i2c->adapter);
1120*4882a593Smuzhiyun 	bcm_iproc_i2c_enable_disable(iproc_i2c, false);
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	return 0;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1126*4882a593Smuzhiyun 
bcm_iproc_i2c_suspend(struct device * dev)1127*4882a593Smuzhiyun static int bcm_iproc_i2c_suspend(struct device *dev)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun 	struct bcm_iproc_i2c_dev *iproc_i2c = dev_get_drvdata(dev);
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	if (iproc_i2c->irq) {
1132*4882a593Smuzhiyun 		/*
1133*4882a593Smuzhiyun 		 * Make sure there's no pending interrupt when we go into
1134*4882a593Smuzhiyun 		 * suspend
1135*4882a593Smuzhiyun 		 */
1136*4882a593Smuzhiyun 		iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, 0);
1137*4882a593Smuzhiyun 		iproc_i2c_rd_reg(iproc_i2c, IE_OFFSET);
1138*4882a593Smuzhiyun 		synchronize_irq(iproc_i2c->irq);
1139*4882a593Smuzhiyun 	}
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	/* now disable the controller */
1142*4882a593Smuzhiyun 	bcm_iproc_i2c_enable_disable(iproc_i2c, false);
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	return 0;
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun 
bcm_iproc_i2c_resume(struct device * dev)1147*4882a593Smuzhiyun static int bcm_iproc_i2c_resume(struct device *dev)
1148*4882a593Smuzhiyun {
1149*4882a593Smuzhiyun 	struct bcm_iproc_i2c_dev *iproc_i2c = dev_get_drvdata(dev);
1150*4882a593Smuzhiyun 	int ret;
1151*4882a593Smuzhiyun 	u32 val;
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	/*
1154*4882a593Smuzhiyun 	 * Power domain could have been shut off completely in system deep
1155*4882a593Smuzhiyun 	 * sleep, so re-initialize the block here
1156*4882a593Smuzhiyun 	 */
1157*4882a593Smuzhiyun 	ret = bcm_iproc_i2c_init(iproc_i2c);
1158*4882a593Smuzhiyun 	if (ret)
1159*4882a593Smuzhiyun 		return ret;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	/* configure to the desired bus speed */
1162*4882a593Smuzhiyun 	val = iproc_i2c_rd_reg(iproc_i2c, TIM_CFG_OFFSET);
1163*4882a593Smuzhiyun 	val &= ~BIT(TIM_CFG_MODE_400_SHIFT);
1164*4882a593Smuzhiyun 	val |= (iproc_i2c->bus_speed == I2C_MAX_FAST_MODE_FREQ) << TIM_CFG_MODE_400_SHIFT;
1165*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, TIM_CFG_OFFSET, val);
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	bcm_iproc_i2c_enable_disable(iproc_i2c, true);
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	return 0;
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun static const struct dev_pm_ops bcm_iproc_i2c_pm_ops = {
1173*4882a593Smuzhiyun 	.suspend_late = &bcm_iproc_i2c_suspend,
1174*4882a593Smuzhiyun 	.resume_early = &bcm_iproc_i2c_resume
1175*4882a593Smuzhiyun };
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun #define BCM_IPROC_I2C_PM_OPS (&bcm_iproc_i2c_pm_ops)
1178*4882a593Smuzhiyun #else
1179*4882a593Smuzhiyun #define BCM_IPROC_I2C_PM_OPS NULL
1180*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 
bcm_iproc_i2c_reg_slave(struct i2c_client * slave)1183*4882a593Smuzhiyun static int bcm_iproc_i2c_reg_slave(struct i2c_client *slave)
1184*4882a593Smuzhiyun {
1185*4882a593Smuzhiyun 	struct bcm_iproc_i2c_dev *iproc_i2c = i2c_get_adapdata(slave->adapter);
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	if (iproc_i2c->slave)
1188*4882a593Smuzhiyun 		return -EBUSY;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	if (slave->flags & I2C_CLIENT_TEN)
1191*4882a593Smuzhiyun 		return -EAFNOSUPPORT;
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	iproc_i2c->slave = slave;
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	tasklet_init(&iproc_i2c->slave_rx_tasklet, slave_rx_tasklet_fn,
1196*4882a593Smuzhiyun 		     (unsigned long)iproc_i2c);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	bcm_iproc_i2c_slave_init(iproc_i2c, false);
1199*4882a593Smuzhiyun 	return 0;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun 
bcm_iproc_i2c_unreg_slave(struct i2c_client * slave)1202*4882a593Smuzhiyun static int bcm_iproc_i2c_unreg_slave(struct i2c_client *slave)
1203*4882a593Smuzhiyun {
1204*4882a593Smuzhiyun 	u32 tmp;
1205*4882a593Smuzhiyun 	struct bcm_iproc_i2c_dev *iproc_i2c = i2c_get_adapdata(slave->adapter);
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	if (!iproc_i2c->slave)
1208*4882a593Smuzhiyun 		return -EINVAL;
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	disable_irq(iproc_i2c->irq);
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	/* disable all slave interrupts */
1213*4882a593Smuzhiyun 	tmp = iproc_i2c_rd_reg(iproc_i2c, IE_OFFSET);
1214*4882a593Smuzhiyun 	tmp &= ~(IE_S_ALL_INTERRUPT_MASK <<
1215*4882a593Smuzhiyun 			IE_S_ALL_INTERRUPT_SHIFT);
1216*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, tmp);
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	tasklet_kill(&iproc_i2c->slave_rx_tasklet);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	/* Erase the slave address programmed */
1221*4882a593Smuzhiyun 	tmp = iproc_i2c_rd_reg(iproc_i2c, S_CFG_SMBUS_ADDR_OFFSET);
1222*4882a593Smuzhiyun 	tmp &= ~BIT(S_CFG_EN_NIC_SMB_ADDR3_SHIFT);
1223*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, S_CFG_SMBUS_ADDR_OFFSET, tmp);
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	/* flush TX/RX FIFOs */
1226*4882a593Smuzhiyun 	tmp = (BIT(S_FIFO_RX_FLUSH_SHIFT) | BIT(S_FIFO_TX_FLUSH_SHIFT));
1227*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, S_FIFO_CTRL_OFFSET, tmp);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	/* clear all pending slave interrupts */
1230*4882a593Smuzhiyun 	iproc_i2c_wr_reg(iproc_i2c, IS_OFFSET, ISR_MASK_SLAVE);
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	iproc_i2c->slave = NULL;
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	enable_irq(iproc_i2c->irq);
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	return 0;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun static const struct of_device_id bcm_iproc_i2c_of_match[] = {
1240*4882a593Smuzhiyun 	{
1241*4882a593Smuzhiyun 		.compatible = "brcm,iproc-i2c",
1242*4882a593Smuzhiyun 		.data = (int *)IPROC_I2C,
1243*4882a593Smuzhiyun 	}, {
1244*4882a593Smuzhiyun 		.compatible = "brcm,iproc-nic-i2c",
1245*4882a593Smuzhiyun 		.data = (int *)IPROC_I2C_NIC,
1246*4882a593Smuzhiyun 	},
1247*4882a593Smuzhiyun 	{ /* sentinel */ }
1248*4882a593Smuzhiyun };
1249*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, bcm_iproc_i2c_of_match);
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun static struct platform_driver bcm_iproc_i2c_driver = {
1252*4882a593Smuzhiyun 	.driver = {
1253*4882a593Smuzhiyun 		.name = "bcm-iproc-i2c",
1254*4882a593Smuzhiyun 		.of_match_table = bcm_iproc_i2c_of_match,
1255*4882a593Smuzhiyun 		.pm = BCM_IPROC_I2C_PM_OPS,
1256*4882a593Smuzhiyun 	},
1257*4882a593Smuzhiyun 	.probe = bcm_iproc_i2c_probe,
1258*4882a593Smuzhiyun 	.remove = bcm_iproc_i2c_remove,
1259*4882a593Smuzhiyun };
1260*4882a593Smuzhiyun module_platform_driver(bcm_iproc_i2c_driver);
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun MODULE_AUTHOR("Ray Jui <rjui@broadcom.com>");
1263*4882a593Smuzhiyun MODULE_DESCRIPTION("Broadcom iProc I2C Driver");
1264*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1265