xref: /OK3568_Linux_fs/kernel/drivers/i2c/busses/i2c-axxia.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * This driver implements I2C master functionality using the LSI API2C
4*4882a593Smuzhiyun  * controller.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * NOTE: The controller has a limitation in that it can only do transfers of
7*4882a593Smuzhiyun  * maximum 255 bytes at a time. If a larger transfer is attempted, error code
8*4882a593Smuzhiyun  * (-EINVAL) is returned.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/clkdev.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/i2c.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define SCL_WAIT_TIMEOUT_NS 25000000
23*4882a593Smuzhiyun #define I2C_XFER_TIMEOUT    (msecs_to_jiffies(250))
24*4882a593Smuzhiyun #define I2C_STOP_TIMEOUT    (msecs_to_jiffies(100))
25*4882a593Smuzhiyun #define FIFO_SIZE           8
26*4882a593Smuzhiyun #define SEQ_LEN             2
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define GLOBAL_CONTROL		0x00
29*4882a593Smuzhiyun #define   GLOBAL_MST_EN         BIT(0)
30*4882a593Smuzhiyun #define   GLOBAL_SLV_EN         BIT(1)
31*4882a593Smuzhiyun #define   GLOBAL_IBML_EN        BIT(2)
32*4882a593Smuzhiyun #define INTERRUPT_STATUS	0x04
33*4882a593Smuzhiyun #define INTERRUPT_ENABLE	0x08
34*4882a593Smuzhiyun #define   INT_SLV               BIT(1)
35*4882a593Smuzhiyun #define   INT_MST               BIT(0)
36*4882a593Smuzhiyun #define WAIT_TIMER_CONTROL	0x0c
37*4882a593Smuzhiyun #define   WT_EN			BIT(15)
38*4882a593Smuzhiyun #define   WT_VALUE(_x)		((_x) & 0x7fff)
39*4882a593Smuzhiyun #define IBML_TIMEOUT		0x10
40*4882a593Smuzhiyun #define IBML_LOW_MEXT		0x14
41*4882a593Smuzhiyun #define IBML_LOW_SEXT		0x18
42*4882a593Smuzhiyun #define TIMER_CLOCK_DIV		0x1c
43*4882a593Smuzhiyun #define I2C_BUS_MONITOR		0x20
44*4882a593Smuzhiyun #define   BM_SDAC		BIT(3)
45*4882a593Smuzhiyun #define   BM_SCLC		BIT(2)
46*4882a593Smuzhiyun #define   BM_SDAS		BIT(1)
47*4882a593Smuzhiyun #define   BM_SCLS		BIT(0)
48*4882a593Smuzhiyun #define SOFT_RESET		0x24
49*4882a593Smuzhiyun #define MST_COMMAND		0x28
50*4882a593Smuzhiyun #define   CMD_BUSY		(1<<3)
51*4882a593Smuzhiyun #define   CMD_MANUAL		(0x00 | CMD_BUSY)
52*4882a593Smuzhiyun #define   CMD_AUTO		(0x01 | CMD_BUSY)
53*4882a593Smuzhiyun #define   CMD_SEQUENCE		(0x02 | CMD_BUSY)
54*4882a593Smuzhiyun #define MST_RX_XFER		0x2c
55*4882a593Smuzhiyun #define MST_TX_XFER		0x30
56*4882a593Smuzhiyun #define MST_ADDR_1		0x34
57*4882a593Smuzhiyun #define MST_ADDR_2		0x38
58*4882a593Smuzhiyun #define MST_DATA		0x3c
59*4882a593Smuzhiyun #define MST_TX_FIFO		0x40
60*4882a593Smuzhiyun #define MST_RX_FIFO		0x44
61*4882a593Smuzhiyun #define MST_INT_ENABLE		0x48
62*4882a593Smuzhiyun #define MST_INT_STATUS		0x4c
63*4882a593Smuzhiyun #define   MST_STATUS_RFL	(1 << 13) /* RX FIFO serivce */
64*4882a593Smuzhiyun #define   MST_STATUS_TFL	(1 << 12) /* TX FIFO service */
65*4882a593Smuzhiyun #define   MST_STATUS_SNS	(1 << 11) /* Manual mode done */
66*4882a593Smuzhiyun #define   MST_STATUS_SS		(1 << 10) /* Automatic mode done */
67*4882a593Smuzhiyun #define   MST_STATUS_SCC	(1 << 9)  /* Stop complete */
68*4882a593Smuzhiyun #define   MST_STATUS_IP		(1 << 8)  /* Invalid parameter */
69*4882a593Smuzhiyun #define   MST_STATUS_TSS	(1 << 7)  /* Timeout */
70*4882a593Smuzhiyun #define   MST_STATUS_AL		(1 << 6)  /* Arbitration lost */
71*4882a593Smuzhiyun #define   MST_STATUS_ND		(1 << 5)  /* NAK on data phase */
72*4882a593Smuzhiyun #define   MST_STATUS_NA		(1 << 4)  /* NAK on address phase */
73*4882a593Smuzhiyun #define   MST_STATUS_NAK	(MST_STATUS_NA | \
74*4882a593Smuzhiyun 				 MST_STATUS_ND)
75*4882a593Smuzhiyun #define   MST_STATUS_ERR	(MST_STATUS_NAK | \
76*4882a593Smuzhiyun 				 MST_STATUS_AL  | \
77*4882a593Smuzhiyun 				 MST_STATUS_IP)
78*4882a593Smuzhiyun #define MST_TX_BYTES_XFRD	0x50
79*4882a593Smuzhiyun #define MST_RX_BYTES_XFRD	0x54
80*4882a593Smuzhiyun #define SLV_ADDR_DEC_CTL	0x58
81*4882a593Smuzhiyun #define   SLV_ADDR_DEC_GCE	BIT(0)  /* ACK to General Call Address from own master (loopback) */
82*4882a593Smuzhiyun #define   SLV_ADDR_DEC_OGCE	BIT(1)  /* ACK to General Call Address from external masters */
83*4882a593Smuzhiyun #define   SLV_ADDR_DEC_SA1E	BIT(2)  /* ACK to addr_1 enabled */
84*4882a593Smuzhiyun #define   SLV_ADDR_DEC_SA1M	BIT(3)  /* 10-bit addressing for addr_1 enabled */
85*4882a593Smuzhiyun #define   SLV_ADDR_DEC_SA2E	BIT(4)  /* ACK to addr_2 enabled */
86*4882a593Smuzhiyun #define   SLV_ADDR_DEC_SA2M	BIT(5)  /* 10-bit addressing for addr_2 enabled */
87*4882a593Smuzhiyun #define SLV_ADDR_1		0x5c
88*4882a593Smuzhiyun #define SLV_ADDR_2		0x60
89*4882a593Smuzhiyun #define SLV_RX_CTL		0x64
90*4882a593Smuzhiyun #define   SLV_RX_ACSA1		BIT(0)  /* Generate ACK for writes to addr_1 */
91*4882a593Smuzhiyun #define   SLV_RX_ACSA2		BIT(1)  /* Generate ACK for writes to addr_2 */
92*4882a593Smuzhiyun #define   SLV_RX_ACGCA		BIT(2)  /* ACK data phase transfers to General Call Address */
93*4882a593Smuzhiyun #define SLV_DATA		0x68
94*4882a593Smuzhiyun #define SLV_RX_FIFO		0x6c
95*4882a593Smuzhiyun #define   SLV_FIFO_DV1		BIT(0)  /* Data Valid for addr_1 */
96*4882a593Smuzhiyun #define   SLV_FIFO_DV2		BIT(1)  /* Data Valid for addr_2 */
97*4882a593Smuzhiyun #define   SLV_FIFO_AS		BIT(2)  /* (N)ACK Sent */
98*4882a593Smuzhiyun #define   SLV_FIFO_TNAK		BIT(3)  /* Timeout NACK */
99*4882a593Smuzhiyun #define   SLV_FIFO_STRC		BIT(4)  /* First byte after start condition received */
100*4882a593Smuzhiyun #define   SLV_FIFO_RSC		BIT(5)  /* Repeated Start Condition */
101*4882a593Smuzhiyun #define   SLV_FIFO_STPC		BIT(6)  /* Stop Condition */
102*4882a593Smuzhiyun #define   SLV_FIFO_DV		(SLV_FIFO_DV1 | SLV_FIFO_DV2)
103*4882a593Smuzhiyun #define SLV_INT_ENABLE		0x70
104*4882a593Smuzhiyun #define SLV_INT_STATUS		0x74
105*4882a593Smuzhiyun #define   SLV_STATUS_RFH	BIT(0)  /* FIFO service */
106*4882a593Smuzhiyun #define   SLV_STATUS_WTC	BIT(1)  /* Write transfer complete */
107*4882a593Smuzhiyun #define   SLV_STATUS_SRS1	BIT(2)  /* Slave read from addr 1 */
108*4882a593Smuzhiyun #define   SLV_STATUS_SRRS1	BIT(3)  /* Repeated start from addr 1 */
109*4882a593Smuzhiyun #define   SLV_STATUS_SRND1	BIT(4)  /* Read request not following start condition */
110*4882a593Smuzhiyun #define   SLV_STATUS_SRC1	BIT(5)  /* Read canceled */
111*4882a593Smuzhiyun #define   SLV_STATUS_SRAT1	BIT(6)  /* Slave Read timed out */
112*4882a593Smuzhiyun #define   SLV_STATUS_SRDRE1	BIT(7)  /* Data written after timed out */
113*4882a593Smuzhiyun #define SLV_READ_DUMMY		0x78
114*4882a593Smuzhiyun #define SCL_HIGH_PERIOD		0x80
115*4882a593Smuzhiyun #define SCL_LOW_PERIOD		0x84
116*4882a593Smuzhiyun #define SPIKE_FLTR_LEN		0x88
117*4882a593Smuzhiyun #define SDA_SETUP_TIME		0x8c
118*4882a593Smuzhiyun #define SDA_HOLD_TIME		0x90
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /**
121*4882a593Smuzhiyun  * axxia_i2c_dev - I2C device context
122*4882a593Smuzhiyun  * @base: pointer to register struct
123*4882a593Smuzhiyun  * @msg: pointer to current message
124*4882a593Smuzhiyun  * @msg_r: pointer to current read message (sequence transfer)
125*4882a593Smuzhiyun  * @msg_xfrd: number of bytes transferred in tx_fifo
126*4882a593Smuzhiyun  * @msg_xfrd_r: number of bytes transferred in rx_fifo
127*4882a593Smuzhiyun  * @msg_err: error code for completed message
128*4882a593Smuzhiyun  * @msg_complete: xfer completion object
129*4882a593Smuzhiyun  * @dev: device reference
130*4882a593Smuzhiyun  * @adapter: core i2c abstraction
131*4882a593Smuzhiyun  * @i2c_clk: clock reference for i2c input clock
132*4882a593Smuzhiyun  * @bus_clk_rate: current i2c bus clock rate
133*4882a593Smuzhiyun  * @last: a flag indicating is this is last message in transfer
134*4882a593Smuzhiyun  */
135*4882a593Smuzhiyun struct axxia_i2c_dev {
136*4882a593Smuzhiyun 	void __iomem *base;
137*4882a593Smuzhiyun 	struct i2c_msg *msg;
138*4882a593Smuzhiyun 	struct i2c_msg *msg_r;
139*4882a593Smuzhiyun 	size_t msg_xfrd;
140*4882a593Smuzhiyun 	size_t msg_xfrd_r;
141*4882a593Smuzhiyun 	int msg_err;
142*4882a593Smuzhiyun 	struct completion msg_complete;
143*4882a593Smuzhiyun 	struct device *dev;
144*4882a593Smuzhiyun 	struct i2c_adapter adapter;
145*4882a593Smuzhiyun 	struct clk *i2c_clk;
146*4882a593Smuzhiyun 	u32 bus_clk_rate;
147*4882a593Smuzhiyun 	bool last;
148*4882a593Smuzhiyun 	struct i2c_client *slave;
149*4882a593Smuzhiyun 	int irq;
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
i2c_int_disable(struct axxia_i2c_dev * idev,u32 mask)152*4882a593Smuzhiyun static void i2c_int_disable(struct axxia_i2c_dev *idev, u32 mask)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	u32 int_en;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	int_en = readl(idev->base + MST_INT_ENABLE);
157*4882a593Smuzhiyun 	writel(int_en & ~mask, idev->base + MST_INT_ENABLE);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
i2c_int_enable(struct axxia_i2c_dev * idev,u32 mask)160*4882a593Smuzhiyun static void i2c_int_enable(struct axxia_i2c_dev *idev, u32 mask)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	u32 int_en;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	int_en = readl(idev->base + MST_INT_ENABLE);
165*4882a593Smuzhiyun 	writel(int_en | mask, idev->base + MST_INT_ENABLE);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /**
169*4882a593Smuzhiyun  * ns_to_clk - Convert time (ns) to clock cycles for the given clock frequency.
170*4882a593Smuzhiyun  */
ns_to_clk(u64 ns,u32 clk_mhz)171*4882a593Smuzhiyun static u32 ns_to_clk(u64 ns, u32 clk_mhz)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	return div_u64(ns * clk_mhz, 1000);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
axxia_i2c_init(struct axxia_i2c_dev * idev)176*4882a593Smuzhiyun static int axxia_i2c_init(struct axxia_i2c_dev *idev)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	u32 divisor = clk_get_rate(idev->i2c_clk) / idev->bus_clk_rate;
179*4882a593Smuzhiyun 	u32 clk_mhz = clk_get_rate(idev->i2c_clk) / 1000000;
180*4882a593Smuzhiyun 	u32 t_setup;
181*4882a593Smuzhiyun 	u32 t_high, t_low;
182*4882a593Smuzhiyun 	u32 tmo_clk;
183*4882a593Smuzhiyun 	u32 prescale;
184*4882a593Smuzhiyun 	unsigned long timeout;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	dev_dbg(idev->dev, "rate=%uHz per_clk=%uMHz -> ratio=1:%u\n",
187*4882a593Smuzhiyun 		idev->bus_clk_rate, clk_mhz, divisor);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/* Reset controller */
190*4882a593Smuzhiyun 	writel(0x01, idev->base + SOFT_RESET);
191*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(100);
192*4882a593Smuzhiyun 	while (readl(idev->base + SOFT_RESET) & 1) {
193*4882a593Smuzhiyun 		if (time_after(jiffies, timeout)) {
194*4882a593Smuzhiyun 			dev_warn(idev->dev, "Soft reset failed\n");
195*4882a593Smuzhiyun 			break;
196*4882a593Smuzhiyun 		}
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* Enable Master Mode */
200*4882a593Smuzhiyun 	writel(0x1, idev->base + GLOBAL_CONTROL);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (idev->bus_clk_rate <= I2C_MAX_STANDARD_MODE_FREQ) {
203*4882a593Smuzhiyun 		/* Standard mode SCL 50/50, tSU:DAT = 250 ns */
204*4882a593Smuzhiyun 		t_high = divisor * 1 / 2;
205*4882a593Smuzhiyun 		t_low = divisor * 1 / 2;
206*4882a593Smuzhiyun 		t_setup = ns_to_clk(250, clk_mhz);
207*4882a593Smuzhiyun 	} else {
208*4882a593Smuzhiyun 		/* Fast mode SCL 33/66, tSU:DAT = 100 ns */
209*4882a593Smuzhiyun 		t_high = divisor * 1 / 3;
210*4882a593Smuzhiyun 		t_low = divisor * 2 / 3;
211*4882a593Smuzhiyun 		t_setup = ns_to_clk(100, clk_mhz);
212*4882a593Smuzhiyun 	}
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/* SCL High Time */
215*4882a593Smuzhiyun 	writel(t_high, idev->base + SCL_HIGH_PERIOD);
216*4882a593Smuzhiyun 	/* SCL Low Time */
217*4882a593Smuzhiyun 	writel(t_low, idev->base + SCL_LOW_PERIOD);
218*4882a593Smuzhiyun 	/* SDA Setup Time */
219*4882a593Smuzhiyun 	writel(t_setup, idev->base + SDA_SETUP_TIME);
220*4882a593Smuzhiyun 	/* SDA Hold Time, 300ns */
221*4882a593Smuzhiyun 	writel(ns_to_clk(300, clk_mhz), idev->base + SDA_HOLD_TIME);
222*4882a593Smuzhiyun 	/* Filter <50ns spikes */
223*4882a593Smuzhiyun 	writel(ns_to_clk(50, clk_mhz), idev->base + SPIKE_FLTR_LEN);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/* Configure Time-Out Registers */
226*4882a593Smuzhiyun 	tmo_clk = ns_to_clk(SCL_WAIT_TIMEOUT_NS, clk_mhz);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	/* Find prescaler value that makes tmo_clk fit in 15-bits counter. */
229*4882a593Smuzhiyun 	for (prescale = 0; prescale < 15; ++prescale) {
230*4882a593Smuzhiyun 		if (tmo_clk <= 0x7fff)
231*4882a593Smuzhiyun 			break;
232*4882a593Smuzhiyun 		tmo_clk >>= 1;
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 	if (tmo_clk > 0x7fff)
235*4882a593Smuzhiyun 		tmo_clk = 0x7fff;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	/* Prescale divider (log2) */
238*4882a593Smuzhiyun 	writel(prescale, idev->base + TIMER_CLOCK_DIV);
239*4882a593Smuzhiyun 	/* Timeout in divided clocks */
240*4882a593Smuzhiyun 	writel(WT_EN | WT_VALUE(tmo_clk), idev->base + WAIT_TIMER_CONTROL);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	/* Mask all master interrupt bits */
243*4882a593Smuzhiyun 	i2c_int_disable(idev, ~0);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* Interrupt enable */
246*4882a593Smuzhiyun 	writel(0x01, idev->base + INTERRUPT_ENABLE);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
i2c_m_rd(const struct i2c_msg * msg)251*4882a593Smuzhiyun static int i2c_m_rd(const struct i2c_msg *msg)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	return (msg->flags & I2C_M_RD) != 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
i2c_m_ten(const struct i2c_msg * msg)256*4882a593Smuzhiyun static int i2c_m_ten(const struct i2c_msg *msg)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	return (msg->flags & I2C_M_TEN) != 0;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
i2c_m_recv_len(const struct i2c_msg * msg)261*4882a593Smuzhiyun static int i2c_m_recv_len(const struct i2c_msg *msg)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	return (msg->flags & I2C_M_RECV_LEN) != 0;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /**
267*4882a593Smuzhiyun  * axxia_i2c_empty_rx_fifo - Fetch data from RX FIFO and update SMBus block
268*4882a593Smuzhiyun  * transfer length if this is the first byte of such a transfer.
269*4882a593Smuzhiyun  */
axxia_i2c_empty_rx_fifo(struct axxia_i2c_dev * idev)270*4882a593Smuzhiyun static int axxia_i2c_empty_rx_fifo(struct axxia_i2c_dev *idev)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct i2c_msg *msg = idev->msg_r;
273*4882a593Smuzhiyun 	size_t rx_fifo_avail = readl(idev->base + MST_RX_FIFO);
274*4882a593Smuzhiyun 	int bytes_to_transfer = min(rx_fifo_avail, msg->len - idev->msg_xfrd_r);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	while (bytes_to_transfer-- > 0) {
277*4882a593Smuzhiyun 		int c = readl(idev->base + MST_DATA);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 		if (idev->msg_xfrd_r == 0 && i2c_m_recv_len(msg)) {
280*4882a593Smuzhiyun 			/*
281*4882a593Smuzhiyun 			 * Check length byte for SMBus block read
282*4882a593Smuzhiyun 			 */
283*4882a593Smuzhiyun 			if (c <= 0 || c > I2C_SMBUS_BLOCK_MAX) {
284*4882a593Smuzhiyun 				idev->msg_err = -EPROTO;
285*4882a593Smuzhiyun 				i2c_int_disable(idev, ~MST_STATUS_TSS);
286*4882a593Smuzhiyun 				complete(&idev->msg_complete);
287*4882a593Smuzhiyun 				break;
288*4882a593Smuzhiyun 			}
289*4882a593Smuzhiyun 			msg->len = 1 + c;
290*4882a593Smuzhiyun 			writel(msg->len, idev->base + MST_RX_XFER);
291*4882a593Smuzhiyun 		}
292*4882a593Smuzhiyun 		msg->buf[idev->msg_xfrd_r++] = c;
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	return 0;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun /**
299*4882a593Smuzhiyun  * axxia_i2c_fill_tx_fifo - Fill TX FIFO from current message buffer.
300*4882a593Smuzhiyun  * @return: Number of bytes left to transfer.
301*4882a593Smuzhiyun  */
axxia_i2c_fill_tx_fifo(struct axxia_i2c_dev * idev)302*4882a593Smuzhiyun static int axxia_i2c_fill_tx_fifo(struct axxia_i2c_dev *idev)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	struct i2c_msg *msg = idev->msg;
305*4882a593Smuzhiyun 	size_t tx_fifo_avail = FIFO_SIZE - readl(idev->base + MST_TX_FIFO);
306*4882a593Smuzhiyun 	int bytes_to_transfer = min(tx_fifo_avail, msg->len - idev->msg_xfrd);
307*4882a593Smuzhiyun 	int ret = msg->len - idev->msg_xfrd - bytes_to_transfer;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	while (bytes_to_transfer-- > 0)
310*4882a593Smuzhiyun 		writel(msg->buf[idev->msg_xfrd++], idev->base + MST_DATA);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	return ret;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
axxia_i2c_slv_fifo_event(struct axxia_i2c_dev * idev)315*4882a593Smuzhiyun static void axxia_i2c_slv_fifo_event(struct axxia_i2c_dev *idev)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	u32 fifo_status = readl(idev->base + SLV_RX_FIFO);
318*4882a593Smuzhiyun 	u8 val;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	dev_dbg(idev->dev, "slave irq fifo_status=0x%x\n", fifo_status);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	if (fifo_status & SLV_FIFO_DV1) {
323*4882a593Smuzhiyun 		if (fifo_status & SLV_FIFO_STRC)
324*4882a593Smuzhiyun 			i2c_slave_event(idev->slave,
325*4882a593Smuzhiyun 					I2C_SLAVE_WRITE_REQUESTED, &val);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 		val = readl(idev->base + SLV_DATA);
328*4882a593Smuzhiyun 		i2c_slave_event(idev->slave, I2C_SLAVE_WRITE_RECEIVED, &val);
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 	if (fifo_status & SLV_FIFO_STPC) {
331*4882a593Smuzhiyun 		readl(idev->base + SLV_DATA); /* dummy read */
332*4882a593Smuzhiyun 		i2c_slave_event(idev->slave, I2C_SLAVE_STOP, &val);
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 	if (fifo_status & SLV_FIFO_RSC)
335*4882a593Smuzhiyun 		readl(idev->base + SLV_DATA); /* dummy read */
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
axxia_i2c_slv_isr(struct axxia_i2c_dev * idev)338*4882a593Smuzhiyun static irqreturn_t axxia_i2c_slv_isr(struct axxia_i2c_dev *idev)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	u32 status = readl(idev->base + SLV_INT_STATUS);
341*4882a593Smuzhiyun 	u8 val;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	dev_dbg(idev->dev, "slave irq status=0x%x\n", status);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	if (status & SLV_STATUS_RFH)
346*4882a593Smuzhiyun 		axxia_i2c_slv_fifo_event(idev);
347*4882a593Smuzhiyun 	if (status & SLV_STATUS_SRS1) {
348*4882a593Smuzhiyun 		i2c_slave_event(idev->slave, I2C_SLAVE_READ_REQUESTED, &val);
349*4882a593Smuzhiyun 		writel(val, idev->base + SLV_DATA);
350*4882a593Smuzhiyun 	}
351*4882a593Smuzhiyun 	if (status & SLV_STATUS_SRND1) {
352*4882a593Smuzhiyun 		i2c_slave_event(idev->slave, I2C_SLAVE_READ_PROCESSED, &val);
353*4882a593Smuzhiyun 		writel(val, idev->base + SLV_DATA);
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 	if (status & SLV_STATUS_SRC1)
356*4882a593Smuzhiyun 		i2c_slave_event(idev->slave, I2C_SLAVE_STOP, &val);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	writel(INT_SLV, idev->base + INTERRUPT_STATUS);
359*4882a593Smuzhiyun 	return IRQ_HANDLED;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
axxia_i2c_isr(int irq,void * _dev)362*4882a593Smuzhiyun static irqreturn_t axxia_i2c_isr(int irq, void *_dev)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	struct axxia_i2c_dev *idev = _dev;
365*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
366*4882a593Smuzhiyun 	u32 status;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	status = readl(idev->base + INTERRUPT_STATUS);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (status & INT_SLV)
371*4882a593Smuzhiyun 		ret = axxia_i2c_slv_isr(idev);
372*4882a593Smuzhiyun 	if (!(status & INT_MST))
373*4882a593Smuzhiyun 		return ret;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/* Read interrupt status bits */
376*4882a593Smuzhiyun 	status = readl(idev->base + MST_INT_STATUS);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	if (!idev->msg) {
379*4882a593Smuzhiyun 		dev_warn(idev->dev, "unexpected interrupt\n");
380*4882a593Smuzhiyun 		goto out;
381*4882a593Smuzhiyun 	}
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/* RX FIFO needs service? */
384*4882a593Smuzhiyun 	if (i2c_m_rd(idev->msg_r) && (status & MST_STATUS_RFL))
385*4882a593Smuzhiyun 		axxia_i2c_empty_rx_fifo(idev);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	/* TX FIFO needs service? */
388*4882a593Smuzhiyun 	if (!i2c_m_rd(idev->msg) && (status & MST_STATUS_TFL)) {
389*4882a593Smuzhiyun 		if (axxia_i2c_fill_tx_fifo(idev) == 0)
390*4882a593Smuzhiyun 			i2c_int_disable(idev, MST_STATUS_TFL);
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	if (unlikely(status & MST_STATUS_ERR)) {
394*4882a593Smuzhiyun 		/* Transfer error */
395*4882a593Smuzhiyun 		i2c_int_disable(idev, ~0);
396*4882a593Smuzhiyun 		if (status & MST_STATUS_AL)
397*4882a593Smuzhiyun 			idev->msg_err = -EAGAIN;
398*4882a593Smuzhiyun 		else if (status & MST_STATUS_NAK)
399*4882a593Smuzhiyun 			idev->msg_err = -ENXIO;
400*4882a593Smuzhiyun 		else
401*4882a593Smuzhiyun 			idev->msg_err = -EIO;
402*4882a593Smuzhiyun 		dev_dbg(idev->dev, "error %#x, addr=%#x rx=%u/%u tx=%u/%u\n",
403*4882a593Smuzhiyun 			status,
404*4882a593Smuzhiyun 			idev->msg->addr,
405*4882a593Smuzhiyun 			readl(idev->base + MST_RX_BYTES_XFRD),
406*4882a593Smuzhiyun 			readl(idev->base + MST_RX_XFER),
407*4882a593Smuzhiyun 			readl(idev->base + MST_TX_BYTES_XFRD),
408*4882a593Smuzhiyun 			readl(idev->base + MST_TX_XFER));
409*4882a593Smuzhiyun 		complete(&idev->msg_complete);
410*4882a593Smuzhiyun 	} else if (status & MST_STATUS_SCC) {
411*4882a593Smuzhiyun 		/* Stop completed */
412*4882a593Smuzhiyun 		i2c_int_disable(idev, ~MST_STATUS_TSS);
413*4882a593Smuzhiyun 		complete(&idev->msg_complete);
414*4882a593Smuzhiyun 	} else if (status & (MST_STATUS_SNS | MST_STATUS_SS)) {
415*4882a593Smuzhiyun 		/* Transfer done */
416*4882a593Smuzhiyun 		int mask = idev->last ? ~0 : ~MST_STATUS_TSS;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 		i2c_int_disable(idev, mask);
419*4882a593Smuzhiyun 		if (i2c_m_rd(idev->msg_r) && idev->msg_xfrd_r < idev->msg_r->len)
420*4882a593Smuzhiyun 			axxia_i2c_empty_rx_fifo(idev);
421*4882a593Smuzhiyun 		complete(&idev->msg_complete);
422*4882a593Smuzhiyun 	} else if (status & MST_STATUS_TSS) {
423*4882a593Smuzhiyun 		/* Transfer timeout */
424*4882a593Smuzhiyun 		idev->msg_err = -ETIMEDOUT;
425*4882a593Smuzhiyun 		i2c_int_disable(idev, ~MST_STATUS_TSS);
426*4882a593Smuzhiyun 		complete(&idev->msg_complete);
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun out:
430*4882a593Smuzhiyun 	/* Clear interrupt */
431*4882a593Smuzhiyun 	writel(INT_MST, idev->base + INTERRUPT_STATUS);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	return IRQ_HANDLED;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun 
axxia_i2c_set_addr(struct axxia_i2c_dev * idev,struct i2c_msg * msg)436*4882a593Smuzhiyun static void axxia_i2c_set_addr(struct axxia_i2c_dev *idev, struct i2c_msg *msg)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	u32 addr_1, addr_2;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	if (i2c_m_ten(msg)) {
441*4882a593Smuzhiyun 		/* 10-bit address
442*4882a593Smuzhiyun 		 *   addr_1: 5'b11110 | addr[9:8] | (R/nW)
443*4882a593Smuzhiyun 		 *   addr_2: addr[7:0]
444*4882a593Smuzhiyun 		 */
445*4882a593Smuzhiyun 		addr_1 = 0xF0 | ((msg->addr >> 7) & 0x06);
446*4882a593Smuzhiyun 		if (i2c_m_rd(msg))
447*4882a593Smuzhiyun 			addr_1 |= 1;	/* Set the R/nW bit of the address */
448*4882a593Smuzhiyun 		addr_2 = msg->addr & 0xFF;
449*4882a593Smuzhiyun 	} else {
450*4882a593Smuzhiyun 		/* 7-bit address
451*4882a593Smuzhiyun 		 *   addr_1: addr[6:0] | (R/nW)
452*4882a593Smuzhiyun 		 *   addr_2: dont care
453*4882a593Smuzhiyun 		 */
454*4882a593Smuzhiyun 		addr_1 = i2c_8bit_addr_from_msg(msg);
455*4882a593Smuzhiyun 		addr_2 = 0;
456*4882a593Smuzhiyun 	}
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	writel(addr_1, idev->base + MST_ADDR_1);
459*4882a593Smuzhiyun 	writel(addr_2, idev->base + MST_ADDR_2);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun /* The NAK interrupt will be sent _before_ issuing STOP command
463*4882a593Smuzhiyun  * so the controller might still be busy processing it. No
464*4882a593Smuzhiyun  * interrupt will be sent at the end so we have to poll for it
465*4882a593Smuzhiyun  */
axxia_i2c_handle_seq_nak(struct axxia_i2c_dev * idev)466*4882a593Smuzhiyun static int axxia_i2c_handle_seq_nak(struct axxia_i2c_dev *idev)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun 	unsigned long timeout = jiffies + I2C_XFER_TIMEOUT;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	do {
471*4882a593Smuzhiyun 		if ((readl(idev->base + MST_COMMAND) & CMD_BUSY) == 0)
472*4882a593Smuzhiyun 			return 0;
473*4882a593Smuzhiyun 		usleep_range(1, 100);
474*4882a593Smuzhiyun 	} while (time_before(jiffies, timeout));
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	return -ETIMEDOUT;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
axxia_i2c_xfer_seq(struct axxia_i2c_dev * idev,struct i2c_msg msgs[])479*4882a593Smuzhiyun static int axxia_i2c_xfer_seq(struct axxia_i2c_dev *idev, struct i2c_msg msgs[])
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	u32 int_mask = MST_STATUS_ERR | MST_STATUS_SS | MST_STATUS_RFL;
482*4882a593Smuzhiyun 	u32 rlen = i2c_m_recv_len(&msgs[1]) ? I2C_SMBUS_BLOCK_MAX : msgs[1].len;
483*4882a593Smuzhiyun 	unsigned long time_left;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	axxia_i2c_set_addr(idev, &msgs[0]);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	writel(msgs[0].len, idev->base + MST_TX_XFER);
488*4882a593Smuzhiyun 	writel(rlen, idev->base + MST_RX_XFER);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	idev->msg = &msgs[0];
491*4882a593Smuzhiyun 	idev->msg_r = &msgs[1];
492*4882a593Smuzhiyun 	idev->msg_xfrd = 0;
493*4882a593Smuzhiyun 	idev->msg_xfrd_r = 0;
494*4882a593Smuzhiyun 	idev->last = true;
495*4882a593Smuzhiyun 	axxia_i2c_fill_tx_fifo(idev);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	writel(CMD_SEQUENCE, idev->base + MST_COMMAND);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	reinit_completion(&idev->msg_complete);
500*4882a593Smuzhiyun 	i2c_int_enable(idev, int_mask);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	time_left = wait_for_completion_timeout(&idev->msg_complete,
503*4882a593Smuzhiyun 						I2C_XFER_TIMEOUT);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	if (idev->msg_err == -ENXIO) {
506*4882a593Smuzhiyun 		if (axxia_i2c_handle_seq_nak(idev))
507*4882a593Smuzhiyun 			axxia_i2c_init(idev);
508*4882a593Smuzhiyun 	} else if (readl(idev->base + MST_COMMAND) & CMD_BUSY) {
509*4882a593Smuzhiyun 		dev_warn(idev->dev, "busy after xfer\n");
510*4882a593Smuzhiyun 	}
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	if (time_left == 0) {
513*4882a593Smuzhiyun 		idev->msg_err = -ETIMEDOUT;
514*4882a593Smuzhiyun 		i2c_recover_bus(&idev->adapter);
515*4882a593Smuzhiyun 		axxia_i2c_init(idev);
516*4882a593Smuzhiyun 	}
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	if (unlikely(idev->msg_err) && idev->msg_err != -ENXIO)
519*4882a593Smuzhiyun 		axxia_i2c_init(idev);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	return idev->msg_err;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
axxia_i2c_xfer_msg(struct axxia_i2c_dev * idev,struct i2c_msg * msg,bool last)524*4882a593Smuzhiyun static int axxia_i2c_xfer_msg(struct axxia_i2c_dev *idev, struct i2c_msg *msg,
525*4882a593Smuzhiyun 			      bool last)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	u32 int_mask = MST_STATUS_ERR;
528*4882a593Smuzhiyun 	u32 rx_xfer, tx_xfer;
529*4882a593Smuzhiyun 	unsigned long time_left;
530*4882a593Smuzhiyun 	unsigned int wt_value;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	idev->msg = msg;
533*4882a593Smuzhiyun 	idev->msg_r = msg;
534*4882a593Smuzhiyun 	idev->msg_xfrd = 0;
535*4882a593Smuzhiyun 	idev->msg_xfrd_r = 0;
536*4882a593Smuzhiyun 	idev->last = last;
537*4882a593Smuzhiyun 	reinit_completion(&idev->msg_complete);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	axxia_i2c_set_addr(idev, msg);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	if (i2c_m_rd(msg)) {
542*4882a593Smuzhiyun 		/* I2C read transfer */
543*4882a593Smuzhiyun 		rx_xfer = i2c_m_recv_len(msg) ? I2C_SMBUS_BLOCK_MAX : msg->len;
544*4882a593Smuzhiyun 		tx_xfer = 0;
545*4882a593Smuzhiyun 	} else {
546*4882a593Smuzhiyun 		/* I2C write transfer */
547*4882a593Smuzhiyun 		rx_xfer = 0;
548*4882a593Smuzhiyun 		tx_xfer = msg->len;
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	writel(rx_xfer, idev->base + MST_RX_XFER);
552*4882a593Smuzhiyun 	writel(tx_xfer, idev->base + MST_TX_XFER);
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	if (i2c_m_rd(msg))
555*4882a593Smuzhiyun 		int_mask |= MST_STATUS_RFL;
556*4882a593Smuzhiyun 	else if (axxia_i2c_fill_tx_fifo(idev) != 0)
557*4882a593Smuzhiyun 		int_mask |= MST_STATUS_TFL;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	wt_value = WT_VALUE(readl(idev->base + WAIT_TIMER_CONTROL));
560*4882a593Smuzhiyun 	/* Disable wait timer temporarly */
561*4882a593Smuzhiyun 	writel(wt_value, idev->base + WAIT_TIMER_CONTROL);
562*4882a593Smuzhiyun 	/* Check if timeout error happened */
563*4882a593Smuzhiyun 	if (idev->msg_err)
564*4882a593Smuzhiyun 		goto out;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	if (!last) {
567*4882a593Smuzhiyun 		writel(CMD_MANUAL, idev->base + MST_COMMAND);
568*4882a593Smuzhiyun 		int_mask |= MST_STATUS_SNS;
569*4882a593Smuzhiyun 	} else {
570*4882a593Smuzhiyun 		writel(CMD_AUTO, idev->base + MST_COMMAND);
571*4882a593Smuzhiyun 		int_mask |= MST_STATUS_SS;
572*4882a593Smuzhiyun 	}
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	writel(WT_EN | wt_value, idev->base + WAIT_TIMER_CONTROL);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	i2c_int_enable(idev, int_mask);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	time_left = wait_for_completion_timeout(&idev->msg_complete,
579*4882a593Smuzhiyun 					      I2C_XFER_TIMEOUT);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	i2c_int_disable(idev, int_mask);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	if (readl(idev->base + MST_COMMAND) & CMD_BUSY)
584*4882a593Smuzhiyun 		dev_warn(idev->dev, "busy after xfer\n");
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	if (time_left == 0) {
587*4882a593Smuzhiyun 		idev->msg_err = -ETIMEDOUT;
588*4882a593Smuzhiyun 		i2c_recover_bus(&idev->adapter);
589*4882a593Smuzhiyun 		axxia_i2c_init(idev);
590*4882a593Smuzhiyun 	}
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun out:
593*4882a593Smuzhiyun 	if (unlikely(idev->msg_err) && idev->msg_err != -ENXIO &&
594*4882a593Smuzhiyun 			idev->msg_err != -ETIMEDOUT)
595*4882a593Smuzhiyun 		axxia_i2c_init(idev);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	return idev->msg_err;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun /* This function checks if the msgs[] array contains messages compatible with
601*4882a593Smuzhiyun  * Sequence mode of operation. This mode assumes there will be exactly one
602*4882a593Smuzhiyun  * write of non-zero length followed by exactly one read of non-zero length,
603*4882a593Smuzhiyun  * both targeted at the same client device.
604*4882a593Smuzhiyun  */
axxia_i2c_sequence_ok(struct i2c_msg msgs[],int num)605*4882a593Smuzhiyun static bool axxia_i2c_sequence_ok(struct i2c_msg msgs[], int num)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	return num == SEQ_LEN && !i2c_m_rd(&msgs[0]) && i2c_m_rd(&msgs[1]) &&
608*4882a593Smuzhiyun 	       msgs[0].len > 0 && msgs[0].len <= FIFO_SIZE &&
609*4882a593Smuzhiyun 	       msgs[1].len > 0 && msgs[0].addr == msgs[1].addr;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun static int
axxia_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg msgs[],int num)613*4882a593Smuzhiyun axxia_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	struct axxia_i2c_dev *idev = i2c_get_adapdata(adap);
616*4882a593Smuzhiyun 	int i;
617*4882a593Smuzhiyun 	int ret = 0;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	idev->msg_err = 0;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	if (axxia_i2c_sequence_ok(msgs, num)) {
622*4882a593Smuzhiyun 		ret = axxia_i2c_xfer_seq(idev, msgs);
623*4882a593Smuzhiyun 		return ret ? : SEQ_LEN;
624*4882a593Smuzhiyun 	}
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	i2c_int_enable(idev, MST_STATUS_TSS);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	for (i = 0; ret == 0 && i < num; ++i)
629*4882a593Smuzhiyun 		ret = axxia_i2c_xfer_msg(idev, &msgs[i], i == (num - 1));
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	return ret ? : i;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun 
axxia_i2c_get_scl(struct i2c_adapter * adap)634*4882a593Smuzhiyun static int axxia_i2c_get_scl(struct i2c_adapter *adap)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun 	struct axxia_i2c_dev *idev = i2c_get_adapdata(adap);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	return !!(readl(idev->base + I2C_BUS_MONITOR) & BM_SCLS);
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun 
axxia_i2c_set_scl(struct i2c_adapter * adap,int val)641*4882a593Smuzhiyun static void axxia_i2c_set_scl(struct i2c_adapter *adap, int val)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun 	struct axxia_i2c_dev *idev = i2c_get_adapdata(adap);
644*4882a593Smuzhiyun 	u32 tmp;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	/* Preserve SDA Control */
647*4882a593Smuzhiyun 	tmp = readl(idev->base + I2C_BUS_MONITOR) & BM_SDAC;
648*4882a593Smuzhiyun 	if (!val)
649*4882a593Smuzhiyun 		tmp |= BM_SCLC;
650*4882a593Smuzhiyun 	writel(tmp, idev->base + I2C_BUS_MONITOR);
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun 
axxia_i2c_get_sda(struct i2c_adapter * adap)653*4882a593Smuzhiyun static int axxia_i2c_get_sda(struct i2c_adapter *adap)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun 	struct axxia_i2c_dev *idev = i2c_get_adapdata(adap);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	return !!(readl(idev->base + I2C_BUS_MONITOR) & BM_SDAS);
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun static struct i2c_bus_recovery_info axxia_i2c_recovery_info = {
661*4882a593Smuzhiyun 	.recover_bus = i2c_generic_scl_recovery,
662*4882a593Smuzhiyun 	.get_scl = axxia_i2c_get_scl,
663*4882a593Smuzhiyun 	.set_scl = axxia_i2c_set_scl,
664*4882a593Smuzhiyun 	.get_sda = axxia_i2c_get_sda,
665*4882a593Smuzhiyun };
666*4882a593Smuzhiyun 
axxia_i2c_func(struct i2c_adapter * adap)667*4882a593Smuzhiyun static u32 axxia_i2c_func(struct i2c_adapter *adap)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun 	u32 caps = (I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR |
670*4882a593Smuzhiyun 		    I2C_FUNC_SMBUS_EMUL | I2C_FUNC_SMBUS_BLOCK_DATA);
671*4882a593Smuzhiyun 	return caps;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun 
axxia_i2c_reg_slave(struct i2c_client * slave)674*4882a593Smuzhiyun static int axxia_i2c_reg_slave(struct i2c_client *slave)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun 	struct axxia_i2c_dev *idev = i2c_get_adapdata(slave->adapter);
677*4882a593Smuzhiyun 	u32 slv_int_mask = SLV_STATUS_RFH;
678*4882a593Smuzhiyun 	u32 dec_ctl;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	if (idev->slave)
681*4882a593Smuzhiyun 		return -EBUSY;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	idev->slave = slave;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	/* Enable slave mode as well */
686*4882a593Smuzhiyun 	writel(GLOBAL_MST_EN | GLOBAL_SLV_EN, idev->base + GLOBAL_CONTROL);
687*4882a593Smuzhiyun 	writel(INT_MST | INT_SLV, idev->base + INTERRUPT_ENABLE);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	/* Set slave address */
690*4882a593Smuzhiyun 	dec_ctl = SLV_ADDR_DEC_SA1E;
691*4882a593Smuzhiyun 	if (slave->flags & I2C_CLIENT_TEN)
692*4882a593Smuzhiyun 		dec_ctl |= SLV_ADDR_DEC_SA1M;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	writel(SLV_RX_ACSA1, idev->base + SLV_RX_CTL);
695*4882a593Smuzhiyun 	writel(dec_ctl, idev->base + SLV_ADDR_DEC_CTL);
696*4882a593Smuzhiyun 	writel(slave->addr, idev->base + SLV_ADDR_1);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	/* Enable interrupts */
699*4882a593Smuzhiyun 	slv_int_mask |= SLV_STATUS_SRS1 | SLV_STATUS_SRRS1 | SLV_STATUS_SRND1;
700*4882a593Smuzhiyun 	slv_int_mask |= SLV_STATUS_SRC1;
701*4882a593Smuzhiyun 	writel(slv_int_mask, idev->base + SLV_INT_ENABLE);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	return 0;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun 
axxia_i2c_unreg_slave(struct i2c_client * slave)706*4882a593Smuzhiyun static int axxia_i2c_unreg_slave(struct i2c_client *slave)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	struct axxia_i2c_dev *idev = i2c_get_adapdata(slave->adapter);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	/* Disable slave mode */
711*4882a593Smuzhiyun 	writel(GLOBAL_MST_EN, idev->base + GLOBAL_CONTROL);
712*4882a593Smuzhiyun 	writel(INT_MST, idev->base + INTERRUPT_ENABLE);
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	synchronize_irq(idev->irq);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	idev->slave = NULL;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	return 0;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun static const struct i2c_algorithm axxia_i2c_algo = {
722*4882a593Smuzhiyun 	.master_xfer = axxia_i2c_xfer,
723*4882a593Smuzhiyun 	.functionality = axxia_i2c_func,
724*4882a593Smuzhiyun 	.reg_slave = axxia_i2c_reg_slave,
725*4882a593Smuzhiyun 	.unreg_slave = axxia_i2c_unreg_slave,
726*4882a593Smuzhiyun };
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun static const struct i2c_adapter_quirks axxia_i2c_quirks = {
729*4882a593Smuzhiyun 	.max_read_len = 255,
730*4882a593Smuzhiyun 	.max_write_len = 255,
731*4882a593Smuzhiyun };
732*4882a593Smuzhiyun 
axxia_i2c_probe(struct platform_device * pdev)733*4882a593Smuzhiyun static int axxia_i2c_probe(struct platform_device *pdev)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
736*4882a593Smuzhiyun 	struct axxia_i2c_dev *idev = NULL;
737*4882a593Smuzhiyun 	void __iomem *base;
738*4882a593Smuzhiyun 	int ret = 0;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	idev = devm_kzalloc(&pdev->dev, sizeof(*idev), GFP_KERNEL);
741*4882a593Smuzhiyun 	if (!idev)
742*4882a593Smuzhiyun 		return -ENOMEM;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	base = devm_platform_ioremap_resource(pdev, 0);
745*4882a593Smuzhiyun 	if (IS_ERR(base))
746*4882a593Smuzhiyun 		return PTR_ERR(base);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	idev->irq = platform_get_irq(pdev, 0);
749*4882a593Smuzhiyun 	if (idev->irq < 0)
750*4882a593Smuzhiyun 		return idev->irq;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	idev->i2c_clk = devm_clk_get(&pdev->dev, "i2c");
753*4882a593Smuzhiyun 	if (IS_ERR(idev->i2c_clk)) {
754*4882a593Smuzhiyun 		dev_err(&pdev->dev, "missing clock\n");
755*4882a593Smuzhiyun 		return PTR_ERR(idev->i2c_clk);
756*4882a593Smuzhiyun 	}
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	idev->base = base;
759*4882a593Smuzhiyun 	idev->dev = &pdev->dev;
760*4882a593Smuzhiyun 	init_completion(&idev->msg_complete);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	of_property_read_u32(np, "clock-frequency", &idev->bus_clk_rate);
763*4882a593Smuzhiyun 	if (idev->bus_clk_rate == 0)
764*4882a593Smuzhiyun 		idev->bus_clk_rate = I2C_MAX_STANDARD_MODE_FREQ;	/* default clock rate */
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	ret = clk_prepare_enable(idev->i2c_clk);
767*4882a593Smuzhiyun 	if (ret) {
768*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable clock\n");
769*4882a593Smuzhiyun 		return ret;
770*4882a593Smuzhiyun 	}
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	ret = axxia_i2c_init(idev);
773*4882a593Smuzhiyun 	if (ret) {
774*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to initialize\n");
775*4882a593Smuzhiyun 		goto error_disable_clk;
776*4882a593Smuzhiyun 	}
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, idev->irq, axxia_i2c_isr, 0,
779*4882a593Smuzhiyun 			       pdev->name, idev);
780*4882a593Smuzhiyun 	if (ret) {
781*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to claim IRQ%d\n", idev->irq);
782*4882a593Smuzhiyun 		goto error_disable_clk;
783*4882a593Smuzhiyun 	}
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	i2c_set_adapdata(&idev->adapter, idev);
786*4882a593Smuzhiyun 	strlcpy(idev->adapter.name, pdev->name, sizeof(idev->adapter.name));
787*4882a593Smuzhiyun 	idev->adapter.owner = THIS_MODULE;
788*4882a593Smuzhiyun 	idev->adapter.algo = &axxia_i2c_algo;
789*4882a593Smuzhiyun 	idev->adapter.bus_recovery_info = &axxia_i2c_recovery_info;
790*4882a593Smuzhiyun 	idev->adapter.quirks = &axxia_i2c_quirks;
791*4882a593Smuzhiyun 	idev->adapter.dev.parent = &pdev->dev;
792*4882a593Smuzhiyun 	idev->adapter.dev.of_node = pdev->dev.of_node;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	platform_set_drvdata(pdev, idev);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	ret = i2c_add_adapter(&idev->adapter);
797*4882a593Smuzhiyun 	if (ret)
798*4882a593Smuzhiyun 		goto error_disable_clk;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	return 0;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun error_disable_clk:
803*4882a593Smuzhiyun 	clk_disable_unprepare(idev->i2c_clk);
804*4882a593Smuzhiyun 	return ret;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
axxia_i2c_remove(struct platform_device * pdev)807*4882a593Smuzhiyun static int axxia_i2c_remove(struct platform_device *pdev)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	struct axxia_i2c_dev *idev = platform_get_drvdata(pdev);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	clk_disable_unprepare(idev->i2c_clk);
812*4882a593Smuzhiyun 	i2c_del_adapter(&idev->adapter);
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	return 0;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun /* Match table for of_platform binding */
818*4882a593Smuzhiyun static const struct of_device_id axxia_i2c_of_match[] = {
819*4882a593Smuzhiyun 	{ .compatible = "lsi,api2c", },
820*4882a593Smuzhiyun 	{},
821*4882a593Smuzhiyun };
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, axxia_i2c_of_match);
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun static struct platform_driver axxia_i2c_driver = {
826*4882a593Smuzhiyun 	.probe = axxia_i2c_probe,
827*4882a593Smuzhiyun 	.remove = axxia_i2c_remove,
828*4882a593Smuzhiyun 	.driver = {
829*4882a593Smuzhiyun 		.name = "axxia-i2c",
830*4882a593Smuzhiyun 		.of_match_table = axxia_i2c_of_match,
831*4882a593Smuzhiyun 	},
832*4882a593Smuzhiyun };
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun module_platform_driver(axxia_i2c_driver);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun MODULE_DESCRIPTION("Axxia I2C Bus driver");
837*4882a593Smuzhiyun MODULE_AUTHOR("Anders Berg <anders.berg@lsi.com>");
838*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
839