1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * SMBus 2.0 driver for AMD-8111 IO-Hub.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2002 Vojtech Pavlik
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/pci.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/stddef.h>
12*4882a593Smuzhiyun #include <linux/ioport.h>
13*4882a593Smuzhiyun #include <linux/i2c.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/acpi.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun MODULE_LICENSE("GPL");
20*4882a593Smuzhiyun MODULE_AUTHOR ("Vojtech Pavlik <vojtech@suse.cz>");
21*4882a593Smuzhiyun MODULE_DESCRIPTION("AMD8111 SMBus 2.0 driver");
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun struct amd_smbus {
24*4882a593Smuzhiyun struct pci_dev *dev;
25*4882a593Smuzhiyun struct i2c_adapter adapter;
26*4882a593Smuzhiyun int base;
27*4882a593Smuzhiyun int size;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static struct pci_driver amd8111_driver;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun * AMD PCI control registers definitions.
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define AMD_PCI_MISC 0x48
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define AMD_PCI_MISC_SCI 0x04 /* deliver SCI */
39*4882a593Smuzhiyun #define AMD_PCI_MISC_INT 0x02 /* deliver PCI IRQ */
40*4882a593Smuzhiyun #define AMD_PCI_MISC_SPEEDUP 0x01 /* 16x clock speedup */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * ACPI 2.0 chapter 13 PCI interface definitions.
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define AMD_EC_DATA 0x00 /* data register */
47*4882a593Smuzhiyun #define AMD_EC_SC 0x04 /* status of controller */
48*4882a593Smuzhiyun #define AMD_EC_CMD 0x04 /* command register */
49*4882a593Smuzhiyun #define AMD_EC_ICR 0x08 /* interrupt control register */
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define AMD_EC_SC_SMI 0x04 /* smi event pending */
52*4882a593Smuzhiyun #define AMD_EC_SC_SCI 0x02 /* sci event pending */
53*4882a593Smuzhiyun #define AMD_EC_SC_BURST 0x01 /* burst mode enabled */
54*4882a593Smuzhiyun #define AMD_EC_SC_CMD 0x08 /* byte in data reg is command */
55*4882a593Smuzhiyun #define AMD_EC_SC_IBF 0x02 /* data ready for embedded controller */
56*4882a593Smuzhiyun #define AMD_EC_SC_OBF 0x01 /* data ready for host */
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define AMD_EC_CMD_RD 0x80 /* read EC */
59*4882a593Smuzhiyun #define AMD_EC_CMD_WR 0x81 /* write EC */
60*4882a593Smuzhiyun #define AMD_EC_CMD_BE 0x82 /* enable burst mode */
61*4882a593Smuzhiyun #define AMD_EC_CMD_BD 0x83 /* disable burst mode */
62*4882a593Smuzhiyun #define AMD_EC_CMD_QR 0x84 /* query EC */
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun * ACPI 2.0 chapter 13 access of registers of the EC
66*4882a593Smuzhiyun */
67*4882a593Smuzhiyun
amd_ec_wait_write(struct amd_smbus * smbus)68*4882a593Smuzhiyun static int amd_ec_wait_write(struct amd_smbus *smbus)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun int timeout = 500;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun while ((inb(smbus->base + AMD_EC_SC) & AMD_EC_SC_IBF) && --timeout)
73*4882a593Smuzhiyun udelay(1);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun if (!timeout) {
76*4882a593Smuzhiyun dev_warn(&smbus->dev->dev,
77*4882a593Smuzhiyun "Timeout while waiting for IBF to clear\n");
78*4882a593Smuzhiyun return -ETIMEDOUT;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun return 0;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
amd_ec_wait_read(struct amd_smbus * smbus)84*4882a593Smuzhiyun static int amd_ec_wait_read(struct amd_smbus *smbus)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun int timeout = 500;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun while ((~inb(smbus->base + AMD_EC_SC) & AMD_EC_SC_OBF) && --timeout)
89*4882a593Smuzhiyun udelay(1);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun if (!timeout) {
92*4882a593Smuzhiyun dev_warn(&smbus->dev->dev,
93*4882a593Smuzhiyun "Timeout while waiting for OBF to set\n");
94*4882a593Smuzhiyun return -ETIMEDOUT;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun return 0;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
amd_ec_read(struct amd_smbus * smbus,unsigned char address,unsigned char * data)100*4882a593Smuzhiyun static int amd_ec_read(struct amd_smbus *smbus, unsigned char address,
101*4882a593Smuzhiyun unsigned char *data)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun int status;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun status = amd_ec_wait_write(smbus);
106*4882a593Smuzhiyun if (status)
107*4882a593Smuzhiyun return status;
108*4882a593Smuzhiyun outb(AMD_EC_CMD_RD, smbus->base + AMD_EC_CMD);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun status = amd_ec_wait_write(smbus);
111*4882a593Smuzhiyun if (status)
112*4882a593Smuzhiyun return status;
113*4882a593Smuzhiyun outb(address, smbus->base + AMD_EC_DATA);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun status = amd_ec_wait_read(smbus);
116*4882a593Smuzhiyun if (status)
117*4882a593Smuzhiyun return status;
118*4882a593Smuzhiyun *data = inb(smbus->base + AMD_EC_DATA);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return 0;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
amd_ec_write(struct amd_smbus * smbus,unsigned char address,unsigned char data)123*4882a593Smuzhiyun static int amd_ec_write(struct amd_smbus *smbus, unsigned char address,
124*4882a593Smuzhiyun unsigned char data)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun int status;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun status = amd_ec_wait_write(smbus);
129*4882a593Smuzhiyun if (status)
130*4882a593Smuzhiyun return status;
131*4882a593Smuzhiyun outb(AMD_EC_CMD_WR, smbus->base + AMD_EC_CMD);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun status = amd_ec_wait_write(smbus);
134*4882a593Smuzhiyun if (status)
135*4882a593Smuzhiyun return status;
136*4882a593Smuzhiyun outb(address, smbus->base + AMD_EC_DATA);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun status = amd_ec_wait_write(smbus);
139*4882a593Smuzhiyun if (status)
140*4882a593Smuzhiyun return status;
141*4882a593Smuzhiyun outb(data, smbus->base + AMD_EC_DATA);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /*
147*4882a593Smuzhiyun * ACPI 2.0 chapter 13 SMBus 2.0 EC register model
148*4882a593Smuzhiyun */
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun #define AMD_SMB_PRTCL 0x00 /* protocol, PEC */
151*4882a593Smuzhiyun #define AMD_SMB_STS 0x01 /* status */
152*4882a593Smuzhiyun #define AMD_SMB_ADDR 0x02 /* address */
153*4882a593Smuzhiyun #define AMD_SMB_CMD 0x03 /* command */
154*4882a593Smuzhiyun #define AMD_SMB_DATA 0x04 /* 32 data registers */
155*4882a593Smuzhiyun #define AMD_SMB_BCNT 0x24 /* number of data bytes */
156*4882a593Smuzhiyun #define AMD_SMB_ALRM_A 0x25 /* alarm address */
157*4882a593Smuzhiyun #define AMD_SMB_ALRM_D 0x26 /* 2 bytes alarm data */
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define AMD_SMB_STS_DONE 0x80
160*4882a593Smuzhiyun #define AMD_SMB_STS_ALRM 0x40
161*4882a593Smuzhiyun #define AMD_SMB_STS_RES 0x20
162*4882a593Smuzhiyun #define AMD_SMB_STS_STATUS 0x1f
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun #define AMD_SMB_STATUS_OK 0x00
165*4882a593Smuzhiyun #define AMD_SMB_STATUS_FAIL 0x07
166*4882a593Smuzhiyun #define AMD_SMB_STATUS_DNAK 0x10
167*4882a593Smuzhiyun #define AMD_SMB_STATUS_DERR 0x11
168*4882a593Smuzhiyun #define AMD_SMB_STATUS_CMD_DENY 0x12
169*4882a593Smuzhiyun #define AMD_SMB_STATUS_UNKNOWN 0x13
170*4882a593Smuzhiyun #define AMD_SMB_STATUS_ACC_DENY 0x17
171*4882a593Smuzhiyun #define AMD_SMB_STATUS_TIMEOUT 0x18
172*4882a593Smuzhiyun #define AMD_SMB_STATUS_NOTSUP 0x19
173*4882a593Smuzhiyun #define AMD_SMB_STATUS_BUSY 0x1A
174*4882a593Smuzhiyun #define AMD_SMB_STATUS_PEC 0x1F
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #define AMD_SMB_PRTCL_WRITE 0x00
177*4882a593Smuzhiyun #define AMD_SMB_PRTCL_READ 0x01
178*4882a593Smuzhiyun #define AMD_SMB_PRTCL_QUICK 0x02
179*4882a593Smuzhiyun #define AMD_SMB_PRTCL_BYTE 0x04
180*4882a593Smuzhiyun #define AMD_SMB_PRTCL_BYTE_DATA 0x06
181*4882a593Smuzhiyun #define AMD_SMB_PRTCL_WORD_DATA 0x08
182*4882a593Smuzhiyun #define AMD_SMB_PRTCL_BLOCK_DATA 0x0a
183*4882a593Smuzhiyun #define AMD_SMB_PRTCL_PROC_CALL 0x0c
184*4882a593Smuzhiyun #define AMD_SMB_PRTCL_BLOCK_PROC_CALL 0x0d
185*4882a593Smuzhiyun #define AMD_SMB_PRTCL_I2C_BLOCK_DATA 0x4a
186*4882a593Smuzhiyun #define AMD_SMB_PRTCL_PEC 0x80
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun
amd8111_access(struct i2c_adapter * adap,u16 addr,unsigned short flags,char read_write,u8 command,int size,union i2c_smbus_data * data)189*4882a593Smuzhiyun static s32 amd8111_access(struct i2c_adapter * adap, u16 addr,
190*4882a593Smuzhiyun unsigned short flags, char read_write, u8 command, int size,
191*4882a593Smuzhiyun union i2c_smbus_data * data)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun struct amd_smbus *smbus = adap->algo_data;
194*4882a593Smuzhiyun unsigned char protocol, len, pec, temp[2];
195*4882a593Smuzhiyun int i, status;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun protocol = (read_write == I2C_SMBUS_READ) ? AMD_SMB_PRTCL_READ
198*4882a593Smuzhiyun : AMD_SMB_PRTCL_WRITE;
199*4882a593Smuzhiyun pec = (flags & I2C_CLIENT_PEC) ? AMD_SMB_PRTCL_PEC : 0;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun switch (size) {
202*4882a593Smuzhiyun case I2C_SMBUS_QUICK:
203*4882a593Smuzhiyun protocol |= AMD_SMB_PRTCL_QUICK;
204*4882a593Smuzhiyun read_write = I2C_SMBUS_WRITE;
205*4882a593Smuzhiyun break;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun case I2C_SMBUS_BYTE:
208*4882a593Smuzhiyun if (read_write == I2C_SMBUS_WRITE) {
209*4882a593Smuzhiyun status = amd_ec_write(smbus, AMD_SMB_CMD,
210*4882a593Smuzhiyun command);
211*4882a593Smuzhiyun if (status)
212*4882a593Smuzhiyun return status;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun protocol |= AMD_SMB_PRTCL_BYTE;
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun case I2C_SMBUS_BYTE_DATA:
218*4882a593Smuzhiyun status = amd_ec_write(smbus, AMD_SMB_CMD, command);
219*4882a593Smuzhiyun if (status)
220*4882a593Smuzhiyun return status;
221*4882a593Smuzhiyun if (read_write == I2C_SMBUS_WRITE) {
222*4882a593Smuzhiyun status = amd_ec_write(smbus, AMD_SMB_DATA,
223*4882a593Smuzhiyun data->byte);
224*4882a593Smuzhiyun if (status)
225*4882a593Smuzhiyun return status;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun protocol |= AMD_SMB_PRTCL_BYTE_DATA;
228*4882a593Smuzhiyun break;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun case I2C_SMBUS_WORD_DATA:
231*4882a593Smuzhiyun status = amd_ec_write(smbus, AMD_SMB_CMD, command);
232*4882a593Smuzhiyun if (status)
233*4882a593Smuzhiyun return status;
234*4882a593Smuzhiyun if (read_write == I2C_SMBUS_WRITE) {
235*4882a593Smuzhiyun status = amd_ec_write(smbus, AMD_SMB_DATA,
236*4882a593Smuzhiyun data->word & 0xff);
237*4882a593Smuzhiyun if (status)
238*4882a593Smuzhiyun return status;
239*4882a593Smuzhiyun status = amd_ec_write(smbus, AMD_SMB_DATA + 1,
240*4882a593Smuzhiyun data->word >> 8);
241*4882a593Smuzhiyun if (status)
242*4882a593Smuzhiyun return status;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun protocol |= AMD_SMB_PRTCL_WORD_DATA | pec;
245*4882a593Smuzhiyun break;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun case I2C_SMBUS_BLOCK_DATA:
248*4882a593Smuzhiyun status = amd_ec_write(smbus, AMD_SMB_CMD, command);
249*4882a593Smuzhiyun if (status)
250*4882a593Smuzhiyun return status;
251*4882a593Smuzhiyun if (read_write == I2C_SMBUS_WRITE) {
252*4882a593Smuzhiyun len = min_t(u8, data->block[0],
253*4882a593Smuzhiyun I2C_SMBUS_BLOCK_MAX);
254*4882a593Smuzhiyun status = amd_ec_write(smbus, AMD_SMB_BCNT, len);
255*4882a593Smuzhiyun if (status)
256*4882a593Smuzhiyun return status;
257*4882a593Smuzhiyun for (i = 0; i < len; i++) {
258*4882a593Smuzhiyun status =
259*4882a593Smuzhiyun amd_ec_write(smbus, AMD_SMB_DATA + i,
260*4882a593Smuzhiyun data->block[i + 1]);
261*4882a593Smuzhiyun if (status)
262*4882a593Smuzhiyun return status;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun protocol |= AMD_SMB_PRTCL_BLOCK_DATA | pec;
266*4882a593Smuzhiyun break;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun case I2C_SMBUS_I2C_BLOCK_DATA:
269*4882a593Smuzhiyun len = min_t(u8, data->block[0],
270*4882a593Smuzhiyun I2C_SMBUS_BLOCK_MAX);
271*4882a593Smuzhiyun status = amd_ec_write(smbus, AMD_SMB_CMD, command);
272*4882a593Smuzhiyun if (status)
273*4882a593Smuzhiyun return status;
274*4882a593Smuzhiyun status = amd_ec_write(smbus, AMD_SMB_BCNT, len);
275*4882a593Smuzhiyun if (status)
276*4882a593Smuzhiyun return status;
277*4882a593Smuzhiyun if (read_write == I2C_SMBUS_WRITE)
278*4882a593Smuzhiyun for (i = 0; i < len; i++) {
279*4882a593Smuzhiyun status =
280*4882a593Smuzhiyun amd_ec_write(smbus, AMD_SMB_DATA + i,
281*4882a593Smuzhiyun data->block[i + 1]);
282*4882a593Smuzhiyun if (status)
283*4882a593Smuzhiyun return status;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun protocol |= AMD_SMB_PRTCL_I2C_BLOCK_DATA;
286*4882a593Smuzhiyun break;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun case I2C_SMBUS_PROC_CALL:
289*4882a593Smuzhiyun status = amd_ec_write(smbus, AMD_SMB_CMD, command);
290*4882a593Smuzhiyun if (status)
291*4882a593Smuzhiyun return status;
292*4882a593Smuzhiyun status = amd_ec_write(smbus, AMD_SMB_DATA,
293*4882a593Smuzhiyun data->word & 0xff);
294*4882a593Smuzhiyun if (status)
295*4882a593Smuzhiyun return status;
296*4882a593Smuzhiyun status = amd_ec_write(smbus, AMD_SMB_DATA + 1,
297*4882a593Smuzhiyun data->word >> 8);
298*4882a593Smuzhiyun if (status)
299*4882a593Smuzhiyun return status;
300*4882a593Smuzhiyun protocol = AMD_SMB_PRTCL_PROC_CALL | pec;
301*4882a593Smuzhiyun read_write = I2C_SMBUS_READ;
302*4882a593Smuzhiyun break;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun case I2C_SMBUS_BLOCK_PROC_CALL:
305*4882a593Smuzhiyun len = min_t(u8, data->block[0],
306*4882a593Smuzhiyun I2C_SMBUS_BLOCK_MAX - 1);
307*4882a593Smuzhiyun status = amd_ec_write(smbus, AMD_SMB_CMD, command);
308*4882a593Smuzhiyun if (status)
309*4882a593Smuzhiyun return status;
310*4882a593Smuzhiyun status = amd_ec_write(smbus, AMD_SMB_BCNT, len);
311*4882a593Smuzhiyun if (status)
312*4882a593Smuzhiyun return status;
313*4882a593Smuzhiyun for (i = 0; i < len; i++) {
314*4882a593Smuzhiyun status = amd_ec_write(smbus, AMD_SMB_DATA + i,
315*4882a593Smuzhiyun data->block[i + 1]);
316*4882a593Smuzhiyun if (status)
317*4882a593Smuzhiyun return status;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun protocol = AMD_SMB_PRTCL_BLOCK_PROC_CALL | pec;
320*4882a593Smuzhiyun read_write = I2C_SMBUS_READ;
321*4882a593Smuzhiyun break;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun default:
324*4882a593Smuzhiyun dev_warn(&adap->dev, "Unsupported transaction %d\n", size);
325*4882a593Smuzhiyun return -EOPNOTSUPP;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun status = amd_ec_write(smbus, AMD_SMB_ADDR, addr << 1);
329*4882a593Smuzhiyun if (status)
330*4882a593Smuzhiyun return status;
331*4882a593Smuzhiyun status = amd_ec_write(smbus, AMD_SMB_PRTCL, protocol);
332*4882a593Smuzhiyun if (status)
333*4882a593Smuzhiyun return status;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun status = amd_ec_read(smbus, AMD_SMB_STS, temp + 0);
336*4882a593Smuzhiyun if (status)
337*4882a593Smuzhiyun return status;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (~temp[0] & AMD_SMB_STS_DONE) {
340*4882a593Smuzhiyun udelay(500);
341*4882a593Smuzhiyun status = amd_ec_read(smbus, AMD_SMB_STS, temp + 0);
342*4882a593Smuzhiyun if (status)
343*4882a593Smuzhiyun return status;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun if (~temp[0] & AMD_SMB_STS_DONE) {
347*4882a593Smuzhiyun msleep(1);
348*4882a593Smuzhiyun status = amd_ec_read(smbus, AMD_SMB_STS, temp + 0);
349*4882a593Smuzhiyun if (status)
350*4882a593Smuzhiyun return status;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun if ((~temp[0] & AMD_SMB_STS_DONE) || (temp[0] & AMD_SMB_STS_STATUS))
354*4882a593Smuzhiyun return -EIO;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun if (read_write == I2C_SMBUS_WRITE)
357*4882a593Smuzhiyun return 0;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun switch (size) {
360*4882a593Smuzhiyun case I2C_SMBUS_BYTE:
361*4882a593Smuzhiyun case I2C_SMBUS_BYTE_DATA:
362*4882a593Smuzhiyun status = amd_ec_read(smbus, AMD_SMB_DATA, &data->byte);
363*4882a593Smuzhiyun if (status)
364*4882a593Smuzhiyun return status;
365*4882a593Smuzhiyun break;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun case I2C_SMBUS_WORD_DATA:
368*4882a593Smuzhiyun case I2C_SMBUS_PROC_CALL:
369*4882a593Smuzhiyun status = amd_ec_read(smbus, AMD_SMB_DATA, temp + 0);
370*4882a593Smuzhiyun if (status)
371*4882a593Smuzhiyun return status;
372*4882a593Smuzhiyun status = amd_ec_read(smbus, AMD_SMB_DATA + 1, temp + 1);
373*4882a593Smuzhiyun if (status)
374*4882a593Smuzhiyun return status;
375*4882a593Smuzhiyun data->word = (temp[1] << 8) | temp[0];
376*4882a593Smuzhiyun break;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun case I2C_SMBUS_BLOCK_DATA:
379*4882a593Smuzhiyun case I2C_SMBUS_BLOCK_PROC_CALL:
380*4882a593Smuzhiyun status = amd_ec_read(smbus, AMD_SMB_BCNT, &len);
381*4882a593Smuzhiyun if (status)
382*4882a593Smuzhiyun return status;
383*4882a593Smuzhiyun len = min_t(u8, len, I2C_SMBUS_BLOCK_MAX);
384*4882a593Smuzhiyun fallthrough;
385*4882a593Smuzhiyun case I2C_SMBUS_I2C_BLOCK_DATA:
386*4882a593Smuzhiyun for (i = 0; i < len; i++) {
387*4882a593Smuzhiyun status = amd_ec_read(smbus, AMD_SMB_DATA + i,
388*4882a593Smuzhiyun data->block + i + 1);
389*4882a593Smuzhiyun if (status)
390*4882a593Smuzhiyun return status;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun data->block[0] = len;
393*4882a593Smuzhiyun break;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun return 0;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun
amd8111_func(struct i2c_adapter * adapter)400*4882a593Smuzhiyun static u32 amd8111_func(struct i2c_adapter *adapter)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
403*4882a593Smuzhiyun I2C_FUNC_SMBUS_BYTE_DATA |
404*4882a593Smuzhiyun I2C_FUNC_SMBUS_WORD_DATA | I2C_FUNC_SMBUS_BLOCK_DATA |
405*4882a593Smuzhiyun I2C_FUNC_SMBUS_PROC_CALL | I2C_FUNC_SMBUS_BLOCK_PROC_CALL |
406*4882a593Smuzhiyun I2C_FUNC_SMBUS_I2C_BLOCK | I2C_FUNC_SMBUS_PEC;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun static const struct i2c_algorithm smbus_algorithm = {
410*4882a593Smuzhiyun .smbus_xfer = amd8111_access,
411*4882a593Smuzhiyun .functionality = amd8111_func,
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun static const struct pci_device_id amd8111_ids[] = {
416*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS2) },
417*4882a593Smuzhiyun { 0, }
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun MODULE_DEVICE_TABLE (pci, amd8111_ids);
421*4882a593Smuzhiyun
amd8111_probe(struct pci_dev * dev,const struct pci_device_id * id)422*4882a593Smuzhiyun static int amd8111_probe(struct pci_dev *dev, const struct pci_device_id *id)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun struct amd_smbus *smbus;
425*4882a593Smuzhiyun int error;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun if (!(pci_resource_flags(dev, 0) & IORESOURCE_IO))
428*4882a593Smuzhiyun return -ENODEV;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun smbus = kzalloc(sizeof(struct amd_smbus), GFP_KERNEL);
431*4882a593Smuzhiyun if (!smbus)
432*4882a593Smuzhiyun return -ENOMEM;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun smbus->dev = dev;
435*4882a593Smuzhiyun smbus->base = pci_resource_start(dev, 0);
436*4882a593Smuzhiyun smbus->size = pci_resource_len(dev, 0);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun error = acpi_check_resource_conflict(&dev->resource[0]);
439*4882a593Smuzhiyun if (error) {
440*4882a593Smuzhiyun error = -ENODEV;
441*4882a593Smuzhiyun goto out_kfree;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (!request_region(smbus->base, smbus->size, amd8111_driver.name)) {
445*4882a593Smuzhiyun error = -EBUSY;
446*4882a593Smuzhiyun goto out_kfree;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun smbus->adapter.owner = THIS_MODULE;
450*4882a593Smuzhiyun snprintf(smbus->adapter.name, sizeof(smbus->adapter.name),
451*4882a593Smuzhiyun "SMBus2 AMD8111 adapter at %04x", smbus->base);
452*4882a593Smuzhiyun smbus->adapter.class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
453*4882a593Smuzhiyun smbus->adapter.algo = &smbus_algorithm;
454*4882a593Smuzhiyun smbus->adapter.algo_data = smbus;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* set up the sysfs linkage to our parent device */
457*4882a593Smuzhiyun smbus->adapter.dev.parent = &dev->dev;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun pci_write_config_dword(smbus->dev, AMD_PCI_MISC, 0);
460*4882a593Smuzhiyun error = i2c_add_adapter(&smbus->adapter);
461*4882a593Smuzhiyun if (error)
462*4882a593Smuzhiyun goto out_release_region;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun pci_set_drvdata(dev, smbus);
465*4882a593Smuzhiyun return 0;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun out_release_region:
468*4882a593Smuzhiyun release_region(smbus->base, smbus->size);
469*4882a593Smuzhiyun out_kfree:
470*4882a593Smuzhiyun kfree(smbus);
471*4882a593Smuzhiyun return error;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
amd8111_remove(struct pci_dev * dev)474*4882a593Smuzhiyun static void amd8111_remove(struct pci_dev *dev)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun struct amd_smbus *smbus = pci_get_drvdata(dev);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun i2c_del_adapter(&smbus->adapter);
479*4882a593Smuzhiyun release_region(smbus->base, smbus->size);
480*4882a593Smuzhiyun kfree(smbus);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun static struct pci_driver amd8111_driver = {
484*4882a593Smuzhiyun .name = "amd8111_smbus2",
485*4882a593Smuzhiyun .id_table = amd8111_ids,
486*4882a593Smuzhiyun .probe = amd8111_probe,
487*4882a593Smuzhiyun .remove = amd8111_remove,
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun module_pci_driver(amd8111_driver);
491