1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright Intel Corporation (C) 2017.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Based on the i2c-axxia.c driver.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/clkdev.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/i2c.h>
11*4882a593Smuzhiyun #include <linux/iopoll.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define ALTR_I2C_TFR_CMD 0x00 /* Transfer Command register */
19*4882a593Smuzhiyun #define ALTR_I2C_TFR_CMD_STA BIT(9) /* send START before byte */
20*4882a593Smuzhiyun #define ALTR_I2C_TFR_CMD_STO BIT(8) /* send STOP after byte */
21*4882a593Smuzhiyun #define ALTR_I2C_TFR_CMD_RW_D BIT(0) /* Direction of transfer */
22*4882a593Smuzhiyun #define ALTR_I2C_RX_DATA 0x04 /* RX data FIFO register */
23*4882a593Smuzhiyun #define ALTR_I2C_CTRL 0x08 /* Control register */
24*4882a593Smuzhiyun #define ALTR_I2C_CTRL_RXT_SHFT 4 /* RX FIFO Threshold */
25*4882a593Smuzhiyun #define ALTR_I2C_CTRL_TCT_SHFT 2 /* TFER CMD FIFO Threshold */
26*4882a593Smuzhiyun #define ALTR_I2C_CTRL_BSPEED BIT(1) /* Bus Speed (1=Fast) */
27*4882a593Smuzhiyun #define ALTR_I2C_CTRL_EN BIT(0) /* Enable Core (1=Enable) */
28*4882a593Smuzhiyun #define ALTR_I2C_ISER 0x0C /* Interrupt Status Enable register */
29*4882a593Smuzhiyun #define ALTR_I2C_ISER_RXOF_EN BIT(4) /* Enable RX OVERFLOW IRQ */
30*4882a593Smuzhiyun #define ALTR_I2C_ISER_ARB_EN BIT(3) /* Enable ARB LOST IRQ */
31*4882a593Smuzhiyun #define ALTR_I2C_ISER_NACK_EN BIT(2) /* Enable NACK DET IRQ */
32*4882a593Smuzhiyun #define ALTR_I2C_ISER_RXRDY_EN BIT(1) /* Enable RX Ready IRQ */
33*4882a593Smuzhiyun #define ALTR_I2C_ISER_TXRDY_EN BIT(0) /* Enable TX Ready IRQ */
34*4882a593Smuzhiyun #define ALTR_I2C_ISR 0x10 /* Interrupt Status register */
35*4882a593Smuzhiyun #define ALTR_I2C_ISR_RXOF BIT(4) /* RX OVERFLOW IRQ */
36*4882a593Smuzhiyun #define ALTR_I2C_ISR_ARB BIT(3) /* ARB LOST IRQ */
37*4882a593Smuzhiyun #define ALTR_I2C_ISR_NACK BIT(2) /* NACK DET IRQ */
38*4882a593Smuzhiyun #define ALTR_I2C_ISR_RXRDY BIT(1) /* RX Ready IRQ */
39*4882a593Smuzhiyun #define ALTR_I2C_ISR_TXRDY BIT(0) /* TX Ready IRQ */
40*4882a593Smuzhiyun #define ALTR_I2C_STATUS 0x14 /* Status register */
41*4882a593Smuzhiyun #define ALTR_I2C_STAT_CORE BIT(0) /* Core Status (0=idle) */
42*4882a593Smuzhiyun #define ALTR_I2C_TC_FIFO_LVL 0x18 /* Transfer FIFO LVL register */
43*4882a593Smuzhiyun #define ALTR_I2C_RX_FIFO_LVL 0x1C /* Receive FIFO LVL register */
44*4882a593Smuzhiyun #define ALTR_I2C_SCL_LOW 0x20 /* SCL low count register */
45*4882a593Smuzhiyun #define ALTR_I2C_SCL_HIGH 0x24 /* SCL high count register */
46*4882a593Smuzhiyun #define ALTR_I2C_SDA_HOLD 0x28 /* SDA hold count register */
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define ALTR_I2C_ALL_IRQ (ALTR_I2C_ISR_RXOF | ALTR_I2C_ISR_ARB | \
49*4882a593Smuzhiyun ALTR_I2C_ISR_NACK | ALTR_I2C_ISR_RXRDY | \
50*4882a593Smuzhiyun ALTR_I2C_ISR_TXRDY)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define ALTR_I2C_THRESHOLD 0 /* IRQ Threshold at 1 element */
53*4882a593Smuzhiyun #define ALTR_I2C_DFLT_FIFO_SZ 4
54*4882a593Smuzhiyun #define ALTR_I2C_TIMEOUT 100000 /* 100ms */
55*4882a593Smuzhiyun #define ALTR_I2C_XFER_TIMEOUT (msecs_to_jiffies(250))
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /**
58*4882a593Smuzhiyun * altr_i2c_dev - I2C device context
59*4882a593Smuzhiyun * @base: pointer to register struct
60*4882a593Smuzhiyun * @msg: pointer to current message
61*4882a593Smuzhiyun * @msg_len: number of bytes transferred in msg
62*4882a593Smuzhiyun * @msg_err: error code for completed message
63*4882a593Smuzhiyun * @msg_complete: xfer completion object
64*4882a593Smuzhiyun * @dev: device reference
65*4882a593Smuzhiyun * @adapter: core i2c abstraction
66*4882a593Smuzhiyun * @i2c_clk: clock reference for i2c input clock
67*4882a593Smuzhiyun * @bus_clk_rate: current i2c bus clock rate
68*4882a593Smuzhiyun * @buf: ptr to msg buffer for easier use.
69*4882a593Smuzhiyun * @fifo_size: size of the FIFO passed in.
70*4882a593Smuzhiyun * @isr_mask: cached copy of local ISR enables.
71*4882a593Smuzhiyun * @isr_status: cached copy of local ISR status.
72*4882a593Smuzhiyun * @isr_mutex: mutex for IRQ thread.
73*4882a593Smuzhiyun */
74*4882a593Smuzhiyun struct altr_i2c_dev {
75*4882a593Smuzhiyun void __iomem *base;
76*4882a593Smuzhiyun struct i2c_msg *msg;
77*4882a593Smuzhiyun size_t msg_len;
78*4882a593Smuzhiyun int msg_err;
79*4882a593Smuzhiyun struct completion msg_complete;
80*4882a593Smuzhiyun struct device *dev;
81*4882a593Smuzhiyun struct i2c_adapter adapter;
82*4882a593Smuzhiyun struct clk *i2c_clk;
83*4882a593Smuzhiyun u32 bus_clk_rate;
84*4882a593Smuzhiyun u8 *buf;
85*4882a593Smuzhiyun u32 fifo_size;
86*4882a593Smuzhiyun u32 isr_mask;
87*4882a593Smuzhiyun u32 isr_status;
88*4882a593Smuzhiyun struct mutex isr_mutex;
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun static void
altr_i2c_int_enable(struct altr_i2c_dev * idev,u32 mask,bool enable)92*4882a593Smuzhiyun altr_i2c_int_enable(struct altr_i2c_dev *idev, u32 mask, bool enable)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun u32 int_en;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun int_en = readl(idev->base + ALTR_I2C_ISER);
97*4882a593Smuzhiyun if (enable)
98*4882a593Smuzhiyun idev->isr_mask = int_en | mask;
99*4882a593Smuzhiyun else
100*4882a593Smuzhiyun idev->isr_mask = int_en & ~mask;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun writel(idev->isr_mask, idev->base + ALTR_I2C_ISER);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
altr_i2c_int_clear(struct altr_i2c_dev * idev,u32 mask)105*4882a593Smuzhiyun static void altr_i2c_int_clear(struct altr_i2c_dev *idev, u32 mask)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun u32 int_en = readl(idev->base + ALTR_I2C_ISR);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun writel(int_en | mask, idev->base + ALTR_I2C_ISR);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
altr_i2c_core_disable(struct altr_i2c_dev * idev)112*4882a593Smuzhiyun static void altr_i2c_core_disable(struct altr_i2c_dev *idev)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun u32 tmp = readl(idev->base + ALTR_I2C_CTRL);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun writel(tmp & ~ALTR_I2C_CTRL_EN, idev->base + ALTR_I2C_CTRL);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
altr_i2c_core_enable(struct altr_i2c_dev * idev)119*4882a593Smuzhiyun static void altr_i2c_core_enable(struct altr_i2c_dev *idev)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun u32 tmp = readl(idev->base + ALTR_I2C_CTRL);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun writel(tmp | ALTR_I2C_CTRL_EN, idev->base + ALTR_I2C_CTRL);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
altr_i2c_reset(struct altr_i2c_dev * idev)126*4882a593Smuzhiyun static void altr_i2c_reset(struct altr_i2c_dev *idev)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun altr_i2c_core_disable(idev);
129*4882a593Smuzhiyun altr_i2c_core_enable(idev);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
altr_i2c_stop(struct altr_i2c_dev * idev)132*4882a593Smuzhiyun static inline void altr_i2c_stop(struct altr_i2c_dev *idev)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun writel(ALTR_I2C_TFR_CMD_STO, idev->base + ALTR_I2C_TFR_CMD);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
altr_i2c_init(struct altr_i2c_dev * idev)137*4882a593Smuzhiyun static void altr_i2c_init(struct altr_i2c_dev *idev)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun u32 divisor = clk_get_rate(idev->i2c_clk) / idev->bus_clk_rate;
140*4882a593Smuzhiyun u32 clk_mhz = clk_get_rate(idev->i2c_clk) / 1000000;
141*4882a593Smuzhiyun u32 tmp = (ALTR_I2C_THRESHOLD << ALTR_I2C_CTRL_RXT_SHFT) |
142*4882a593Smuzhiyun (ALTR_I2C_THRESHOLD << ALTR_I2C_CTRL_TCT_SHFT);
143*4882a593Smuzhiyun u32 t_high, t_low;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun if (idev->bus_clk_rate <= I2C_MAX_STANDARD_MODE_FREQ) {
146*4882a593Smuzhiyun tmp &= ~ALTR_I2C_CTRL_BSPEED;
147*4882a593Smuzhiyun /* Standard mode SCL 50/50 */
148*4882a593Smuzhiyun t_high = divisor * 1 / 2;
149*4882a593Smuzhiyun t_low = divisor * 1 / 2;
150*4882a593Smuzhiyun } else {
151*4882a593Smuzhiyun tmp |= ALTR_I2C_CTRL_BSPEED;
152*4882a593Smuzhiyun /* Fast mode SCL 33/66 */
153*4882a593Smuzhiyun t_high = divisor * 1 / 3;
154*4882a593Smuzhiyun t_low = divisor * 2 / 3;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun writel(tmp, idev->base + ALTR_I2C_CTRL);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun dev_dbg(idev->dev, "rate=%uHz per_clk=%uMHz -> ratio=1:%u\n",
159*4882a593Smuzhiyun idev->bus_clk_rate, clk_mhz, divisor);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* Reset controller */
162*4882a593Smuzhiyun altr_i2c_reset(idev);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* SCL High Time */
165*4882a593Smuzhiyun writel(t_high, idev->base + ALTR_I2C_SCL_HIGH);
166*4882a593Smuzhiyun /* SCL Low Time */
167*4882a593Smuzhiyun writel(t_low, idev->base + ALTR_I2C_SCL_LOW);
168*4882a593Smuzhiyun /* SDA Hold Time, 300ns */
169*4882a593Smuzhiyun writel(3 * clk_mhz / 10, idev->base + ALTR_I2C_SDA_HOLD);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Mask all master interrupt bits */
172*4882a593Smuzhiyun altr_i2c_int_enable(idev, ALTR_I2C_ALL_IRQ, false);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /**
176*4882a593Smuzhiyun * altr_i2c_transfer - On the last byte to be transmitted, send
177*4882a593Smuzhiyun * a Stop bit on the last byte.
178*4882a593Smuzhiyun */
altr_i2c_transfer(struct altr_i2c_dev * idev,u32 data)179*4882a593Smuzhiyun static void altr_i2c_transfer(struct altr_i2c_dev *idev, u32 data)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun /* On the last byte to be transmitted, send STOP */
182*4882a593Smuzhiyun if (idev->msg_len == 1)
183*4882a593Smuzhiyun data |= ALTR_I2C_TFR_CMD_STO;
184*4882a593Smuzhiyun if (idev->msg_len > 0)
185*4882a593Smuzhiyun writel(data, idev->base + ALTR_I2C_TFR_CMD);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /**
189*4882a593Smuzhiyun * altr_i2c_empty_rx_fifo - Fetch data from RX FIFO until end of
190*4882a593Smuzhiyun * transfer. Send a Stop bit on the last byte.
191*4882a593Smuzhiyun */
altr_i2c_empty_rx_fifo(struct altr_i2c_dev * idev)192*4882a593Smuzhiyun static void altr_i2c_empty_rx_fifo(struct altr_i2c_dev *idev)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun size_t rx_fifo_avail = readl(idev->base + ALTR_I2C_RX_FIFO_LVL);
195*4882a593Smuzhiyun int bytes_to_transfer = min(rx_fifo_avail, idev->msg_len);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun while (bytes_to_transfer-- > 0) {
198*4882a593Smuzhiyun *idev->buf++ = readl(idev->base + ALTR_I2C_RX_DATA);
199*4882a593Smuzhiyun idev->msg_len--;
200*4882a593Smuzhiyun altr_i2c_transfer(idev, 0);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /**
205*4882a593Smuzhiyun * altr_i2c_fill_tx_fifo - Fill TX FIFO from current message buffer.
206*4882a593Smuzhiyun * @return: Number of bytes left to transfer.
207*4882a593Smuzhiyun */
altr_i2c_fill_tx_fifo(struct altr_i2c_dev * idev)208*4882a593Smuzhiyun static int altr_i2c_fill_tx_fifo(struct altr_i2c_dev *idev)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun size_t tx_fifo_avail = idev->fifo_size - readl(idev->base +
211*4882a593Smuzhiyun ALTR_I2C_TC_FIFO_LVL);
212*4882a593Smuzhiyun int bytes_to_transfer = min(tx_fifo_avail, idev->msg_len);
213*4882a593Smuzhiyun int ret = idev->msg_len - bytes_to_transfer;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun while (bytes_to_transfer-- > 0) {
216*4882a593Smuzhiyun altr_i2c_transfer(idev, *idev->buf++);
217*4882a593Smuzhiyun idev->msg_len--;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun return ret;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
altr_i2c_isr_quick(int irq,void * _dev)223*4882a593Smuzhiyun static irqreturn_t altr_i2c_isr_quick(int irq, void *_dev)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun struct altr_i2c_dev *idev = _dev;
226*4882a593Smuzhiyun irqreturn_t ret = IRQ_HANDLED;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* Read IRQ status but only interested in Enabled IRQs. */
229*4882a593Smuzhiyun idev->isr_status = readl(idev->base + ALTR_I2C_ISR) & idev->isr_mask;
230*4882a593Smuzhiyun if (idev->isr_status)
231*4882a593Smuzhiyun ret = IRQ_WAKE_THREAD;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun return ret;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
altr_i2c_isr(int irq,void * _dev)236*4882a593Smuzhiyun static irqreturn_t altr_i2c_isr(int irq, void *_dev)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun int ret;
239*4882a593Smuzhiyun bool read, finish = false;
240*4882a593Smuzhiyun struct altr_i2c_dev *idev = _dev;
241*4882a593Smuzhiyun u32 status = idev->isr_status;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun mutex_lock(&idev->isr_mutex);
244*4882a593Smuzhiyun if (!idev->msg) {
245*4882a593Smuzhiyun dev_warn(idev->dev, "unexpected interrupt\n");
246*4882a593Smuzhiyun altr_i2c_int_clear(idev, ALTR_I2C_ALL_IRQ);
247*4882a593Smuzhiyun goto out;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun read = (idev->msg->flags & I2C_M_RD) != 0;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* handle Lost Arbitration */
252*4882a593Smuzhiyun if (unlikely(status & ALTR_I2C_ISR_ARB)) {
253*4882a593Smuzhiyun altr_i2c_int_clear(idev, ALTR_I2C_ISR_ARB);
254*4882a593Smuzhiyun idev->msg_err = -EAGAIN;
255*4882a593Smuzhiyun finish = true;
256*4882a593Smuzhiyun } else if (unlikely(status & ALTR_I2C_ISR_NACK)) {
257*4882a593Smuzhiyun dev_dbg(idev->dev, "Could not get ACK\n");
258*4882a593Smuzhiyun idev->msg_err = -ENXIO;
259*4882a593Smuzhiyun altr_i2c_int_clear(idev, ALTR_I2C_ISR_NACK);
260*4882a593Smuzhiyun altr_i2c_stop(idev);
261*4882a593Smuzhiyun finish = true;
262*4882a593Smuzhiyun } else if (read && unlikely(status & ALTR_I2C_ISR_RXOF)) {
263*4882a593Smuzhiyun /* handle RX FIFO Overflow */
264*4882a593Smuzhiyun altr_i2c_empty_rx_fifo(idev);
265*4882a593Smuzhiyun altr_i2c_int_clear(idev, ALTR_I2C_ISR_RXRDY);
266*4882a593Smuzhiyun altr_i2c_stop(idev);
267*4882a593Smuzhiyun dev_err(idev->dev, "RX FIFO Overflow\n");
268*4882a593Smuzhiyun finish = true;
269*4882a593Smuzhiyun } else if (read && (status & ALTR_I2C_ISR_RXRDY)) {
270*4882a593Smuzhiyun /* RX FIFO needs service? */
271*4882a593Smuzhiyun altr_i2c_empty_rx_fifo(idev);
272*4882a593Smuzhiyun altr_i2c_int_clear(idev, ALTR_I2C_ISR_RXRDY);
273*4882a593Smuzhiyun if (!idev->msg_len)
274*4882a593Smuzhiyun finish = true;
275*4882a593Smuzhiyun } else if (!read && (status & ALTR_I2C_ISR_TXRDY)) {
276*4882a593Smuzhiyun /* TX FIFO needs service? */
277*4882a593Smuzhiyun altr_i2c_int_clear(idev, ALTR_I2C_ISR_TXRDY);
278*4882a593Smuzhiyun if (idev->msg_len > 0)
279*4882a593Smuzhiyun altr_i2c_fill_tx_fifo(idev);
280*4882a593Smuzhiyun else
281*4882a593Smuzhiyun finish = true;
282*4882a593Smuzhiyun } else {
283*4882a593Smuzhiyun dev_warn(idev->dev, "Unexpected interrupt: 0x%x\n", status);
284*4882a593Smuzhiyun altr_i2c_int_clear(idev, ALTR_I2C_ALL_IRQ);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun if (finish) {
288*4882a593Smuzhiyun /* Wait for the Core to finish */
289*4882a593Smuzhiyun ret = readl_poll_timeout_atomic(idev->base + ALTR_I2C_STATUS,
290*4882a593Smuzhiyun status,
291*4882a593Smuzhiyun !(status & ALTR_I2C_STAT_CORE),
292*4882a593Smuzhiyun 1, ALTR_I2C_TIMEOUT);
293*4882a593Smuzhiyun if (ret)
294*4882a593Smuzhiyun dev_err(idev->dev, "message timeout\n");
295*4882a593Smuzhiyun altr_i2c_int_enable(idev, ALTR_I2C_ALL_IRQ, false);
296*4882a593Smuzhiyun altr_i2c_int_clear(idev, ALTR_I2C_ALL_IRQ);
297*4882a593Smuzhiyun complete(&idev->msg_complete);
298*4882a593Smuzhiyun dev_dbg(idev->dev, "Message Complete\n");
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun out:
301*4882a593Smuzhiyun mutex_unlock(&idev->isr_mutex);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun return IRQ_HANDLED;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
altr_i2c_xfer_msg(struct altr_i2c_dev * idev,struct i2c_msg * msg)306*4882a593Smuzhiyun static int altr_i2c_xfer_msg(struct altr_i2c_dev *idev, struct i2c_msg *msg)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun u32 imask = ALTR_I2C_ISR_RXOF | ALTR_I2C_ISR_ARB | ALTR_I2C_ISR_NACK;
309*4882a593Smuzhiyun unsigned long time_left;
310*4882a593Smuzhiyun u32 value;
311*4882a593Smuzhiyun u8 addr = i2c_8bit_addr_from_msg(msg);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun mutex_lock(&idev->isr_mutex);
314*4882a593Smuzhiyun idev->msg = msg;
315*4882a593Smuzhiyun idev->msg_len = msg->len;
316*4882a593Smuzhiyun idev->buf = msg->buf;
317*4882a593Smuzhiyun idev->msg_err = 0;
318*4882a593Smuzhiyun reinit_completion(&idev->msg_complete);
319*4882a593Smuzhiyun altr_i2c_core_enable(idev);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* Make sure RX FIFO is empty */
322*4882a593Smuzhiyun do {
323*4882a593Smuzhiyun readl(idev->base + ALTR_I2C_RX_DATA);
324*4882a593Smuzhiyun } while (readl(idev->base + ALTR_I2C_RX_FIFO_LVL));
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun writel(ALTR_I2C_TFR_CMD_STA | addr, idev->base + ALTR_I2C_TFR_CMD);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if ((msg->flags & I2C_M_RD) != 0) {
329*4882a593Smuzhiyun imask |= ALTR_I2C_ISER_RXOF_EN | ALTR_I2C_ISER_RXRDY_EN;
330*4882a593Smuzhiyun altr_i2c_int_enable(idev, imask, true);
331*4882a593Smuzhiyun /* write the first byte to start the RX */
332*4882a593Smuzhiyun altr_i2c_transfer(idev, 0);
333*4882a593Smuzhiyun } else {
334*4882a593Smuzhiyun imask |= ALTR_I2C_ISR_TXRDY;
335*4882a593Smuzhiyun altr_i2c_int_enable(idev, imask, true);
336*4882a593Smuzhiyun altr_i2c_fill_tx_fifo(idev);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun mutex_unlock(&idev->isr_mutex);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun time_left = wait_for_completion_timeout(&idev->msg_complete,
341*4882a593Smuzhiyun ALTR_I2C_XFER_TIMEOUT);
342*4882a593Smuzhiyun mutex_lock(&idev->isr_mutex);
343*4882a593Smuzhiyun altr_i2c_int_enable(idev, imask, false);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun value = readl(idev->base + ALTR_I2C_STATUS) & ALTR_I2C_STAT_CORE;
346*4882a593Smuzhiyun if (value)
347*4882a593Smuzhiyun dev_err(idev->dev, "Core Status not IDLE...\n");
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun if (time_left == 0) {
350*4882a593Smuzhiyun idev->msg_err = -ETIMEDOUT;
351*4882a593Smuzhiyun dev_dbg(idev->dev, "Transaction timed out.\n");
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun altr_i2c_core_disable(idev);
355*4882a593Smuzhiyun mutex_unlock(&idev->isr_mutex);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun return idev->msg_err;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun static int
altr_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)361*4882a593Smuzhiyun altr_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun struct altr_i2c_dev *idev = i2c_get_adapdata(adap);
364*4882a593Smuzhiyun int i, ret;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun for (i = 0; i < num; i++) {
367*4882a593Smuzhiyun ret = altr_i2c_xfer_msg(idev, msgs++);
368*4882a593Smuzhiyun if (ret)
369*4882a593Smuzhiyun return ret;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun return num;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
altr_i2c_func(struct i2c_adapter * adap)374*4882a593Smuzhiyun static u32 altr_i2c_func(struct i2c_adapter *adap)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun static const struct i2c_algorithm altr_i2c_algo = {
380*4882a593Smuzhiyun .master_xfer = altr_i2c_xfer,
381*4882a593Smuzhiyun .functionality = altr_i2c_func,
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun
altr_i2c_probe(struct platform_device * pdev)384*4882a593Smuzhiyun static int altr_i2c_probe(struct platform_device *pdev)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun struct altr_i2c_dev *idev = NULL;
387*4882a593Smuzhiyun int irq, ret;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun idev = devm_kzalloc(&pdev->dev, sizeof(*idev), GFP_KERNEL);
390*4882a593Smuzhiyun if (!idev)
391*4882a593Smuzhiyun return -ENOMEM;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun idev->base = devm_platform_ioremap_resource(pdev, 0);
394*4882a593Smuzhiyun if (IS_ERR(idev->base))
395*4882a593Smuzhiyun return PTR_ERR(idev->base);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
398*4882a593Smuzhiyun if (irq < 0)
399*4882a593Smuzhiyun return irq;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun idev->i2c_clk = devm_clk_get(&pdev->dev, NULL);
402*4882a593Smuzhiyun if (IS_ERR(idev->i2c_clk)) {
403*4882a593Smuzhiyun dev_err(&pdev->dev, "missing clock\n");
404*4882a593Smuzhiyun return PTR_ERR(idev->i2c_clk);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun idev->dev = &pdev->dev;
408*4882a593Smuzhiyun init_completion(&idev->msg_complete);
409*4882a593Smuzhiyun mutex_init(&idev->isr_mutex);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun ret = device_property_read_u32(idev->dev, "fifo-size",
412*4882a593Smuzhiyun &idev->fifo_size);
413*4882a593Smuzhiyun if (ret) {
414*4882a593Smuzhiyun dev_err(&pdev->dev, "FIFO size set to default of %d\n",
415*4882a593Smuzhiyun ALTR_I2C_DFLT_FIFO_SZ);
416*4882a593Smuzhiyun idev->fifo_size = ALTR_I2C_DFLT_FIFO_SZ;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun ret = device_property_read_u32(idev->dev, "clock-frequency",
420*4882a593Smuzhiyun &idev->bus_clk_rate);
421*4882a593Smuzhiyun if (ret) {
422*4882a593Smuzhiyun dev_err(&pdev->dev, "Default to 100kHz\n");
423*4882a593Smuzhiyun idev->bus_clk_rate = I2C_MAX_STANDARD_MODE_FREQ; /* default clock rate */
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun if (idev->bus_clk_rate > I2C_MAX_FAST_MODE_FREQ) {
427*4882a593Smuzhiyun dev_err(&pdev->dev, "invalid clock-frequency %d\n",
428*4882a593Smuzhiyun idev->bus_clk_rate);
429*4882a593Smuzhiyun return -EINVAL;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun ret = devm_request_threaded_irq(&pdev->dev, irq, altr_i2c_isr_quick,
433*4882a593Smuzhiyun altr_i2c_isr, IRQF_ONESHOT,
434*4882a593Smuzhiyun pdev->name, idev);
435*4882a593Smuzhiyun if (ret) {
436*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to claim IRQ %d\n", irq);
437*4882a593Smuzhiyun return ret;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun ret = clk_prepare_enable(idev->i2c_clk);
441*4882a593Smuzhiyun if (ret) {
442*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable clock\n");
443*4882a593Smuzhiyun return ret;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun mutex_lock(&idev->isr_mutex);
447*4882a593Smuzhiyun altr_i2c_init(idev);
448*4882a593Smuzhiyun mutex_unlock(&idev->isr_mutex);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun i2c_set_adapdata(&idev->adapter, idev);
451*4882a593Smuzhiyun strlcpy(idev->adapter.name, pdev->name, sizeof(idev->adapter.name));
452*4882a593Smuzhiyun idev->adapter.owner = THIS_MODULE;
453*4882a593Smuzhiyun idev->adapter.algo = &altr_i2c_algo;
454*4882a593Smuzhiyun idev->adapter.dev.parent = &pdev->dev;
455*4882a593Smuzhiyun idev->adapter.dev.of_node = pdev->dev.of_node;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun platform_set_drvdata(pdev, idev);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun ret = i2c_add_adapter(&idev->adapter);
460*4882a593Smuzhiyun if (ret) {
461*4882a593Smuzhiyun clk_disable_unprepare(idev->i2c_clk);
462*4882a593Smuzhiyun return ret;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun dev_info(&pdev->dev, "Altera SoftIP I2C Probe Complete\n");
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun return 0;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
altr_i2c_remove(struct platform_device * pdev)469*4882a593Smuzhiyun static int altr_i2c_remove(struct platform_device *pdev)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun struct altr_i2c_dev *idev = platform_get_drvdata(pdev);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun clk_disable_unprepare(idev->i2c_clk);
474*4882a593Smuzhiyun i2c_del_adapter(&idev->adapter);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun return 0;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* Match table for of_platform binding */
480*4882a593Smuzhiyun static const struct of_device_id altr_i2c_of_match[] = {
481*4882a593Smuzhiyun { .compatible = "altr,softip-i2c-v1.0" },
482*4882a593Smuzhiyun {},
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, altr_i2c_of_match);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun static struct platform_driver altr_i2c_driver = {
487*4882a593Smuzhiyun .probe = altr_i2c_probe,
488*4882a593Smuzhiyun .remove = altr_i2c_remove,
489*4882a593Smuzhiyun .driver = {
490*4882a593Smuzhiyun .name = "altera-i2c",
491*4882a593Smuzhiyun .of_match_table = altr_i2c_of_match,
492*4882a593Smuzhiyun },
493*4882a593Smuzhiyun };
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun module_platform_driver(altr_i2c_driver);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun MODULE_DESCRIPTION("Altera Soft IP I2C bus driver");
498*4882a593Smuzhiyun MODULE_AUTHOR("Thor Thayer <thor.thayer@linux.intel.com>");
499*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
500