1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * w83627ehf - Driver for the hardware monitoring functionality of
4*4882a593Smuzhiyun * the Winbond W83627EHF Super-I/O chip
5*4882a593Smuzhiyun * Copyright (C) 2005-2012 Jean Delvare <jdelvare@suse.de>
6*4882a593Smuzhiyun * Copyright (C) 2006 Yuan Mu (Winbond),
7*4882a593Smuzhiyun * Rudolf Marek <r.marek@assembler.cz>
8*4882a593Smuzhiyun * David Hubbard <david.c.hubbard@gmail.com>
9*4882a593Smuzhiyun * Daniel J Blueman <daniel.blueman@gmail.com>
10*4882a593Smuzhiyun * Copyright (C) 2010 Sheng-Yuan Huang (Nuvoton) (PS00)
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Shamelessly ripped from the w83627hf driver
13*4882a593Smuzhiyun * Copyright (C) 2003 Mark Studebaker
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * Thanks to Leon Moonen, Steve Cliffe and Grant Coady for their help
16*4882a593Smuzhiyun * in testing and debugging this driver.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * This driver also supports the W83627EHG, which is the lead-free
19*4882a593Smuzhiyun * version of the W83627EHF.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * Supports the following chips:
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Chip #vin #fan #pwm #temp chip IDs man ID
24*4882a593Smuzhiyun * w83627ehf 10 5 4 3 0x8850 0x88 0x5ca3
25*4882a593Smuzhiyun * 0x8860 0xa1
26*4882a593Smuzhiyun * w83627dhg 9 5 4 3 0xa020 0xc1 0x5ca3
27*4882a593Smuzhiyun * w83627dhg-p 9 5 4 3 0xb070 0xc1 0x5ca3
28*4882a593Smuzhiyun * w83627uhg 8 2 2 3 0xa230 0xc1 0x5ca3
29*4882a593Smuzhiyun * w83667hg 9 5 3 3 0xa510 0xc1 0x5ca3
30*4882a593Smuzhiyun * w83667hg-b 9 5 3 4 0xb350 0xc1 0x5ca3
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <linux/module.h>
36*4882a593Smuzhiyun #include <linux/init.h>
37*4882a593Smuzhiyun #include <linux/slab.h>
38*4882a593Smuzhiyun #include <linux/jiffies.h>
39*4882a593Smuzhiyun #include <linux/platform_device.h>
40*4882a593Smuzhiyun #include <linux/hwmon.h>
41*4882a593Smuzhiyun #include <linux/hwmon-sysfs.h>
42*4882a593Smuzhiyun #include <linux/hwmon-vid.h>
43*4882a593Smuzhiyun #include <linux/err.h>
44*4882a593Smuzhiyun #include <linux/mutex.h>
45*4882a593Smuzhiyun #include <linux/acpi.h>
46*4882a593Smuzhiyun #include <linux/io.h>
47*4882a593Smuzhiyun #include "lm75.h"
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun enum kinds {
50*4882a593Smuzhiyun w83627ehf, w83627dhg, w83627dhg_p, w83627uhg,
51*4882a593Smuzhiyun w83667hg, w83667hg_b,
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* used to set data->name = w83627ehf_device_names[data->sio_kind] */
55*4882a593Smuzhiyun static const char * const w83627ehf_device_names[] = {
56*4882a593Smuzhiyun "w83627ehf",
57*4882a593Smuzhiyun "w83627dhg",
58*4882a593Smuzhiyun "w83627dhg",
59*4882a593Smuzhiyun "w83627uhg",
60*4882a593Smuzhiyun "w83667hg",
61*4882a593Smuzhiyun "w83667hg",
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static unsigned short force_id;
65*4882a593Smuzhiyun module_param(force_id, ushort, 0);
66*4882a593Smuzhiyun MODULE_PARM_DESC(force_id, "Override the detected device ID");
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define DRVNAME "w83627ehf"
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /*
71*4882a593Smuzhiyun * Super-I/O constants and functions
72*4882a593Smuzhiyun */
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define W83627EHF_LD_HWM 0x0b
75*4882a593Smuzhiyun #define W83667HG_LD_VID 0x0d
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define SIO_REG_LDSEL 0x07 /* Logical device select */
78*4882a593Smuzhiyun #define SIO_REG_DEVID 0x20 /* Device ID (2 bytes) */
79*4882a593Smuzhiyun #define SIO_REG_EN_VRM10 0x2C /* GPIO3, GPIO4 selection */
80*4882a593Smuzhiyun #define SIO_REG_ENABLE 0x30 /* Logical device enable */
81*4882a593Smuzhiyun #define SIO_REG_ADDR 0x60 /* Logical device address (2 bytes) */
82*4882a593Smuzhiyun #define SIO_REG_VID_CTRL 0xF0 /* VID control */
83*4882a593Smuzhiyun #define SIO_REG_VID_DATA 0xF1 /* VID data */
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define SIO_W83627EHF_ID 0x8850
86*4882a593Smuzhiyun #define SIO_W83627EHG_ID 0x8860
87*4882a593Smuzhiyun #define SIO_W83627DHG_ID 0xa020
88*4882a593Smuzhiyun #define SIO_W83627DHG_P_ID 0xb070
89*4882a593Smuzhiyun #define SIO_W83627UHG_ID 0xa230
90*4882a593Smuzhiyun #define SIO_W83667HG_ID 0xa510
91*4882a593Smuzhiyun #define SIO_W83667HG_B_ID 0xb350
92*4882a593Smuzhiyun #define SIO_ID_MASK 0xFFF0
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun static inline void
superio_outb(int ioreg,int reg,int val)95*4882a593Smuzhiyun superio_outb(int ioreg, int reg, int val)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun outb(reg, ioreg);
98*4882a593Smuzhiyun outb(val, ioreg + 1);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static inline int
superio_inb(int ioreg,int reg)102*4882a593Smuzhiyun superio_inb(int ioreg, int reg)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun outb(reg, ioreg);
105*4882a593Smuzhiyun return inb(ioreg + 1);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static inline void
superio_select(int ioreg,int ld)109*4882a593Smuzhiyun superio_select(int ioreg, int ld)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun outb(SIO_REG_LDSEL, ioreg);
112*4882a593Smuzhiyun outb(ld, ioreg + 1);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static inline int
superio_enter(int ioreg)116*4882a593Smuzhiyun superio_enter(int ioreg)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun if (!request_muxed_region(ioreg, 2, DRVNAME))
119*4882a593Smuzhiyun return -EBUSY;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun outb(0x87, ioreg);
122*4882a593Smuzhiyun outb(0x87, ioreg);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun return 0;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun static inline void
superio_exit(int ioreg)128*4882a593Smuzhiyun superio_exit(int ioreg)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun outb(0xaa, ioreg);
131*4882a593Smuzhiyun outb(0x02, ioreg);
132*4882a593Smuzhiyun outb(0x02, ioreg + 1);
133*4882a593Smuzhiyun release_region(ioreg, 2);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /*
137*4882a593Smuzhiyun * ISA constants
138*4882a593Smuzhiyun */
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun #define IOREGION_ALIGNMENT (~7)
141*4882a593Smuzhiyun #define IOREGION_OFFSET 5
142*4882a593Smuzhiyun #define IOREGION_LENGTH 2
143*4882a593Smuzhiyun #define ADDR_REG_OFFSET 0
144*4882a593Smuzhiyun #define DATA_REG_OFFSET 1
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define W83627EHF_REG_BANK 0x4E
147*4882a593Smuzhiyun #define W83627EHF_REG_CONFIG 0x40
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun * Not currently used:
151*4882a593Smuzhiyun * REG_MAN_ID has the value 0x5ca3 for all supported chips.
152*4882a593Smuzhiyun * REG_CHIP_ID == 0x88/0xa1/0xc1 depending on chip model.
153*4882a593Smuzhiyun * REG_MAN_ID is at port 0x4f
154*4882a593Smuzhiyun * REG_CHIP_ID is at port 0x58
155*4882a593Smuzhiyun */
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun static const u16 W83627EHF_REG_FAN[] = { 0x28, 0x29, 0x2a, 0x3f, 0x553 };
158*4882a593Smuzhiyun static const u16 W83627EHF_REG_FAN_MIN[] = { 0x3b, 0x3c, 0x3d, 0x3e, 0x55c };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* The W83627EHF registers for nr=7,8,9 are in bank 5 */
161*4882a593Smuzhiyun #define W83627EHF_REG_IN_MAX(nr) ((nr < 7) ? (0x2b + (nr) * 2) : \
162*4882a593Smuzhiyun (0x554 + (((nr) - 7) * 2)))
163*4882a593Smuzhiyun #define W83627EHF_REG_IN_MIN(nr) ((nr < 7) ? (0x2c + (nr) * 2) : \
164*4882a593Smuzhiyun (0x555 + (((nr) - 7) * 2)))
165*4882a593Smuzhiyun #define W83627EHF_REG_IN(nr) ((nr < 7) ? (0x20 + (nr)) : \
166*4882a593Smuzhiyun (0x550 + (nr) - 7))
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun static const u16 W83627EHF_REG_TEMP[] = { 0x27, 0x150, 0x250, 0x7e };
169*4882a593Smuzhiyun static const u16 W83627EHF_REG_TEMP_HYST[] = { 0x3a, 0x153, 0x253, 0 };
170*4882a593Smuzhiyun static const u16 W83627EHF_REG_TEMP_OVER[] = { 0x39, 0x155, 0x255, 0 };
171*4882a593Smuzhiyun static const u16 W83627EHF_REG_TEMP_CONFIG[] = { 0, 0x152, 0x252, 0 };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* Fan clock dividers are spread over the following five registers */
174*4882a593Smuzhiyun #define W83627EHF_REG_FANDIV1 0x47
175*4882a593Smuzhiyun #define W83627EHF_REG_FANDIV2 0x4B
176*4882a593Smuzhiyun #define W83627EHF_REG_VBAT 0x5D
177*4882a593Smuzhiyun #define W83627EHF_REG_DIODE 0x59
178*4882a593Smuzhiyun #define W83627EHF_REG_SMI_OVT 0x4C
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun #define W83627EHF_REG_ALARM1 0x459
181*4882a593Smuzhiyun #define W83627EHF_REG_ALARM2 0x45A
182*4882a593Smuzhiyun #define W83627EHF_REG_ALARM3 0x45B
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun #define W83627EHF_REG_CASEOPEN_DET 0x42 /* SMI STATUS #2 */
185*4882a593Smuzhiyun #define W83627EHF_REG_CASEOPEN_CLR 0x46 /* SMI MASK #3 */
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* SmartFan registers */
188*4882a593Smuzhiyun #define W83627EHF_REG_FAN_STEPUP_TIME 0x0f
189*4882a593Smuzhiyun #define W83627EHF_REG_FAN_STEPDOWN_TIME 0x0e
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* DC or PWM output fan configuration */
192*4882a593Smuzhiyun static const u8 W83627EHF_REG_PWM_ENABLE[] = {
193*4882a593Smuzhiyun 0x04, /* SYS FAN0 output mode and PWM mode */
194*4882a593Smuzhiyun 0x04, /* CPU FAN0 output mode and PWM mode */
195*4882a593Smuzhiyun 0x12, /* AUX FAN mode */
196*4882a593Smuzhiyun 0x62, /* CPU FAN1 mode */
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun static const u8 W83627EHF_PWM_MODE_SHIFT[] = { 0, 1, 0, 6 };
200*4882a593Smuzhiyun static const u8 W83627EHF_PWM_ENABLE_SHIFT[] = { 2, 4, 1, 4 };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* FAN Duty Cycle, be used to control */
203*4882a593Smuzhiyun static const u16 W83627EHF_REG_PWM[] = { 0x01, 0x03, 0x11, 0x61 };
204*4882a593Smuzhiyun static const u16 W83627EHF_REG_TARGET[] = { 0x05, 0x06, 0x13, 0x63 };
205*4882a593Smuzhiyun static const u8 W83627EHF_REG_TOLERANCE[] = { 0x07, 0x07, 0x14, 0x62 };
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* Advanced Fan control, some values are common for all fans */
208*4882a593Smuzhiyun static const u16 W83627EHF_REG_FAN_START_OUTPUT[] = { 0x0a, 0x0b, 0x16, 0x65 };
209*4882a593Smuzhiyun static const u16 W83627EHF_REG_FAN_STOP_OUTPUT[] = { 0x08, 0x09, 0x15, 0x64 };
210*4882a593Smuzhiyun static const u16 W83627EHF_REG_FAN_STOP_TIME[] = { 0x0c, 0x0d, 0x17, 0x66 };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static const u16 W83627EHF_REG_FAN_MAX_OUTPUT_COMMON[]
213*4882a593Smuzhiyun = { 0xff, 0x67, 0xff, 0x69 };
214*4882a593Smuzhiyun static const u16 W83627EHF_REG_FAN_STEP_OUTPUT_COMMON[]
215*4882a593Smuzhiyun = { 0xff, 0x68, 0xff, 0x6a };
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun static const u16 W83627EHF_REG_FAN_MAX_OUTPUT_W83667_B[] = { 0x67, 0x69, 0x6b };
218*4882a593Smuzhiyun static const u16 W83627EHF_REG_FAN_STEP_OUTPUT_W83667_B[]
219*4882a593Smuzhiyun = { 0x68, 0x6a, 0x6c };
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static const u16 W83627EHF_REG_TEMP_OFFSET[] = { 0x454, 0x455, 0x456 };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static const char *const w83667hg_b_temp_label[] = {
224*4882a593Smuzhiyun "SYSTIN",
225*4882a593Smuzhiyun "CPUTIN",
226*4882a593Smuzhiyun "AUXTIN",
227*4882a593Smuzhiyun "AMDTSI",
228*4882a593Smuzhiyun "PECI Agent 1",
229*4882a593Smuzhiyun "PECI Agent 2",
230*4882a593Smuzhiyun "PECI Agent 3",
231*4882a593Smuzhiyun "PECI Agent 4"
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun #define NUM_REG_TEMP ARRAY_SIZE(W83627EHF_REG_TEMP)
235*4882a593Smuzhiyun
is_word_sized(u16 reg)236*4882a593Smuzhiyun static int is_word_sized(u16 reg)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun return ((((reg & 0xff00) == 0x100
239*4882a593Smuzhiyun || (reg & 0xff00) == 0x200)
240*4882a593Smuzhiyun && ((reg & 0x00ff) == 0x50
241*4882a593Smuzhiyun || (reg & 0x00ff) == 0x53
242*4882a593Smuzhiyun || (reg & 0x00ff) == 0x55))
243*4882a593Smuzhiyun || (reg & 0xfff0) == 0x630
244*4882a593Smuzhiyun || reg == 0x640 || reg == 0x642
245*4882a593Smuzhiyun || ((reg & 0xfff0) == 0x650
246*4882a593Smuzhiyun && (reg & 0x000f) >= 0x06)
247*4882a593Smuzhiyun || reg == 0x73 || reg == 0x75 || reg == 0x77
248*4882a593Smuzhiyun );
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /*
252*4882a593Smuzhiyun * Conversions
253*4882a593Smuzhiyun */
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* 1 is PWM mode, output in ms */
step_time_from_reg(u8 reg,u8 mode)256*4882a593Smuzhiyun static inline unsigned int step_time_from_reg(u8 reg, u8 mode)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun return mode ? 100 * reg : 400 * reg;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
step_time_to_reg(unsigned int msec,u8 mode)261*4882a593Smuzhiyun static inline u8 step_time_to_reg(unsigned int msec, u8 mode)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun return clamp_val((mode ? (msec + 50) / 100 : (msec + 200) / 400),
264*4882a593Smuzhiyun 1, 255);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
fan_from_reg8(u16 reg,unsigned int divreg)267*4882a593Smuzhiyun static unsigned int fan_from_reg8(u16 reg, unsigned int divreg)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun if (reg == 0 || reg == 255)
270*4882a593Smuzhiyun return 0;
271*4882a593Smuzhiyun return 1350000U / (reg << divreg);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun static inline unsigned int
div_from_reg(u8 reg)275*4882a593Smuzhiyun div_from_reg(u8 reg)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun return 1 << reg;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /*
281*4882a593Smuzhiyun * Some of the voltage inputs have internal scaling, the tables below
282*4882a593Smuzhiyun * contain 8 (the ADC LSB in mV) * scaling factor * 100
283*4882a593Smuzhiyun */
284*4882a593Smuzhiyun static const u16 scale_in_common[10] = {
285*4882a593Smuzhiyun 800, 800, 1600, 1600, 800, 800, 800, 1600, 1600, 800
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun static const u16 scale_in_w83627uhg[9] = {
288*4882a593Smuzhiyun 800, 800, 3328, 3424, 800, 800, 0, 3328, 3400
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun
in_from_reg(u8 reg,u8 nr,const u16 * scale_in)291*4882a593Smuzhiyun static inline long in_from_reg(u8 reg, u8 nr, const u16 *scale_in)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun return DIV_ROUND_CLOSEST(reg * scale_in[nr], 100);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
in_to_reg(u32 val,u8 nr,const u16 * scale_in)296*4882a593Smuzhiyun static inline u8 in_to_reg(u32 val, u8 nr, const u16 *scale_in)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun return clamp_val(DIV_ROUND_CLOSEST(val * 100, scale_in[nr]), 0, 255);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /*
302*4882a593Smuzhiyun * Data structures and manipulation thereof
303*4882a593Smuzhiyun */
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun struct w83627ehf_data {
306*4882a593Smuzhiyun int addr; /* IO base of hw monitor block */
307*4882a593Smuzhiyun const char *name;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun struct mutex lock;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun u16 reg_temp[NUM_REG_TEMP];
312*4882a593Smuzhiyun u16 reg_temp_over[NUM_REG_TEMP];
313*4882a593Smuzhiyun u16 reg_temp_hyst[NUM_REG_TEMP];
314*4882a593Smuzhiyun u16 reg_temp_config[NUM_REG_TEMP];
315*4882a593Smuzhiyun u8 temp_src[NUM_REG_TEMP];
316*4882a593Smuzhiyun const char * const *temp_label;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun const u16 *REG_FAN_MAX_OUTPUT;
319*4882a593Smuzhiyun const u16 *REG_FAN_STEP_OUTPUT;
320*4882a593Smuzhiyun const u16 *scale_in;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun struct mutex update_lock;
323*4882a593Smuzhiyun char valid; /* !=0 if following fields are valid */
324*4882a593Smuzhiyun unsigned long last_updated; /* In jiffies */
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* Register values */
327*4882a593Smuzhiyun u8 bank; /* current register bank */
328*4882a593Smuzhiyun u8 in_num; /* number of in inputs we have */
329*4882a593Smuzhiyun u8 in[10]; /* Register value */
330*4882a593Smuzhiyun u8 in_max[10]; /* Register value */
331*4882a593Smuzhiyun u8 in_min[10]; /* Register value */
332*4882a593Smuzhiyun unsigned int rpm[5];
333*4882a593Smuzhiyun u16 fan_min[5];
334*4882a593Smuzhiyun u8 fan_div[5];
335*4882a593Smuzhiyun u8 has_fan; /* some fan inputs can be disabled */
336*4882a593Smuzhiyun u8 has_fan_min; /* some fans don't have min register */
337*4882a593Smuzhiyun u8 temp_type[3];
338*4882a593Smuzhiyun s8 temp_offset[3];
339*4882a593Smuzhiyun s16 temp[9];
340*4882a593Smuzhiyun s16 temp_max[9];
341*4882a593Smuzhiyun s16 temp_max_hyst[9];
342*4882a593Smuzhiyun u32 alarms;
343*4882a593Smuzhiyun u8 caseopen;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun u8 pwm_mode[4]; /* 0->DC variable voltage, 1->PWM variable duty cycle */
346*4882a593Smuzhiyun u8 pwm_enable[4]; /* 1->manual
347*4882a593Smuzhiyun * 2->thermal cruise mode (also called SmartFan I)
348*4882a593Smuzhiyun * 3->fan speed cruise mode
349*4882a593Smuzhiyun * 4->variable thermal cruise (also called
350*4882a593Smuzhiyun * SmartFan III)
351*4882a593Smuzhiyun * 5->enhanced variable thermal cruise (also called
352*4882a593Smuzhiyun * SmartFan IV)
353*4882a593Smuzhiyun */
354*4882a593Smuzhiyun u8 pwm_enable_orig[4]; /* original value of pwm_enable */
355*4882a593Smuzhiyun u8 pwm_num; /* number of pwm */
356*4882a593Smuzhiyun u8 pwm[4];
357*4882a593Smuzhiyun u8 target_temp[4];
358*4882a593Smuzhiyun u8 tolerance[4];
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun u8 fan_start_output[4]; /* minimum fan speed when spinning up */
361*4882a593Smuzhiyun u8 fan_stop_output[4]; /* minimum fan speed when spinning down */
362*4882a593Smuzhiyun u8 fan_stop_time[4]; /* time at minimum before disabling fan */
363*4882a593Smuzhiyun u8 fan_max_output[4]; /* maximum fan speed */
364*4882a593Smuzhiyun u8 fan_step_output[4]; /* rate of change output value */
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun u8 vid;
367*4882a593Smuzhiyun u8 vrm;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun u16 have_temp;
370*4882a593Smuzhiyun u16 have_temp_offset;
371*4882a593Smuzhiyun u8 in6_skip:1;
372*4882a593Smuzhiyun u8 temp3_val_only:1;
373*4882a593Smuzhiyun u8 have_vid:1;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun #ifdef CONFIG_PM
376*4882a593Smuzhiyun /* Remember extra register values over suspend/resume */
377*4882a593Smuzhiyun u8 vbat;
378*4882a593Smuzhiyun u8 fandiv1;
379*4882a593Smuzhiyun u8 fandiv2;
380*4882a593Smuzhiyun #endif
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun struct w83627ehf_sio_data {
384*4882a593Smuzhiyun int sioreg;
385*4882a593Smuzhiyun enum kinds kind;
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /*
389*4882a593Smuzhiyun * On older chips, only registers 0x50-0x5f are banked.
390*4882a593Smuzhiyun * On more recent chips, all registers are banked.
391*4882a593Smuzhiyun * Assume that is the case and set the bank number for each access.
392*4882a593Smuzhiyun * Cache the bank number so it only needs to be set if it changes.
393*4882a593Smuzhiyun */
w83627ehf_set_bank(struct w83627ehf_data * data,u16 reg)394*4882a593Smuzhiyun static inline void w83627ehf_set_bank(struct w83627ehf_data *data, u16 reg)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun u8 bank = reg >> 8;
397*4882a593Smuzhiyun if (data->bank != bank) {
398*4882a593Smuzhiyun outb_p(W83627EHF_REG_BANK, data->addr + ADDR_REG_OFFSET);
399*4882a593Smuzhiyun outb_p(bank, data->addr + DATA_REG_OFFSET);
400*4882a593Smuzhiyun data->bank = bank;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
w83627ehf_read_value(struct w83627ehf_data * data,u16 reg)404*4882a593Smuzhiyun static u16 w83627ehf_read_value(struct w83627ehf_data *data, u16 reg)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun int res, word_sized = is_word_sized(reg);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun mutex_lock(&data->lock);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun w83627ehf_set_bank(data, reg);
411*4882a593Smuzhiyun outb_p(reg & 0xff, data->addr + ADDR_REG_OFFSET);
412*4882a593Smuzhiyun res = inb_p(data->addr + DATA_REG_OFFSET);
413*4882a593Smuzhiyun if (word_sized) {
414*4882a593Smuzhiyun outb_p((reg & 0xff) + 1,
415*4882a593Smuzhiyun data->addr + ADDR_REG_OFFSET);
416*4882a593Smuzhiyun res = (res << 8) + inb_p(data->addr + DATA_REG_OFFSET);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun mutex_unlock(&data->lock);
420*4882a593Smuzhiyun return res;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
w83627ehf_write_value(struct w83627ehf_data * data,u16 reg,u16 value)423*4882a593Smuzhiyun static int w83627ehf_write_value(struct w83627ehf_data *data, u16 reg,
424*4882a593Smuzhiyun u16 value)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun int word_sized = is_word_sized(reg);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun mutex_lock(&data->lock);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun w83627ehf_set_bank(data, reg);
431*4882a593Smuzhiyun outb_p(reg & 0xff, data->addr + ADDR_REG_OFFSET);
432*4882a593Smuzhiyun if (word_sized) {
433*4882a593Smuzhiyun outb_p(value >> 8, data->addr + DATA_REG_OFFSET);
434*4882a593Smuzhiyun outb_p((reg & 0xff) + 1,
435*4882a593Smuzhiyun data->addr + ADDR_REG_OFFSET);
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun outb_p(value & 0xff, data->addr + DATA_REG_OFFSET);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun mutex_unlock(&data->lock);
440*4882a593Smuzhiyun return 0;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* We left-align 8-bit temperature values to make the code simpler */
w83627ehf_read_temp(struct w83627ehf_data * data,u16 reg)444*4882a593Smuzhiyun static u16 w83627ehf_read_temp(struct w83627ehf_data *data, u16 reg)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun u16 res;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun res = w83627ehf_read_value(data, reg);
449*4882a593Smuzhiyun if (!is_word_sized(reg))
450*4882a593Smuzhiyun res <<= 8;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun return res;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
w83627ehf_write_temp(struct w83627ehf_data * data,u16 reg,u16 value)455*4882a593Smuzhiyun static int w83627ehf_write_temp(struct w83627ehf_data *data, u16 reg,
456*4882a593Smuzhiyun u16 value)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun if (!is_word_sized(reg))
459*4882a593Smuzhiyun value >>= 8;
460*4882a593Smuzhiyun return w83627ehf_write_value(data, reg, value);
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* This function assumes that the caller holds data->update_lock */
w83627ehf_write_fan_div(struct w83627ehf_data * data,int nr)464*4882a593Smuzhiyun static void w83627ehf_write_fan_div(struct w83627ehf_data *data, int nr)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun u8 reg;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun switch (nr) {
469*4882a593Smuzhiyun case 0:
470*4882a593Smuzhiyun reg = (w83627ehf_read_value(data, W83627EHF_REG_FANDIV1) & 0xcf)
471*4882a593Smuzhiyun | ((data->fan_div[0] & 0x03) << 4);
472*4882a593Smuzhiyun /* fan5 input control bit is write only, compute the value */
473*4882a593Smuzhiyun reg |= (data->has_fan & (1 << 4)) ? 1 : 0;
474*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_FANDIV1, reg);
475*4882a593Smuzhiyun reg = (w83627ehf_read_value(data, W83627EHF_REG_VBAT) & 0xdf)
476*4882a593Smuzhiyun | ((data->fan_div[0] & 0x04) << 3);
477*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_VBAT, reg);
478*4882a593Smuzhiyun break;
479*4882a593Smuzhiyun case 1:
480*4882a593Smuzhiyun reg = (w83627ehf_read_value(data, W83627EHF_REG_FANDIV1) & 0x3f)
481*4882a593Smuzhiyun | ((data->fan_div[1] & 0x03) << 6);
482*4882a593Smuzhiyun /* fan5 input control bit is write only, compute the value */
483*4882a593Smuzhiyun reg |= (data->has_fan & (1 << 4)) ? 1 : 0;
484*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_FANDIV1, reg);
485*4882a593Smuzhiyun reg = (w83627ehf_read_value(data, W83627EHF_REG_VBAT) & 0xbf)
486*4882a593Smuzhiyun | ((data->fan_div[1] & 0x04) << 4);
487*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_VBAT, reg);
488*4882a593Smuzhiyun break;
489*4882a593Smuzhiyun case 2:
490*4882a593Smuzhiyun reg = (w83627ehf_read_value(data, W83627EHF_REG_FANDIV2) & 0x3f)
491*4882a593Smuzhiyun | ((data->fan_div[2] & 0x03) << 6);
492*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_FANDIV2, reg);
493*4882a593Smuzhiyun reg = (w83627ehf_read_value(data, W83627EHF_REG_VBAT) & 0x7f)
494*4882a593Smuzhiyun | ((data->fan_div[2] & 0x04) << 5);
495*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_VBAT, reg);
496*4882a593Smuzhiyun break;
497*4882a593Smuzhiyun case 3:
498*4882a593Smuzhiyun reg = (w83627ehf_read_value(data, W83627EHF_REG_DIODE) & 0xfc)
499*4882a593Smuzhiyun | (data->fan_div[3] & 0x03);
500*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_DIODE, reg);
501*4882a593Smuzhiyun reg = (w83627ehf_read_value(data, W83627EHF_REG_SMI_OVT) & 0x7f)
502*4882a593Smuzhiyun | ((data->fan_div[3] & 0x04) << 5);
503*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_SMI_OVT, reg);
504*4882a593Smuzhiyun break;
505*4882a593Smuzhiyun case 4:
506*4882a593Smuzhiyun reg = (w83627ehf_read_value(data, W83627EHF_REG_DIODE) & 0x73)
507*4882a593Smuzhiyun | ((data->fan_div[4] & 0x03) << 2)
508*4882a593Smuzhiyun | ((data->fan_div[4] & 0x04) << 5);
509*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_DIODE, reg);
510*4882a593Smuzhiyun break;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
w83627ehf_update_fan_div(struct w83627ehf_data * data)514*4882a593Smuzhiyun static void w83627ehf_update_fan_div(struct w83627ehf_data *data)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun int i;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun i = w83627ehf_read_value(data, W83627EHF_REG_FANDIV1);
519*4882a593Smuzhiyun data->fan_div[0] = (i >> 4) & 0x03;
520*4882a593Smuzhiyun data->fan_div[1] = (i >> 6) & 0x03;
521*4882a593Smuzhiyun i = w83627ehf_read_value(data, W83627EHF_REG_FANDIV2);
522*4882a593Smuzhiyun data->fan_div[2] = (i >> 6) & 0x03;
523*4882a593Smuzhiyun i = w83627ehf_read_value(data, W83627EHF_REG_VBAT);
524*4882a593Smuzhiyun data->fan_div[0] |= (i >> 3) & 0x04;
525*4882a593Smuzhiyun data->fan_div[1] |= (i >> 4) & 0x04;
526*4882a593Smuzhiyun data->fan_div[2] |= (i >> 5) & 0x04;
527*4882a593Smuzhiyun if (data->has_fan & ((1 << 3) | (1 << 4))) {
528*4882a593Smuzhiyun i = w83627ehf_read_value(data, W83627EHF_REG_DIODE);
529*4882a593Smuzhiyun data->fan_div[3] = i & 0x03;
530*4882a593Smuzhiyun data->fan_div[4] = ((i >> 2) & 0x03)
531*4882a593Smuzhiyun | ((i >> 5) & 0x04);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun if (data->has_fan & (1 << 3)) {
534*4882a593Smuzhiyun i = w83627ehf_read_value(data, W83627EHF_REG_SMI_OVT);
535*4882a593Smuzhiyun data->fan_div[3] |= (i >> 5) & 0x04;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
w83627ehf_update_pwm(struct w83627ehf_data * data)539*4882a593Smuzhiyun static void w83627ehf_update_pwm(struct w83627ehf_data *data)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun int i;
542*4882a593Smuzhiyun int pwmcfg = 0, tolerance = 0; /* shut up the compiler */
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun for (i = 0; i < data->pwm_num; i++) {
545*4882a593Smuzhiyun if (!(data->has_fan & (1 << i)))
546*4882a593Smuzhiyun continue;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* pwmcfg, tolerance mapped for i=0, i=1 to same reg */
549*4882a593Smuzhiyun if (i != 1) {
550*4882a593Smuzhiyun pwmcfg = w83627ehf_read_value(data,
551*4882a593Smuzhiyun W83627EHF_REG_PWM_ENABLE[i]);
552*4882a593Smuzhiyun tolerance = w83627ehf_read_value(data,
553*4882a593Smuzhiyun W83627EHF_REG_TOLERANCE[i]);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun data->pwm_mode[i] =
556*4882a593Smuzhiyun ((pwmcfg >> W83627EHF_PWM_MODE_SHIFT[i]) & 1) ? 0 : 1;
557*4882a593Smuzhiyun data->pwm_enable[i] = ((pwmcfg >> W83627EHF_PWM_ENABLE_SHIFT[i])
558*4882a593Smuzhiyun & 3) + 1;
559*4882a593Smuzhiyun data->pwm[i] = w83627ehf_read_value(data, W83627EHF_REG_PWM[i]);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun data->tolerance[i] = (tolerance >> (i == 1 ? 4 : 0)) & 0x0f;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
w83627ehf_update_device(struct device * dev)565*4882a593Smuzhiyun static struct w83627ehf_data *w83627ehf_update_device(struct device *dev)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun struct w83627ehf_data *data = dev_get_drvdata(dev);
568*4882a593Smuzhiyun int i;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun mutex_lock(&data->update_lock);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun if (time_after(jiffies, data->last_updated + HZ + HZ/2)
573*4882a593Smuzhiyun || !data->valid) {
574*4882a593Smuzhiyun /* Fan clock dividers */
575*4882a593Smuzhiyun w83627ehf_update_fan_div(data);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /* Measured voltages and limits */
578*4882a593Smuzhiyun for (i = 0; i < data->in_num; i++) {
579*4882a593Smuzhiyun if ((i == 6) && data->in6_skip)
580*4882a593Smuzhiyun continue;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun data->in[i] = w83627ehf_read_value(data,
583*4882a593Smuzhiyun W83627EHF_REG_IN(i));
584*4882a593Smuzhiyun data->in_min[i] = w83627ehf_read_value(data,
585*4882a593Smuzhiyun W83627EHF_REG_IN_MIN(i));
586*4882a593Smuzhiyun data->in_max[i] = w83627ehf_read_value(data,
587*4882a593Smuzhiyun W83627EHF_REG_IN_MAX(i));
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun /* Measured fan speeds and limits */
591*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
592*4882a593Smuzhiyun u16 reg;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun if (!(data->has_fan & (1 << i)))
595*4882a593Smuzhiyun continue;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun reg = w83627ehf_read_value(data, W83627EHF_REG_FAN[i]);
598*4882a593Smuzhiyun data->rpm[i] = fan_from_reg8(reg, data->fan_div[i]);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun if (data->has_fan_min & (1 << i))
601*4882a593Smuzhiyun data->fan_min[i] = w83627ehf_read_value(data,
602*4882a593Smuzhiyun W83627EHF_REG_FAN_MIN[i]);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /*
605*4882a593Smuzhiyun * If we failed to measure the fan speed and clock
606*4882a593Smuzhiyun * divider can be increased, let's try that for next
607*4882a593Smuzhiyun * time
608*4882a593Smuzhiyun */
609*4882a593Smuzhiyun if (reg >= 0xff && data->fan_div[i] < 0x07) {
610*4882a593Smuzhiyun dev_dbg(dev,
611*4882a593Smuzhiyun "Increasing fan%d clock divider from %u to %u\n",
612*4882a593Smuzhiyun i + 1, div_from_reg(data->fan_div[i]),
613*4882a593Smuzhiyun div_from_reg(data->fan_div[i] + 1));
614*4882a593Smuzhiyun data->fan_div[i]++;
615*4882a593Smuzhiyun w83627ehf_write_fan_div(data, i);
616*4882a593Smuzhiyun /* Preserve min limit if possible */
617*4882a593Smuzhiyun if ((data->has_fan_min & (1 << i))
618*4882a593Smuzhiyun && data->fan_min[i] >= 2
619*4882a593Smuzhiyun && data->fan_min[i] != 255)
620*4882a593Smuzhiyun w83627ehf_write_value(data,
621*4882a593Smuzhiyun W83627EHF_REG_FAN_MIN[i],
622*4882a593Smuzhiyun (data->fan_min[i] /= 2));
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun w83627ehf_update_pwm(data);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun for (i = 0; i < data->pwm_num; i++) {
629*4882a593Smuzhiyun if (!(data->has_fan & (1 << i)))
630*4882a593Smuzhiyun continue;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun data->fan_start_output[i] =
633*4882a593Smuzhiyun w83627ehf_read_value(data,
634*4882a593Smuzhiyun W83627EHF_REG_FAN_START_OUTPUT[i]);
635*4882a593Smuzhiyun data->fan_stop_output[i] =
636*4882a593Smuzhiyun w83627ehf_read_value(data,
637*4882a593Smuzhiyun W83627EHF_REG_FAN_STOP_OUTPUT[i]);
638*4882a593Smuzhiyun data->fan_stop_time[i] =
639*4882a593Smuzhiyun w83627ehf_read_value(data,
640*4882a593Smuzhiyun W83627EHF_REG_FAN_STOP_TIME[i]);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun if (data->REG_FAN_MAX_OUTPUT &&
643*4882a593Smuzhiyun data->REG_FAN_MAX_OUTPUT[i] != 0xff)
644*4882a593Smuzhiyun data->fan_max_output[i] =
645*4882a593Smuzhiyun w83627ehf_read_value(data,
646*4882a593Smuzhiyun data->REG_FAN_MAX_OUTPUT[i]);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun if (data->REG_FAN_STEP_OUTPUT &&
649*4882a593Smuzhiyun data->REG_FAN_STEP_OUTPUT[i] != 0xff)
650*4882a593Smuzhiyun data->fan_step_output[i] =
651*4882a593Smuzhiyun w83627ehf_read_value(data,
652*4882a593Smuzhiyun data->REG_FAN_STEP_OUTPUT[i]);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun data->target_temp[i] =
655*4882a593Smuzhiyun w83627ehf_read_value(data,
656*4882a593Smuzhiyun W83627EHF_REG_TARGET[i]) &
657*4882a593Smuzhiyun (data->pwm_mode[i] == 1 ? 0x7f : 0xff);
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* Measured temperatures and limits */
661*4882a593Smuzhiyun for (i = 0; i < NUM_REG_TEMP; i++) {
662*4882a593Smuzhiyun if (!(data->have_temp & (1 << i)))
663*4882a593Smuzhiyun continue;
664*4882a593Smuzhiyun data->temp[i] = w83627ehf_read_temp(data,
665*4882a593Smuzhiyun data->reg_temp[i]);
666*4882a593Smuzhiyun if (data->reg_temp_over[i])
667*4882a593Smuzhiyun data->temp_max[i]
668*4882a593Smuzhiyun = w83627ehf_read_temp(data,
669*4882a593Smuzhiyun data->reg_temp_over[i]);
670*4882a593Smuzhiyun if (data->reg_temp_hyst[i])
671*4882a593Smuzhiyun data->temp_max_hyst[i]
672*4882a593Smuzhiyun = w83627ehf_read_temp(data,
673*4882a593Smuzhiyun data->reg_temp_hyst[i]);
674*4882a593Smuzhiyun if (i > 2)
675*4882a593Smuzhiyun continue;
676*4882a593Smuzhiyun if (data->have_temp_offset & (1 << i))
677*4882a593Smuzhiyun data->temp_offset[i]
678*4882a593Smuzhiyun = w83627ehf_read_value(data,
679*4882a593Smuzhiyun W83627EHF_REG_TEMP_OFFSET[i]);
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun data->alarms = w83627ehf_read_value(data,
683*4882a593Smuzhiyun W83627EHF_REG_ALARM1) |
684*4882a593Smuzhiyun (w83627ehf_read_value(data,
685*4882a593Smuzhiyun W83627EHF_REG_ALARM2) << 8) |
686*4882a593Smuzhiyun (w83627ehf_read_value(data,
687*4882a593Smuzhiyun W83627EHF_REG_ALARM3) << 16);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun data->caseopen = w83627ehf_read_value(data,
690*4882a593Smuzhiyun W83627EHF_REG_CASEOPEN_DET);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun data->last_updated = jiffies;
693*4882a593Smuzhiyun data->valid = 1;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
697*4882a593Smuzhiyun return data;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun #define store_in_reg(REG, reg) \
701*4882a593Smuzhiyun static int \
702*4882a593Smuzhiyun store_in_##reg(struct device *dev, struct w83627ehf_data *data, int channel, \
703*4882a593Smuzhiyun long val) \
704*4882a593Smuzhiyun { \
705*4882a593Smuzhiyun if (val < 0) \
706*4882a593Smuzhiyun return -EINVAL; \
707*4882a593Smuzhiyun mutex_lock(&data->update_lock); \
708*4882a593Smuzhiyun data->in_##reg[channel] = in_to_reg(val, channel, data->scale_in); \
709*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_IN_##REG(channel), \
710*4882a593Smuzhiyun data->in_##reg[channel]); \
711*4882a593Smuzhiyun mutex_unlock(&data->update_lock); \
712*4882a593Smuzhiyun return 0; \
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
store_in_reg(MIN,min)715*4882a593Smuzhiyun store_in_reg(MIN, min)
716*4882a593Smuzhiyun store_in_reg(MAX, max)
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun static int
719*4882a593Smuzhiyun store_fan_min(struct device *dev, struct w83627ehf_data *data, int channel,
720*4882a593Smuzhiyun long val)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun unsigned int reg;
723*4882a593Smuzhiyun u8 new_div;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun if (val < 0)
726*4882a593Smuzhiyun return -EINVAL;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun mutex_lock(&data->update_lock);
729*4882a593Smuzhiyun if (!val) {
730*4882a593Smuzhiyun /* No min limit, alarm disabled */
731*4882a593Smuzhiyun data->fan_min[channel] = 255;
732*4882a593Smuzhiyun new_div = data->fan_div[channel]; /* No change */
733*4882a593Smuzhiyun dev_info(dev, "fan%u low limit and alarm disabled\n",
734*4882a593Smuzhiyun channel + 1);
735*4882a593Smuzhiyun } else if ((reg = 1350000U / val) >= 128 * 255) {
736*4882a593Smuzhiyun /*
737*4882a593Smuzhiyun * Speed below this value cannot possibly be represented,
738*4882a593Smuzhiyun * even with the highest divider (128)
739*4882a593Smuzhiyun */
740*4882a593Smuzhiyun data->fan_min[channel] = 254;
741*4882a593Smuzhiyun new_div = 7; /* 128 == (1 << 7) */
742*4882a593Smuzhiyun dev_warn(dev,
743*4882a593Smuzhiyun "fan%u low limit %lu below minimum %u, set to minimum\n",
744*4882a593Smuzhiyun channel + 1, val, fan_from_reg8(254, 7));
745*4882a593Smuzhiyun } else if (!reg) {
746*4882a593Smuzhiyun /*
747*4882a593Smuzhiyun * Speed above this value cannot possibly be represented,
748*4882a593Smuzhiyun * even with the lowest divider (1)
749*4882a593Smuzhiyun */
750*4882a593Smuzhiyun data->fan_min[channel] = 1;
751*4882a593Smuzhiyun new_div = 0; /* 1 == (1 << 0) */
752*4882a593Smuzhiyun dev_warn(dev,
753*4882a593Smuzhiyun "fan%u low limit %lu above maximum %u, set to maximum\n",
754*4882a593Smuzhiyun channel + 1, val, fan_from_reg8(1, 0));
755*4882a593Smuzhiyun } else {
756*4882a593Smuzhiyun /*
757*4882a593Smuzhiyun * Automatically pick the best divider, i.e. the one such
758*4882a593Smuzhiyun * that the min limit will correspond to a register value
759*4882a593Smuzhiyun * in the 96..192 range
760*4882a593Smuzhiyun */
761*4882a593Smuzhiyun new_div = 0;
762*4882a593Smuzhiyun while (reg > 192 && new_div < 7) {
763*4882a593Smuzhiyun reg >>= 1;
764*4882a593Smuzhiyun new_div++;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun data->fan_min[channel] = reg;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /*
770*4882a593Smuzhiyun * Write both the fan clock divider (if it changed) and the new
771*4882a593Smuzhiyun * fan min (unconditionally)
772*4882a593Smuzhiyun */
773*4882a593Smuzhiyun if (new_div != data->fan_div[channel]) {
774*4882a593Smuzhiyun dev_dbg(dev, "fan%u clock divider changed from %u to %u\n",
775*4882a593Smuzhiyun channel + 1, div_from_reg(data->fan_div[channel]),
776*4882a593Smuzhiyun div_from_reg(new_div));
777*4882a593Smuzhiyun data->fan_div[channel] = new_div;
778*4882a593Smuzhiyun w83627ehf_write_fan_div(data, channel);
779*4882a593Smuzhiyun /* Give the chip time to sample a new speed value */
780*4882a593Smuzhiyun data->last_updated = jiffies;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_FAN_MIN[channel],
784*4882a593Smuzhiyun data->fan_min[channel]);
785*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun return 0;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun #define store_temp_reg(addr, reg) \
791*4882a593Smuzhiyun static int \
792*4882a593Smuzhiyun store_##reg(struct device *dev, struct w83627ehf_data *data, int channel, \
793*4882a593Smuzhiyun long val) \
794*4882a593Smuzhiyun { \
795*4882a593Smuzhiyun mutex_lock(&data->update_lock); \
796*4882a593Smuzhiyun data->reg[channel] = LM75_TEMP_TO_REG(val); \
797*4882a593Smuzhiyun w83627ehf_write_temp(data, data->addr[channel], data->reg[channel]); \
798*4882a593Smuzhiyun mutex_unlock(&data->update_lock); \
799*4882a593Smuzhiyun return 0; \
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun store_temp_reg(reg_temp_over, temp_max);
802*4882a593Smuzhiyun store_temp_reg(reg_temp_hyst, temp_max_hyst);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun static int
store_temp_offset(struct device * dev,struct w83627ehf_data * data,int channel,long val)805*4882a593Smuzhiyun store_temp_offset(struct device *dev, struct w83627ehf_data *data, int channel,
806*4882a593Smuzhiyun long val)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun val = clamp_val(DIV_ROUND_CLOSEST(val, 1000), -128, 127);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun mutex_lock(&data->update_lock);
811*4882a593Smuzhiyun data->temp_offset[channel] = val;
812*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_TEMP_OFFSET[channel], val);
813*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
814*4882a593Smuzhiyun return 0;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun static int
store_pwm_mode(struct device * dev,struct w83627ehf_data * data,int channel,long val)818*4882a593Smuzhiyun store_pwm_mode(struct device *dev, struct w83627ehf_data *data, int channel,
819*4882a593Smuzhiyun long val)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun u16 reg;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun if (val < 0 || val > 1)
824*4882a593Smuzhiyun return -EINVAL;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun mutex_lock(&data->update_lock);
827*4882a593Smuzhiyun reg = w83627ehf_read_value(data, W83627EHF_REG_PWM_ENABLE[channel]);
828*4882a593Smuzhiyun data->pwm_mode[channel] = val;
829*4882a593Smuzhiyun reg &= ~(1 << W83627EHF_PWM_MODE_SHIFT[channel]);
830*4882a593Smuzhiyun if (!val)
831*4882a593Smuzhiyun reg |= 1 << W83627EHF_PWM_MODE_SHIFT[channel];
832*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_PWM_ENABLE[channel], reg);
833*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
834*4882a593Smuzhiyun return 0;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun static int
store_pwm(struct device * dev,struct w83627ehf_data * data,int channel,long val)838*4882a593Smuzhiyun store_pwm(struct device *dev, struct w83627ehf_data *data, int channel,
839*4882a593Smuzhiyun long val)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun val = clamp_val(val, 0, 255);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun mutex_lock(&data->update_lock);
844*4882a593Smuzhiyun data->pwm[channel] = val;
845*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_PWM[channel], val);
846*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
847*4882a593Smuzhiyun return 0;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun static int
store_pwm_enable(struct device * dev,struct w83627ehf_data * data,int channel,long val)851*4882a593Smuzhiyun store_pwm_enable(struct device *dev, struct w83627ehf_data *data, int channel,
852*4882a593Smuzhiyun long val)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun u16 reg;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun if (!val || val < 0 ||
857*4882a593Smuzhiyun (val > 4 && val != data->pwm_enable_orig[channel]))
858*4882a593Smuzhiyun return -EINVAL;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun mutex_lock(&data->update_lock);
861*4882a593Smuzhiyun data->pwm_enable[channel] = val;
862*4882a593Smuzhiyun reg = w83627ehf_read_value(data,
863*4882a593Smuzhiyun W83627EHF_REG_PWM_ENABLE[channel]);
864*4882a593Smuzhiyun reg &= ~(0x03 << W83627EHF_PWM_ENABLE_SHIFT[channel]);
865*4882a593Smuzhiyun reg |= (val - 1) << W83627EHF_PWM_ENABLE_SHIFT[channel];
866*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_PWM_ENABLE[channel],
867*4882a593Smuzhiyun reg);
868*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
869*4882a593Smuzhiyun return 0;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun #define show_tol_temp(reg) \
873*4882a593Smuzhiyun static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
874*4882a593Smuzhiyun char *buf) \
875*4882a593Smuzhiyun { \
876*4882a593Smuzhiyun struct w83627ehf_data *data = w83627ehf_update_device(dev->parent); \
877*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = \
878*4882a593Smuzhiyun to_sensor_dev_attr(attr); \
879*4882a593Smuzhiyun int nr = sensor_attr->index; \
880*4882a593Smuzhiyun return sprintf(buf, "%d\n", data->reg[nr] * 1000); \
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun show_tol_temp(tolerance)
show_tol_temp(target_temp)884*4882a593Smuzhiyun show_tol_temp(target_temp)
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun static ssize_t
887*4882a593Smuzhiyun store_target_temp(struct device *dev, struct device_attribute *attr,
888*4882a593Smuzhiyun const char *buf, size_t count)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun struct w83627ehf_data *data = dev_get_drvdata(dev);
891*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
892*4882a593Smuzhiyun int nr = sensor_attr->index;
893*4882a593Smuzhiyun long val;
894*4882a593Smuzhiyun int err;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun err = kstrtol(buf, 10, &val);
897*4882a593Smuzhiyun if (err < 0)
898*4882a593Smuzhiyun return err;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun val = clamp_val(DIV_ROUND_CLOSEST(val, 1000), 0, 127);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun mutex_lock(&data->update_lock);
903*4882a593Smuzhiyun data->target_temp[nr] = val;
904*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_TARGET[nr], val);
905*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
906*4882a593Smuzhiyun return count;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun static ssize_t
store_tolerance(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)910*4882a593Smuzhiyun store_tolerance(struct device *dev, struct device_attribute *attr,
911*4882a593Smuzhiyun const char *buf, size_t count)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun struct w83627ehf_data *data = dev_get_drvdata(dev);
914*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
915*4882a593Smuzhiyun int nr = sensor_attr->index;
916*4882a593Smuzhiyun u16 reg;
917*4882a593Smuzhiyun long val;
918*4882a593Smuzhiyun int err;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun err = kstrtol(buf, 10, &val);
921*4882a593Smuzhiyun if (err < 0)
922*4882a593Smuzhiyun return err;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun /* Limit the temp to 0C - 15C */
925*4882a593Smuzhiyun val = clamp_val(DIV_ROUND_CLOSEST(val, 1000), 0, 15);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun mutex_lock(&data->update_lock);
928*4882a593Smuzhiyun reg = w83627ehf_read_value(data, W83627EHF_REG_TOLERANCE[nr]);
929*4882a593Smuzhiyun if (nr == 1)
930*4882a593Smuzhiyun reg = (reg & 0x0f) | (val << 4);
931*4882a593Smuzhiyun else
932*4882a593Smuzhiyun reg = (reg & 0xf0) | val;
933*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_TOLERANCE[nr], reg);
934*4882a593Smuzhiyun data->tolerance[nr] = val;
935*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
936*4882a593Smuzhiyun return count;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1_target, 0644, show_target_temp,
940*4882a593Smuzhiyun store_target_temp, 0);
941*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm2_target, 0644, show_target_temp,
942*4882a593Smuzhiyun store_target_temp, 1);
943*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm3_target, 0644, show_target_temp,
944*4882a593Smuzhiyun store_target_temp, 2);
945*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm4_target, 0644, show_target_temp,
946*4882a593Smuzhiyun store_target_temp, 3);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1_tolerance, 0644, show_tolerance,
949*4882a593Smuzhiyun store_tolerance, 0);
950*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm2_tolerance, 0644, show_tolerance,
951*4882a593Smuzhiyun store_tolerance, 1);
952*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm3_tolerance, 0644, show_tolerance,
953*4882a593Smuzhiyun store_tolerance, 2);
954*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm4_tolerance, 0644, show_tolerance,
955*4882a593Smuzhiyun store_tolerance, 3);
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun /* Smart Fan registers */
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun #define fan_functions(reg, REG) \
960*4882a593Smuzhiyun static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
961*4882a593Smuzhiyun char *buf) \
962*4882a593Smuzhiyun { \
963*4882a593Smuzhiyun struct w83627ehf_data *data = w83627ehf_update_device(dev->parent); \
964*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = \
965*4882a593Smuzhiyun to_sensor_dev_attr(attr); \
966*4882a593Smuzhiyun int nr = sensor_attr->index; \
967*4882a593Smuzhiyun return sprintf(buf, "%d\n", data->reg[nr]); \
968*4882a593Smuzhiyun } \
969*4882a593Smuzhiyun static ssize_t \
970*4882a593Smuzhiyun store_##reg(struct device *dev, struct device_attribute *attr, \
971*4882a593Smuzhiyun const char *buf, size_t count) \
972*4882a593Smuzhiyun { \
973*4882a593Smuzhiyun struct w83627ehf_data *data = dev_get_drvdata(dev); \
974*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = \
975*4882a593Smuzhiyun to_sensor_dev_attr(attr); \
976*4882a593Smuzhiyun int nr = sensor_attr->index; \
977*4882a593Smuzhiyun unsigned long val; \
978*4882a593Smuzhiyun int err; \
979*4882a593Smuzhiyun err = kstrtoul(buf, 10, &val); \
980*4882a593Smuzhiyun if (err < 0) \
981*4882a593Smuzhiyun return err; \
982*4882a593Smuzhiyun val = clamp_val(val, 1, 255); \
983*4882a593Smuzhiyun mutex_lock(&data->update_lock); \
984*4882a593Smuzhiyun data->reg[nr] = val; \
985*4882a593Smuzhiyun w83627ehf_write_value(data, REG[nr], val); \
986*4882a593Smuzhiyun mutex_unlock(&data->update_lock); \
987*4882a593Smuzhiyun return count; \
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun fan_functions(fan_start_output, W83627EHF_REG_FAN_START_OUTPUT)
991*4882a593Smuzhiyun fan_functions(fan_stop_output, W83627EHF_REG_FAN_STOP_OUTPUT)
992*4882a593Smuzhiyun fan_functions(fan_max_output, data->REG_FAN_MAX_OUTPUT)
993*4882a593Smuzhiyun fan_functions(fan_step_output, data->REG_FAN_STEP_OUTPUT)
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun #define fan_time_functions(reg, REG) \
996*4882a593Smuzhiyun static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
997*4882a593Smuzhiyun char *buf) \
998*4882a593Smuzhiyun { \
999*4882a593Smuzhiyun struct w83627ehf_data *data = w83627ehf_update_device(dev->parent); \
1000*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = \
1001*4882a593Smuzhiyun to_sensor_dev_attr(attr); \
1002*4882a593Smuzhiyun int nr = sensor_attr->index; \
1003*4882a593Smuzhiyun return sprintf(buf, "%d\n", \
1004*4882a593Smuzhiyun step_time_from_reg(data->reg[nr], \
1005*4882a593Smuzhiyun data->pwm_mode[nr])); \
1006*4882a593Smuzhiyun } \
1007*4882a593Smuzhiyun \
1008*4882a593Smuzhiyun static ssize_t \
1009*4882a593Smuzhiyun store_##reg(struct device *dev, struct device_attribute *attr, \
1010*4882a593Smuzhiyun const char *buf, size_t count) \
1011*4882a593Smuzhiyun { \
1012*4882a593Smuzhiyun struct w83627ehf_data *data = dev_get_drvdata(dev); \
1013*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = \
1014*4882a593Smuzhiyun to_sensor_dev_attr(attr); \
1015*4882a593Smuzhiyun int nr = sensor_attr->index; \
1016*4882a593Smuzhiyun unsigned long val; \
1017*4882a593Smuzhiyun int err; \
1018*4882a593Smuzhiyun err = kstrtoul(buf, 10, &val); \
1019*4882a593Smuzhiyun if (err < 0) \
1020*4882a593Smuzhiyun return err; \
1021*4882a593Smuzhiyun val = step_time_to_reg(val, data->pwm_mode[nr]); \
1022*4882a593Smuzhiyun mutex_lock(&data->update_lock); \
1023*4882a593Smuzhiyun data->reg[nr] = val; \
1024*4882a593Smuzhiyun w83627ehf_write_value(data, REG[nr], val); \
1025*4882a593Smuzhiyun mutex_unlock(&data->update_lock); \
1026*4882a593Smuzhiyun return count; \
1027*4882a593Smuzhiyun } \
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun fan_time_functions(fan_stop_time, W83627EHF_REG_FAN_STOP_TIME)
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm4_stop_time, 0644, show_fan_stop_time,
1032*4882a593Smuzhiyun store_fan_stop_time, 3);
1033*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm4_start_output, 0644, show_fan_start_output,
1034*4882a593Smuzhiyun store_fan_start_output, 3);
1035*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm4_stop_output, 0644, show_fan_stop_output,
1036*4882a593Smuzhiyun store_fan_stop_output, 3);
1037*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm4_max_output, 0644, show_fan_max_output,
1038*4882a593Smuzhiyun store_fan_max_output, 3);
1039*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm4_step_output, 0644, show_fan_step_output,
1040*4882a593Smuzhiyun store_fan_step_output, 3);
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm3_stop_time, 0644, show_fan_stop_time,
1043*4882a593Smuzhiyun store_fan_stop_time, 2);
1044*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm3_start_output, 0644, show_fan_start_output,
1045*4882a593Smuzhiyun store_fan_start_output, 2);
1046*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm3_stop_output, 0644, show_fan_stop_output,
1047*4882a593Smuzhiyun store_fan_stop_output, 2);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1_stop_time, 0644, show_fan_stop_time,
1050*4882a593Smuzhiyun store_fan_stop_time, 0);
1051*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm2_stop_time, 0644, show_fan_stop_time,
1052*4882a593Smuzhiyun store_fan_stop_time, 1);
1053*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1_start_output, 0644, show_fan_start_output,
1054*4882a593Smuzhiyun store_fan_start_output, 0);
1055*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm2_start_output, 0644, show_fan_start_output,
1056*4882a593Smuzhiyun store_fan_start_output, 1);
1057*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1_stop_output, 0644, show_fan_stop_output,
1058*4882a593Smuzhiyun store_fan_stop_output, 0);
1059*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm2_stop_output, 0644, show_fan_stop_output,
1060*4882a593Smuzhiyun store_fan_stop_output, 1);
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun /*
1064*4882a593Smuzhiyun * pwm1 and pwm3 don't support max and step settings on all chips.
1065*4882a593Smuzhiyun * Need to check support while generating/removing attribute files.
1066*4882a593Smuzhiyun */
1067*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1_max_output, 0644, show_fan_max_output,
1068*4882a593Smuzhiyun store_fan_max_output, 0);
1069*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1_step_output, 0644, show_fan_step_output,
1070*4882a593Smuzhiyun store_fan_step_output, 0);
1071*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm2_max_output, 0644, show_fan_max_output,
1072*4882a593Smuzhiyun store_fan_max_output, 1);
1073*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm2_step_output, 0644, show_fan_step_output,
1074*4882a593Smuzhiyun store_fan_step_output, 1);
1075*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm3_max_output, 0644, show_fan_max_output,
1076*4882a593Smuzhiyun store_fan_max_output, 2);
1077*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm3_step_output, 0644, show_fan_step_output,
1078*4882a593Smuzhiyun store_fan_step_output, 2);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun static ssize_t
cpu0_vid_show(struct device * dev,struct device_attribute * attr,char * buf)1081*4882a593Smuzhiyun cpu0_vid_show(struct device *dev, struct device_attribute *attr, char *buf)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun struct w83627ehf_data *data = dev_get_drvdata(dev);
1084*4882a593Smuzhiyun return sprintf(buf, "%d\n", vid_from_reg(data->vid, data->vrm));
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun DEVICE_ATTR_RO(cpu0_vid);
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun /* Case open detection */
1090*4882a593Smuzhiyun static int
clear_caseopen(struct device * dev,struct w83627ehf_data * data,int channel,long val)1091*4882a593Smuzhiyun clear_caseopen(struct device *dev, struct w83627ehf_data *data, int channel,
1092*4882a593Smuzhiyun long val)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun const u16 mask = 0x80;
1095*4882a593Smuzhiyun u16 reg;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun if (val != 0 || channel != 0)
1098*4882a593Smuzhiyun return -EINVAL;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun mutex_lock(&data->update_lock);
1101*4882a593Smuzhiyun reg = w83627ehf_read_value(data, W83627EHF_REG_CASEOPEN_CLR);
1102*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_CASEOPEN_CLR, reg | mask);
1103*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_CASEOPEN_CLR, reg & ~mask);
1104*4882a593Smuzhiyun data->valid = 0; /* Force cache refresh */
1105*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun return 0;
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
w83627ehf_attrs_visible(struct kobject * kobj,struct attribute * a,int n)1110*4882a593Smuzhiyun static umode_t w83627ehf_attrs_visible(struct kobject *kobj,
1111*4882a593Smuzhiyun struct attribute *a, int n)
1112*4882a593Smuzhiyun {
1113*4882a593Smuzhiyun struct device *dev = container_of(kobj, struct device, kobj);
1114*4882a593Smuzhiyun struct w83627ehf_data *data = dev_get_drvdata(dev);
1115*4882a593Smuzhiyun struct device_attribute *devattr;
1116*4882a593Smuzhiyun struct sensor_device_attribute *sda;
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun devattr = container_of(a, struct device_attribute, attr);
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /* Not sensor */
1121*4882a593Smuzhiyun if (devattr->show == cpu0_vid_show && data->have_vid)
1122*4882a593Smuzhiyun return a->mode;
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun sda = (struct sensor_device_attribute *)devattr;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun if (sda->index < 2 &&
1127*4882a593Smuzhiyun (devattr->show == show_fan_stop_time ||
1128*4882a593Smuzhiyun devattr->show == show_fan_start_output ||
1129*4882a593Smuzhiyun devattr->show == show_fan_stop_output))
1130*4882a593Smuzhiyun return a->mode;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun if (sda->index < 3 &&
1133*4882a593Smuzhiyun (devattr->show == show_fan_max_output ||
1134*4882a593Smuzhiyun devattr->show == show_fan_step_output) &&
1135*4882a593Smuzhiyun data->REG_FAN_STEP_OUTPUT &&
1136*4882a593Smuzhiyun data->REG_FAN_STEP_OUTPUT[sda->index] != 0xff)
1137*4882a593Smuzhiyun return a->mode;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun /* if fan3 and fan4 are enabled create the files for them */
1140*4882a593Smuzhiyun if (sda->index == 2 &&
1141*4882a593Smuzhiyun (data->has_fan & (1 << 2)) && data->pwm_num >= 3 &&
1142*4882a593Smuzhiyun (devattr->show == show_fan_stop_time ||
1143*4882a593Smuzhiyun devattr->show == show_fan_start_output ||
1144*4882a593Smuzhiyun devattr->show == show_fan_stop_output))
1145*4882a593Smuzhiyun return a->mode;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun if (sda->index == 3 &&
1148*4882a593Smuzhiyun (data->has_fan & (1 << 3)) && data->pwm_num >= 4 &&
1149*4882a593Smuzhiyun (devattr->show == show_fan_stop_time ||
1150*4882a593Smuzhiyun devattr->show == show_fan_start_output ||
1151*4882a593Smuzhiyun devattr->show == show_fan_stop_output ||
1152*4882a593Smuzhiyun devattr->show == show_fan_max_output ||
1153*4882a593Smuzhiyun devattr->show == show_fan_step_output))
1154*4882a593Smuzhiyun return a->mode;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun if ((devattr->show == show_target_temp ||
1157*4882a593Smuzhiyun devattr->show == show_tolerance) &&
1158*4882a593Smuzhiyun (data->has_fan & (1 << sda->index)) &&
1159*4882a593Smuzhiyun sda->index < data->pwm_num)
1160*4882a593Smuzhiyun return a->mode;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun return 0;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun /* These groups handle non-standard attributes used in this device */
1166*4882a593Smuzhiyun static struct attribute *w83627ehf_attrs[] = {
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun &sensor_dev_attr_pwm1_stop_time.dev_attr.attr,
1169*4882a593Smuzhiyun &sensor_dev_attr_pwm1_start_output.dev_attr.attr,
1170*4882a593Smuzhiyun &sensor_dev_attr_pwm1_stop_output.dev_attr.attr,
1171*4882a593Smuzhiyun &sensor_dev_attr_pwm1_max_output.dev_attr.attr,
1172*4882a593Smuzhiyun &sensor_dev_attr_pwm1_step_output.dev_attr.attr,
1173*4882a593Smuzhiyun &sensor_dev_attr_pwm1_target.dev_attr.attr,
1174*4882a593Smuzhiyun &sensor_dev_attr_pwm1_tolerance.dev_attr.attr,
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun &sensor_dev_attr_pwm2_stop_time.dev_attr.attr,
1177*4882a593Smuzhiyun &sensor_dev_attr_pwm2_start_output.dev_attr.attr,
1178*4882a593Smuzhiyun &sensor_dev_attr_pwm2_stop_output.dev_attr.attr,
1179*4882a593Smuzhiyun &sensor_dev_attr_pwm2_max_output.dev_attr.attr,
1180*4882a593Smuzhiyun &sensor_dev_attr_pwm2_step_output.dev_attr.attr,
1181*4882a593Smuzhiyun &sensor_dev_attr_pwm2_target.dev_attr.attr,
1182*4882a593Smuzhiyun &sensor_dev_attr_pwm2_tolerance.dev_attr.attr,
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun &sensor_dev_attr_pwm3_stop_time.dev_attr.attr,
1185*4882a593Smuzhiyun &sensor_dev_attr_pwm3_start_output.dev_attr.attr,
1186*4882a593Smuzhiyun &sensor_dev_attr_pwm3_stop_output.dev_attr.attr,
1187*4882a593Smuzhiyun &sensor_dev_attr_pwm3_max_output.dev_attr.attr,
1188*4882a593Smuzhiyun &sensor_dev_attr_pwm3_step_output.dev_attr.attr,
1189*4882a593Smuzhiyun &sensor_dev_attr_pwm3_target.dev_attr.attr,
1190*4882a593Smuzhiyun &sensor_dev_attr_pwm3_tolerance.dev_attr.attr,
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun &sensor_dev_attr_pwm4_stop_time.dev_attr.attr,
1193*4882a593Smuzhiyun &sensor_dev_attr_pwm4_start_output.dev_attr.attr,
1194*4882a593Smuzhiyun &sensor_dev_attr_pwm4_stop_output.dev_attr.attr,
1195*4882a593Smuzhiyun &sensor_dev_attr_pwm4_max_output.dev_attr.attr,
1196*4882a593Smuzhiyun &sensor_dev_attr_pwm4_step_output.dev_attr.attr,
1197*4882a593Smuzhiyun &sensor_dev_attr_pwm4_target.dev_attr.attr,
1198*4882a593Smuzhiyun &sensor_dev_attr_pwm4_tolerance.dev_attr.attr,
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun &dev_attr_cpu0_vid.attr,
1201*4882a593Smuzhiyun NULL
1202*4882a593Smuzhiyun };
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun static const struct attribute_group w83627ehf_group = {
1205*4882a593Smuzhiyun .attrs = w83627ehf_attrs,
1206*4882a593Smuzhiyun .is_visible = w83627ehf_attrs_visible,
1207*4882a593Smuzhiyun };
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun static const struct attribute_group *w83627ehf_groups[] = {
1210*4882a593Smuzhiyun &w83627ehf_group,
1211*4882a593Smuzhiyun NULL
1212*4882a593Smuzhiyun };
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun /*
1215*4882a593Smuzhiyun * Driver and device management
1216*4882a593Smuzhiyun */
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun /* Get the monitoring functions started */
w83627ehf_init_device(struct w83627ehf_data * data,enum kinds kind)1219*4882a593Smuzhiyun static inline void w83627ehf_init_device(struct w83627ehf_data *data,
1220*4882a593Smuzhiyun enum kinds kind)
1221*4882a593Smuzhiyun {
1222*4882a593Smuzhiyun int i;
1223*4882a593Smuzhiyun u8 tmp, diode;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun /* Start monitoring is needed */
1226*4882a593Smuzhiyun tmp = w83627ehf_read_value(data, W83627EHF_REG_CONFIG);
1227*4882a593Smuzhiyun if (!(tmp & 0x01))
1228*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_CONFIG,
1229*4882a593Smuzhiyun tmp | 0x01);
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun /* Enable temperature sensors if needed */
1232*4882a593Smuzhiyun for (i = 0; i < NUM_REG_TEMP; i++) {
1233*4882a593Smuzhiyun if (!(data->have_temp & (1 << i)))
1234*4882a593Smuzhiyun continue;
1235*4882a593Smuzhiyun if (!data->reg_temp_config[i])
1236*4882a593Smuzhiyun continue;
1237*4882a593Smuzhiyun tmp = w83627ehf_read_value(data,
1238*4882a593Smuzhiyun data->reg_temp_config[i]);
1239*4882a593Smuzhiyun if (tmp & 0x01)
1240*4882a593Smuzhiyun w83627ehf_write_value(data,
1241*4882a593Smuzhiyun data->reg_temp_config[i],
1242*4882a593Smuzhiyun tmp & 0xfe);
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun /* Enable VBAT monitoring if needed */
1246*4882a593Smuzhiyun tmp = w83627ehf_read_value(data, W83627EHF_REG_VBAT);
1247*4882a593Smuzhiyun if (!(tmp & 0x01))
1248*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_VBAT, tmp | 0x01);
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun /* Get thermal sensor types */
1251*4882a593Smuzhiyun switch (kind) {
1252*4882a593Smuzhiyun case w83627ehf:
1253*4882a593Smuzhiyun diode = w83627ehf_read_value(data, W83627EHF_REG_DIODE);
1254*4882a593Smuzhiyun break;
1255*4882a593Smuzhiyun case w83627uhg:
1256*4882a593Smuzhiyun diode = 0x00;
1257*4882a593Smuzhiyun break;
1258*4882a593Smuzhiyun default:
1259*4882a593Smuzhiyun diode = 0x70;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
1262*4882a593Smuzhiyun const char *label = NULL;
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun if (data->temp_label)
1265*4882a593Smuzhiyun label = data->temp_label[data->temp_src[i]];
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun /* Digital source overrides analog type */
1268*4882a593Smuzhiyun if (label && strncmp(label, "PECI", 4) == 0)
1269*4882a593Smuzhiyun data->temp_type[i] = 6;
1270*4882a593Smuzhiyun else if (label && strncmp(label, "AMD", 3) == 0)
1271*4882a593Smuzhiyun data->temp_type[i] = 5;
1272*4882a593Smuzhiyun else if ((tmp & (0x02 << i)))
1273*4882a593Smuzhiyun data->temp_type[i] = (diode & (0x10 << i)) ? 1 : 3;
1274*4882a593Smuzhiyun else
1275*4882a593Smuzhiyun data->temp_type[i] = 4; /* thermistor */
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun static void
w83627ehf_set_temp_reg_ehf(struct w83627ehf_data * data,int n_temp)1280*4882a593Smuzhiyun w83627ehf_set_temp_reg_ehf(struct w83627ehf_data *data, int n_temp)
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun int i;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun for (i = 0; i < n_temp; i++) {
1285*4882a593Smuzhiyun data->reg_temp[i] = W83627EHF_REG_TEMP[i];
1286*4882a593Smuzhiyun data->reg_temp_over[i] = W83627EHF_REG_TEMP_OVER[i];
1287*4882a593Smuzhiyun data->reg_temp_hyst[i] = W83627EHF_REG_TEMP_HYST[i];
1288*4882a593Smuzhiyun data->reg_temp_config[i] = W83627EHF_REG_TEMP_CONFIG[i];
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun static void
w83627ehf_check_fan_inputs(const struct w83627ehf_sio_data * sio_data,struct w83627ehf_data * data)1293*4882a593Smuzhiyun w83627ehf_check_fan_inputs(const struct w83627ehf_sio_data *sio_data,
1294*4882a593Smuzhiyun struct w83627ehf_data *data)
1295*4882a593Smuzhiyun {
1296*4882a593Smuzhiyun int fan3pin, fan4pin, fan5pin, regval;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun /* The W83627UHG is simple, only two fan inputs, no config */
1299*4882a593Smuzhiyun if (sio_data->kind == w83627uhg) {
1300*4882a593Smuzhiyun data->has_fan = 0x03; /* fan1 and fan2 */
1301*4882a593Smuzhiyun data->has_fan_min = 0x03;
1302*4882a593Smuzhiyun return;
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun /* fan4 and fan5 share some pins with the GPIO and serial flash */
1306*4882a593Smuzhiyun if (sio_data->kind == w83667hg || sio_data->kind == w83667hg_b) {
1307*4882a593Smuzhiyun fan3pin = 1;
1308*4882a593Smuzhiyun fan4pin = superio_inb(sio_data->sioreg, 0x27) & 0x40;
1309*4882a593Smuzhiyun fan5pin = superio_inb(sio_data->sioreg, 0x27) & 0x20;
1310*4882a593Smuzhiyun } else {
1311*4882a593Smuzhiyun fan3pin = 1;
1312*4882a593Smuzhiyun fan4pin = !(superio_inb(sio_data->sioreg, 0x29) & 0x06);
1313*4882a593Smuzhiyun fan5pin = !(superio_inb(sio_data->sioreg, 0x24) & 0x02);
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun data->has_fan = data->has_fan_min = 0x03; /* fan1 and fan2 */
1317*4882a593Smuzhiyun data->has_fan |= (fan3pin << 2);
1318*4882a593Smuzhiyun data->has_fan_min |= (fan3pin << 2);
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun /*
1321*4882a593Smuzhiyun * It looks like fan4 and fan5 pins can be alternatively used
1322*4882a593Smuzhiyun * as fan on/off switches, but fan5 control is write only :/
1323*4882a593Smuzhiyun * We assume that if the serial interface is disabled, designers
1324*4882a593Smuzhiyun * connected fan5 as input unless they are emitting log 1, which
1325*4882a593Smuzhiyun * is not the default.
1326*4882a593Smuzhiyun */
1327*4882a593Smuzhiyun regval = w83627ehf_read_value(data, W83627EHF_REG_FANDIV1);
1328*4882a593Smuzhiyun if ((regval & (1 << 2)) && fan4pin) {
1329*4882a593Smuzhiyun data->has_fan |= (1 << 3);
1330*4882a593Smuzhiyun data->has_fan_min |= (1 << 3);
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun if (!(regval & (1 << 1)) && fan5pin) {
1333*4882a593Smuzhiyun data->has_fan |= (1 << 4);
1334*4882a593Smuzhiyun data->has_fan_min |= (1 << 4);
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun static umode_t
w83627ehf_is_visible(const void * drvdata,enum hwmon_sensor_types type,u32 attr,int channel)1339*4882a593Smuzhiyun w83627ehf_is_visible(const void *drvdata, enum hwmon_sensor_types type,
1340*4882a593Smuzhiyun u32 attr, int channel)
1341*4882a593Smuzhiyun {
1342*4882a593Smuzhiyun const struct w83627ehf_data *data = drvdata;
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun switch (type) {
1345*4882a593Smuzhiyun case hwmon_temp:
1346*4882a593Smuzhiyun /* channel 0.., name 1.. */
1347*4882a593Smuzhiyun if (!(data->have_temp & (1 << channel)))
1348*4882a593Smuzhiyun return 0;
1349*4882a593Smuzhiyun if (attr == hwmon_temp_input)
1350*4882a593Smuzhiyun return 0444;
1351*4882a593Smuzhiyun if (attr == hwmon_temp_label) {
1352*4882a593Smuzhiyun if (data->temp_label)
1353*4882a593Smuzhiyun return 0444;
1354*4882a593Smuzhiyun return 0;
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun if (channel == 2 && data->temp3_val_only)
1357*4882a593Smuzhiyun return 0;
1358*4882a593Smuzhiyun if (attr == hwmon_temp_max) {
1359*4882a593Smuzhiyun if (data->reg_temp_over[channel])
1360*4882a593Smuzhiyun return 0644;
1361*4882a593Smuzhiyun else
1362*4882a593Smuzhiyun return 0;
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun if (attr == hwmon_temp_max_hyst) {
1365*4882a593Smuzhiyun if (data->reg_temp_hyst[channel])
1366*4882a593Smuzhiyun return 0644;
1367*4882a593Smuzhiyun else
1368*4882a593Smuzhiyun return 0;
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun if (channel > 2)
1371*4882a593Smuzhiyun return 0;
1372*4882a593Smuzhiyun if (attr == hwmon_temp_alarm || attr == hwmon_temp_type)
1373*4882a593Smuzhiyun return 0444;
1374*4882a593Smuzhiyun if (attr == hwmon_temp_offset) {
1375*4882a593Smuzhiyun if (data->have_temp_offset & (1 << channel))
1376*4882a593Smuzhiyun return 0644;
1377*4882a593Smuzhiyun else
1378*4882a593Smuzhiyun return 0;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun break;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun case hwmon_fan:
1383*4882a593Smuzhiyun /* channel 0.., name 1.. */
1384*4882a593Smuzhiyun if (!(data->has_fan & (1 << channel)))
1385*4882a593Smuzhiyun return 0;
1386*4882a593Smuzhiyun if (attr == hwmon_fan_input || attr == hwmon_fan_alarm)
1387*4882a593Smuzhiyun return 0444;
1388*4882a593Smuzhiyun if (attr == hwmon_fan_div) {
1389*4882a593Smuzhiyun return 0444;
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun if (attr == hwmon_fan_min) {
1392*4882a593Smuzhiyun if (data->has_fan_min & (1 << channel))
1393*4882a593Smuzhiyun return 0644;
1394*4882a593Smuzhiyun else
1395*4882a593Smuzhiyun return 0;
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun break;
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun case hwmon_in:
1400*4882a593Smuzhiyun /* channel 0.., name 0.. */
1401*4882a593Smuzhiyun if (channel >= data->in_num)
1402*4882a593Smuzhiyun return 0;
1403*4882a593Smuzhiyun if (channel == 6 && data->in6_skip)
1404*4882a593Smuzhiyun return 0;
1405*4882a593Smuzhiyun if (attr == hwmon_in_alarm || attr == hwmon_in_input)
1406*4882a593Smuzhiyun return 0444;
1407*4882a593Smuzhiyun if (attr == hwmon_in_min || attr == hwmon_in_max)
1408*4882a593Smuzhiyun return 0644;
1409*4882a593Smuzhiyun break;
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun case hwmon_pwm:
1412*4882a593Smuzhiyun /* channel 0.., name 1.. */
1413*4882a593Smuzhiyun if (!(data->has_fan & (1 << channel)) ||
1414*4882a593Smuzhiyun channel >= data->pwm_num)
1415*4882a593Smuzhiyun return 0;
1416*4882a593Smuzhiyun if (attr == hwmon_pwm_mode || attr == hwmon_pwm_enable ||
1417*4882a593Smuzhiyun attr == hwmon_pwm_input)
1418*4882a593Smuzhiyun return 0644;
1419*4882a593Smuzhiyun break;
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun case hwmon_intrusion:
1422*4882a593Smuzhiyun return 0644;
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun default: /* Shouldn't happen */
1425*4882a593Smuzhiyun return 0;
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun return 0; /* Shouldn't happen */
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun static int
w83627ehf_do_read_temp(struct w83627ehf_data * data,u32 attr,int channel,long * val)1432*4882a593Smuzhiyun w83627ehf_do_read_temp(struct w83627ehf_data *data, u32 attr,
1433*4882a593Smuzhiyun int channel, long *val)
1434*4882a593Smuzhiyun {
1435*4882a593Smuzhiyun switch (attr) {
1436*4882a593Smuzhiyun case hwmon_temp_input:
1437*4882a593Smuzhiyun *val = LM75_TEMP_FROM_REG(data->temp[channel]);
1438*4882a593Smuzhiyun return 0;
1439*4882a593Smuzhiyun case hwmon_temp_max:
1440*4882a593Smuzhiyun *val = LM75_TEMP_FROM_REG(data->temp_max[channel]);
1441*4882a593Smuzhiyun return 0;
1442*4882a593Smuzhiyun case hwmon_temp_max_hyst:
1443*4882a593Smuzhiyun *val = LM75_TEMP_FROM_REG(data->temp_max_hyst[channel]);
1444*4882a593Smuzhiyun return 0;
1445*4882a593Smuzhiyun case hwmon_temp_offset:
1446*4882a593Smuzhiyun *val = data->temp_offset[channel] * 1000;
1447*4882a593Smuzhiyun return 0;
1448*4882a593Smuzhiyun case hwmon_temp_type:
1449*4882a593Smuzhiyun *val = (int)data->temp_type[channel];
1450*4882a593Smuzhiyun return 0;
1451*4882a593Smuzhiyun case hwmon_temp_alarm:
1452*4882a593Smuzhiyun if (channel < 3) {
1453*4882a593Smuzhiyun int bit[] = { 4, 5, 13 };
1454*4882a593Smuzhiyun *val = (data->alarms >> bit[channel]) & 1;
1455*4882a593Smuzhiyun return 0;
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun break;
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun default:
1460*4882a593Smuzhiyun break;
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun return -EOPNOTSUPP;
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun static int
w83627ehf_do_read_in(struct w83627ehf_data * data,u32 attr,int channel,long * val)1467*4882a593Smuzhiyun w83627ehf_do_read_in(struct w83627ehf_data *data, u32 attr,
1468*4882a593Smuzhiyun int channel, long *val)
1469*4882a593Smuzhiyun {
1470*4882a593Smuzhiyun switch (attr) {
1471*4882a593Smuzhiyun case hwmon_in_input:
1472*4882a593Smuzhiyun *val = in_from_reg(data->in[channel], channel, data->scale_in);
1473*4882a593Smuzhiyun return 0;
1474*4882a593Smuzhiyun case hwmon_in_min:
1475*4882a593Smuzhiyun *val = in_from_reg(data->in_min[channel], channel,
1476*4882a593Smuzhiyun data->scale_in);
1477*4882a593Smuzhiyun return 0;
1478*4882a593Smuzhiyun case hwmon_in_max:
1479*4882a593Smuzhiyun *val = in_from_reg(data->in_max[channel], channel,
1480*4882a593Smuzhiyun data->scale_in);
1481*4882a593Smuzhiyun return 0;
1482*4882a593Smuzhiyun case hwmon_in_alarm:
1483*4882a593Smuzhiyun if (channel < 10) {
1484*4882a593Smuzhiyun int bit[] = { 0, 1, 2, 3, 8, 21, 20, 16, 17, 19 };
1485*4882a593Smuzhiyun *val = (data->alarms >> bit[channel]) & 1;
1486*4882a593Smuzhiyun return 0;
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun break;
1489*4882a593Smuzhiyun default:
1490*4882a593Smuzhiyun break;
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun return -EOPNOTSUPP;
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun static int
w83627ehf_do_read_fan(struct w83627ehf_data * data,u32 attr,int channel,long * val)1496*4882a593Smuzhiyun w83627ehf_do_read_fan(struct w83627ehf_data *data, u32 attr,
1497*4882a593Smuzhiyun int channel, long *val)
1498*4882a593Smuzhiyun {
1499*4882a593Smuzhiyun switch (attr) {
1500*4882a593Smuzhiyun case hwmon_fan_input:
1501*4882a593Smuzhiyun *val = data->rpm[channel];
1502*4882a593Smuzhiyun return 0;
1503*4882a593Smuzhiyun case hwmon_fan_min:
1504*4882a593Smuzhiyun *val = fan_from_reg8(data->fan_min[channel],
1505*4882a593Smuzhiyun data->fan_div[channel]);
1506*4882a593Smuzhiyun return 0;
1507*4882a593Smuzhiyun case hwmon_fan_div:
1508*4882a593Smuzhiyun *val = div_from_reg(data->fan_div[channel]);
1509*4882a593Smuzhiyun return 0;
1510*4882a593Smuzhiyun case hwmon_fan_alarm:
1511*4882a593Smuzhiyun if (channel < 5) {
1512*4882a593Smuzhiyun int bit[] = { 6, 7, 11, 10, 23 };
1513*4882a593Smuzhiyun *val = (data->alarms >> bit[channel]) & 1;
1514*4882a593Smuzhiyun return 0;
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun break;
1517*4882a593Smuzhiyun default:
1518*4882a593Smuzhiyun break;
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun return -EOPNOTSUPP;
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun static int
w83627ehf_do_read_pwm(struct w83627ehf_data * data,u32 attr,int channel,long * val)1524*4882a593Smuzhiyun w83627ehf_do_read_pwm(struct w83627ehf_data *data, u32 attr,
1525*4882a593Smuzhiyun int channel, long *val)
1526*4882a593Smuzhiyun {
1527*4882a593Smuzhiyun switch (attr) {
1528*4882a593Smuzhiyun case hwmon_pwm_input:
1529*4882a593Smuzhiyun *val = data->pwm[channel];
1530*4882a593Smuzhiyun return 0;
1531*4882a593Smuzhiyun case hwmon_pwm_enable:
1532*4882a593Smuzhiyun *val = data->pwm_enable[channel];
1533*4882a593Smuzhiyun return 0;
1534*4882a593Smuzhiyun case hwmon_pwm_mode:
1535*4882a593Smuzhiyun *val = data->pwm_enable[channel];
1536*4882a593Smuzhiyun return 0;
1537*4882a593Smuzhiyun default:
1538*4882a593Smuzhiyun break;
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun return -EOPNOTSUPP;
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun static int
w83627ehf_do_read_intrusion(struct w83627ehf_data * data,u32 attr,int channel,long * val)1544*4882a593Smuzhiyun w83627ehf_do_read_intrusion(struct w83627ehf_data *data, u32 attr,
1545*4882a593Smuzhiyun int channel, long *val)
1546*4882a593Smuzhiyun {
1547*4882a593Smuzhiyun if (attr != hwmon_intrusion_alarm || channel != 0)
1548*4882a593Smuzhiyun return -EOPNOTSUPP; /* shouldn't happen */
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun *val = !!(data->caseopen & 0x10);
1551*4882a593Smuzhiyun return 0;
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun static int
w83627ehf_read(struct device * dev,enum hwmon_sensor_types type,u32 attr,int channel,long * val)1555*4882a593Smuzhiyun w83627ehf_read(struct device *dev, enum hwmon_sensor_types type,
1556*4882a593Smuzhiyun u32 attr, int channel, long *val)
1557*4882a593Smuzhiyun {
1558*4882a593Smuzhiyun struct w83627ehf_data *data = w83627ehf_update_device(dev->parent);
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun switch (type) {
1561*4882a593Smuzhiyun case hwmon_fan:
1562*4882a593Smuzhiyun return w83627ehf_do_read_fan(data, attr, channel, val);
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun case hwmon_in:
1565*4882a593Smuzhiyun return w83627ehf_do_read_in(data, attr, channel, val);
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun case hwmon_pwm:
1568*4882a593Smuzhiyun return w83627ehf_do_read_pwm(data, attr, channel, val);
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun case hwmon_temp:
1571*4882a593Smuzhiyun return w83627ehf_do_read_temp(data, attr, channel, val);
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun case hwmon_intrusion:
1574*4882a593Smuzhiyun return w83627ehf_do_read_intrusion(data, attr, channel, val);
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun default:
1577*4882a593Smuzhiyun break;
1578*4882a593Smuzhiyun }
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun return -EOPNOTSUPP;
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun static int
w83627ehf_read_string(struct device * dev,enum hwmon_sensor_types type,u32 attr,int channel,const char ** str)1584*4882a593Smuzhiyun w83627ehf_read_string(struct device *dev, enum hwmon_sensor_types type,
1585*4882a593Smuzhiyun u32 attr, int channel, const char **str)
1586*4882a593Smuzhiyun {
1587*4882a593Smuzhiyun struct w83627ehf_data *data = dev_get_drvdata(dev);
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun switch (type) {
1590*4882a593Smuzhiyun case hwmon_temp:
1591*4882a593Smuzhiyun if (attr == hwmon_temp_label) {
1592*4882a593Smuzhiyun *str = data->temp_label[data->temp_src[channel]];
1593*4882a593Smuzhiyun return 0;
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun break;
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun default:
1598*4882a593Smuzhiyun break;
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun /* Nothing else should be read as a string */
1601*4882a593Smuzhiyun return -EOPNOTSUPP;
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun static int
w83627ehf_write(struct device * dev,enum hwmon_sensor_types type,u32 attr,int channel,long val)1605*4882a593Smuzhiyun w83627ehf_write(struct device *dev, enum hwmon_sensor_types type,
1606*4882a593Smuzhiyun u32 attr, int channel, long val)
1607*4882a593Smuzhiyun {
1608*4882a593Smuzhiyun struct w83627ehf_data *data = dev_get_drvdata(dev);
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun if (type == hwmon_in && attr == hwmon_in_min)
1611*4882a593Smuzhiyun return store_in_min(dev, data, channel, val);
1612*4882a593Smuzhiyun if (type == hwmon_in && attr == hwmon_in_max)
1613*4882a593Smuzhiyun return store_in_max(dev, data, channel, val);
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun if (type == hwmon_fan && attr == hwmon_fan_min)
1616*4882a593Smuzhiyun return store_fan_min(dev, data, channel, val);
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun if (type == hwmon_temp && attr == hwmon_temp_max)
1619*4882a593Smuzhiyun return store_temp_max(dev, data, channel, val);
1620*4882a593Smuzhiyun if (type == hwmon_temp && attr == hwmon_temp_max_hyst)
1621*4882a593Smuzhiyun return store_temp_max_hyst(dev, data, channel, val);
1622*4882a593Smuzhiyun if (type == hwmon_temp && attr == hwmon_temp_offset)
1623*4882a593Smuzhiyun return store_temp_offset(dev, data, channel, val);
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun if (type == hwmon_pwm && attr == hwmon_pwm_mode)
1626*4882a593Smuzhiyun return store_pwm_mode(dev, data, channel, val);
1627*4882a593Smuzhiyun if (type == hwmon_pwm && attr == hwmon_pwm_enable)
1628*4882a593Smuzhiyun return store_pwm_enable(dev, data, channel, val);
1629*4882a593Smuzhiyun if (type == hwmon_pwm && attr == hwmon_pwm_input)
1630*4882a593Smuzhiyun return store_pwm(dev, data, channel, val);
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun if (type == hwmon_intrusion && attr == hwmon_intrusion_alarm)
1633*4882a593Smuzhiyun return clear_caseopen(dev, data, channel, val);
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun return -EOPNOTSUPP;
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun static const struct hwmon_ops w83627ehf_ops = {
1639*4882a593Smuzhiyun .is_visible = w83627ehf_is_visible,
1640*4882a593Smuzhiyun .read = w83627ehf_read,
1641*4882a593Smuzhiyun .read_string = w83627ehf_read_string,
1642*4882a593Smuzhiyun .write = w83627ehf_write,
1643*4882a593Smuzhiyun };
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun static const struct hwmon_channel_info *w83627ehf_info[] = {
1646*4882a593Smuzhiyun HWMON_CHANNEL_INFO(fan,
1647*4882a593Smuzhiyun HWMON_F_ALARM | HWMON_F_DIV | HWMON_F_INPUT | HWMON_F_MIN,
1648*4882a593Smuzhiyun HWMON_F_ALARM | HWMON_F_DIV | HWMON_F_INPUT | HWMON_F_MIN,
1649*4882a593Smuzhiyun HWMON_F_ALARM | HWMON_F_DIV | HWMON_F_INPUT | HWMON_F_MIN,
1650*4882a593Smuzhiyun HWMON_F_ALARM | HWMON_F_DIV | HWMON_F_INPUT | HWMON_F_MIN,
1651*4882a593Smuzhiyun HWMON_F_ALARM | HWMON_F_DIV | HWMON_F_INPUT | HWMON_F_MIN),
1652*4882a593Smuzhiyun HWMON_CHANNEL_INFO(in,
1653*4882a593Smuzhiyun HWMON_I_ALARM | HWMON_I_INPUT | HWMON_I_MAX | HWMON_I_MIN,
1654*4882a593Smuzhiyun HWMON_I_ALARM | HWMON_I_INPUT | HWMON_I_MAX | HWMON_I_MIN,
1655*4882a593Smuzhiyun HWMON_I_ALARM | HWMON_I_INPUT | HWMON_I_MAX | HWMON_I_MIN,
1656*4882a593Smuzhiyun HWMON_I_ALARM | HWMON_I_INPUT | HWMON_I_MAX | HWMON_I_MIN,
1657*4882a593Smuzhiyun HWMON_I_ALARM | HWMON_I_INPUT | HWMON_I_MAX | HWMON_I_MIN,
1658*4882a593Smuzhiyun HWMON_I_ALARM | HWMON_I_INPUT | HWMON_I_MAX | HWMON_I_MIN,
1659*4882a593Smuzhiyun HWMON_I_ALARM | HWMON_I_INPUT | HWMON_I_MAX | HWMON_I_MIN,
1660*4882a593Smuzhiyun HWMON_I_ALARM | HWMON_I_INPUT | HWMON_I_MAX | HWMON_I_MIN,
1661*4882a593Smuzhiyun HWMON_I_ALARM | HWMON_I_INPUT | HWMON_I_MAX | HWMON_I_MIN,
1662*4882a593Smuzhiyun HWMON_I_ALARM | HWMON_I_INPUT | HWMON_I_MAX | HWMON_I_MIN),
1663*4882a593Smuzhiyun HWMON_CHANNEL_INFO(pwm,
1664*4882a593Smuzhiyun HWMON_PWM_ENABLE | HWMON_PWM_INPUT | HWMON_PWM_MODE,
1665*4882a593Smuzhiyun HWMON_PWM_ENABLE | HWMON_PWM_INPUT | HWMON_PWM_MODE,
1666*4882a593Smuzhiyun HWMON_PWM_ENABLE | HWMON_PWM_INPUT | HWMON_PWM_MODE,
1667*4882a593Smuzhiyun HWMON_PWM_ENABLE | HWMON_PWM_INPUT | HWMON_PWM_MODE),
1668*4882a593Smuzhiyun HWMON_CHANNEL_INFO(temp,
1669*4882a593Smuzhiyun HWMON_T_ALARM | HWMON_T_INPUT | HWMON_T_LABEL | HWMON_T_MAX |
1670*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_OFFSET | HWMON_T_TYPE,
1671*4882a593Smuzhiyun HWMON_T_ALARM | HWMON_T_INPUT | HWMON_T_LABEL | HWMON_T_MAX |
1672*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_OFFSET | HWMON_T_TYPE,
1673*4882a593Smuzhiyun HWMON_T_ALARM | HWMON_T_INPUT | HWMON_T_LABEL | HWMON_T_MAX |
1674*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_OFFSET | HWMON_T_TYPE,
1675*4882a593Smuzhiyun HWMON_T_ALARM | HWMON_T_INPUT | HWMON_T_LABEL | HWMON_T_MAX |
1676*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_OFFSET | HWMON_T_TYPE,
1677*4882a593Smuzhiyun HWMON_T_ALARM | HWMON_T_INPUT | HWMON_T_LABEL | HWMON_T_MAX |
1678*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_OFFSET | HWMON_T_TYPE,
1679*4882a593Smuzhiyun HWMON_T_ALARM | HWMON_T_INPUT | HWMON_T_LABEL | HWMON_T_MAX |
1680*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_OFFSET | HWMON_T_TYPE,
1681*4882a593Smuzhiyun HWMON_T_ALARM | HWMON_T_INPUT | HWMON_T_LABEL | HWMON_T_MAX |
1682*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_OFFSET | HWMON_T_TYPE,
1683*4882a593Smuzhiyun HWMON_T_ALARM | HWMON_T_INPUT | HWMON_T_LABEL | HWMON_T_MAX |
1684*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_OFFSET | HWMON_T_TYPE,
1685*4882a593Smuzhiyun HWMON_T_ALARM | HWMON_T_INPUT | HWMON_T_LABEL | HWMON_T_MAX |
1686*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_OFFSET | HWMON_T_TYPE),
1687*4882a593Smuzhiyun HWMON_CHANNEL_INFO(intrusion,
1688*4882a593Smuzhiyun HWMON_INTRUSION_ALARM),
1689*4882a593Smuzhiyun NULL
1690*4882a593Smuzhiyun };
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun static const struct hwmon_chip_info w83627ehf_chip_info = {
1693*4882a593Smuzhiyun .ops = &w83627ehf_ops,
1694*4882a593Smuzhiyun .info = w83627ehf_info,
1695*4882a593Smuzhiyun };
1696*4882a593Smuzhiyun
w83627ehf_probe(struct platform_device * pdev)1697*4882a593Smuzhiyun static int w83627ehf_probe(struct platform_device *pdev)
1698*4882a593Smuzhiyun {
1699*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1700*4882a593Smuzhiyun struct w83627ehf_sio_data *sio_data = dev_get_platdata(dev);
1701*4882a593Smuzhiyun struct w83627ehf_data *data;
1702*4882a593Smuzhiyun struct resource *res;
1703*4882a593Smuzhiyun u8 en_vrm10;
1704*4882a593Smuzhiyun int i, err = 0;
1705*4882a593Smuzhiyun struct device *hwmon_dev;
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_IO, 0);
1708*4882a593Smuzhiyun if (!request_region(res->start, IOREGION_LENGTH, DRVNAME)) {
1709*4882a593Smuzhiyun err = -EBUSY;
1710*4882a593Smuzhiyun dev_err(dev, "Failed to request region 0x%lx-0x%lx\n",
1711*4882a593Smuzhiyun (unsigned long)res->start,
1712*4882a593Smuzhiyun (unsigned long)res->start + IOREGION_LENGTH - 1);
1713*4882a593Smuzhiyun goto exit;
1714*4882a593Smuzhiyun }
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun data = devm_kzalloc(&pdev->dev, sizeof(struct w83627ehf_data),
1717*4882a593Smuzhiyun GFP_KERNEL);
1718*4882a593Smuzhiyun if (!data) {
1719*4882a593Smuzhiyun err = -ENOMEM;
1720*4882a593Smuzhiyun goto exit_release;
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun data->addr = res->start;
1724*4882a593Smuzhiyun mutex_init(&data->lock);
1725*4882a593Smuzhiyun mutex_init(&data->update_lock);
1726*4882a593Smuzhiyun data->name = w83627ehf_device_names[sio_data->kind];
1727*4882a593Smuzhiyun data->bank = 0xff; /* Force initial bank selection */
1728*4882a593Smuzhiyun platform_set_drvdata(pdev, data);
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun /* 627EHG and 627EHF have 10 voltage inputs; 627DHG and 667HG have 9 */
1731*4882a593Smuzhiyun data->in_num = (sio_data->kind == w83627ehf) ? 10 : 9;
1732*4882a593Smuzhiyun /* 667HG has 3 pwms, and 627UHG has only 2 */
1733*4882a593Smuzhiyun switch (sio_data->kind) {
1734*4882a593Smuzhiyun default:
1735*4882a593Smuzhiyun data->pwm_num = 4;
1736*4882a593Smuzhiyun break;
1737*4882a593Smuzhiyun case w83667hg:
1738*4882a593Smuzhiyun case w83667hg_b:
1739*4882a593Smuzhiyun data->pwm_num = 3;
1740*4882a593Smuzhiyun break;
1741*4882a593Smuzhiyun case w83627uhg:
1742*4882a593Smuzhiyun data->pwm_num = 2;
1743*4882a593Smuzhiyun break;
1744*4882a593Smuzhiyun }
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun /* Default to 3 temperature inputs, code below will adjust as needed */
1747*4882a593Smuzhiyun data->have_temp = 0x07;
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun /* Deal with temperature register setup first. */
1750*4882a593Smuzhiyun if (sio_data->kind == w83667hg_b) {
1751*4882a593Smuzhiyun u8 reg;
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun w83627ehf_set_temp_reg_ehf(data, 4);
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun /*
1756*4882a593Smuzhiyun * Temperature sources are selected with bank 0, registers 0x49
1757*4882a593Smuzhiyun * and 0x4a.
1758*4882a593Smuzhiyun */
1759*4882a593Smuzhiyun reg = w83627ehf_read_value(data, 0x4a);
1760*4882a593Smuzhiyun data->temp_src[0] = reg >> 5;
1761*4882a593Smuzhiyun reg = w83627ehf_read_value(data, 0x49);
1762*4882a593Smuzhiyun data->temp_src[1] = reg & 0x07;
1763*4882a593Smuzhiyun data->temp_src[2] = (reg >> 4) & 0x07;
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun /*
1766*4882a593Smuzhiyun * W83667HG-B has another temperature register at 0x7e.
1767*4882a593Smuzhiyun * The temperature source is selected with register 0x7d.
1768*4882a593Smuzhiyun * Support it if the source differs from already reported
1769*4882a593Smuzhiyun * sources.
1770*4882a593Smuzhiyun */
1771*4882a593Smuzhiyun reg = w83627ehf_read_value(data, 0x7d);
1772*4882a593Smuzhiyun reg &= 0x07;
1773*4882a593Smuzhiyun if (reg != data->temp_src[0] && reg != data->temp_src[1]
1774*4882a593Smuzhiyun && reg != data->temp_src[2]) {
1775*4882a593Smuzhiyun data->temp_src[3] = reg;
1776*4882a593Smuzhiyun data->have_temp |= 1 << 3;
1777*4882a593Smuzhiyun }
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun /*
1780*4882a593Smuzhiyun * Chip supports either AUXTIN or VIN3. Try to find out which
1781*4882a593Smuzhiyun * one.
1782*4882a593Smuzhiyun */
1783*4882a593Smuzhiyun reg = w83627ehf_read_value(data, W83627EHF_REG_TEMP_CONFIG[2]);
1784*4882a593Smuzhiyun if (data->temp_src[2] == 2 && (reg & 0x01))
1785*4882a593Smuzhiyun data->have_temp &= ~(1 << 2);
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun if ((data->temp_src[2] == 2 && (data->have_temp & (1 << 2)))
1788*4882a593Smuzhiyun || (data->temp_src[3] == 2 && (data->have_temp & (1 << 3))))
1789*4882a593Smuzhiyun data->in6_skip = 1;
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun data->temp_label = w83667hg_b_temp_label;
1792*4882a593Smuzhiyun data->have_temp_offset = data->have_temp & 0x07;
1793*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
1794*4882a593Smuzhiyun if (data->temp_src[i] > 2)
1795*4882a593Smuzhiyun data->have_temp_offset &= ~(1 << i);
1796*4882a593Smuzhiyun }
1797*4882a593Smuzhiyun } else if (sio_data->kind == w83627uhg) {
1798*4882a593Smuzhiyun u8 reg;
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun w83627ehf_set_temp_reg_ehf(data, 3);
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun /*
1803*4882a593Smuzhiyun * Temperature sources for temp2 and temp3 are selected with
1804*4882a593Smuzhiyun * bank 0, registers 0x49 and 0x4a.
1805*4882a593Smuzhiyun */
1806*4882a593Smuzhiyun data->temp_src[0] = 0; /* SYSTIN */
1807*4882a593Smuzhiyun reg = w83627ehf_read_value(data, 0x49) & 0x07;
1808*4882a593Smuzhiyun /* Adjust to have the same mapping as other source registers */
1809*4882a593Smuzhiyun if (reg == 0)
1810*4882a593Smuzhiyun data->temp_src[1] = 1;
1811*4882a593Smuzhiyun else if (reg >= 2 && reg <= 5)
1812*4882a593Smuzhiyun data->temp_src[1] = reg + 2;
1813*4882a593Smuzhiyun else /* should never happen */
1814*4882a593Smuzhiyun data->have_temp &= ~(1 << 1);
1815*4882a593Smuzhiyun reg = w83627ehf_read_value(data, 0x4a);
1816*4882a593Smuzhiyun data->temp_src[2] = reg >> 5;
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun /*
1819*4882a593Smuzhiyun * Skip temp3 if source is invalid or the same as temp1
1820*4882a593Smuzhiyun * or temp2.
1821*4882a593Smuzhiyun */
1822*4882a593Smuzhiyun if (data->temp_src[2] == 2 || data->temp_src[2] == 3 ||
1823*4882a593Smuzhiyun data->temp_src[2] == data->temp_src[0] ||
1824*4882a593Smuzhiyun ((data->have_temp & (1 << 1)) &&
1825*4882a593Smuzhiyun data->temp_src[2] == data->temp_src[1]))
1826*4882a593Smuzhiyun data->have_temp &= ~(1 << 2);
1827*4882a593Smuzhiyun else
1828*4882a593Smuzhiyun data->temp3_val_only = 1; /* No limit regs */
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun data->in6_skip = 1; /* No VIN3 */
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun data->temp_label = w83667hg_b_temp_label;
1833*4882a593Smuzhiyun data->have_temp_offset = data->have_temp & 0x03;
1834*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
1835*4882a593Smuzhiyun if (data->temp_src[i] > 1)
1836*4882a593Smuzhiyun data->have_temp_offset &= ~(1 << i);
1837*4882a593Smuzhiyun }
1838*4882a593Smuzhiyun } else {
1839*4882a593Smuzhiyun w83627ehf_set_temp_reg_ehf(data, 3);
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun /* Temperature sources are fixed */
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun if (sio_data->kind == w83667hg) {
1844*4882a593Smuzhiyun u8 reg;
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun /*
1847*4882a593Smuzhiyun * Chip supports either AUXTIN or VIN3. Try to find
1848*4882a593Smuzhiyun * out which one.
1849*4882a593Smuzhiyun */
1850*4882a593Smuzhiyun reg = w83627ehf_read_value(data,
1851*4882a593Smuzhiyun W83627EHF_REG_TEMP_CONFIG[2]);
1852*4882a593Smuzhiyun if (reg & 0x01)
1853*4882a593Smuzhiyun data->have_temp &= ~(1 << 2);
1854*4882a593Smuzhiyun else
1855*4882a593Smuzhiyun data->in6_skip = 1;
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun data->have_temp_offset = data->have_temp & 0x07;
1858*4882a593Smuzhiyun }
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun if (sio_data->kind == w83667hg_b) {
1861*4882a593Smuzhiyun data->REG_FAN_MAX_OUTPUT =
1862*4882a593Smuzhiyun W83627EHF_REG_FAN_MAX_OUTPUT_W83667_B;
1863*4882a593Smuzhiyun data->REG_FAN_STEP_OUTPUT =
1864*4882a593Smuzhiyun W83627EHF_REG_FAN_STEP_OUTPUT_W83667_B;
1865*4882a593Smuzhiyun } else {
1866*4882a593Smuzhiyun data->REG_FAN_MAX_OUTPUT =
1867*4882a593Smuzhiyun W83627EHF_REG_FAN_MAX_OUTPUT_COMMON;
1868*4882a593Smuzhiyun data->REG_FAN_STEP_OUTPUT =
1869*4882a593Smuzhiyun W83627EHF_REG_FAN_STEP_OUTPUT_COMMON;
1870*4882a593Smuzhiyun }
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun /* Setup input voltage scaling factors */
1873*4882a593Smuzhiyun if (sio_data->kind == w83627uhg)
1874*4882a593Smuzhiyun data->scale_in = scale_in_w83627uhg;
1875*4882a593Smuzhiyun else
1876*4882a593Smuzhiyun data->scale_in = scale_in_common;
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun /* Initialize the chip */
1879*4882a593Smuzhiyun w83627ehf_init_device(data, sio_data->kind);
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun data->vrm = vid_which_vrm();
1882*4882a593Smuzhiyun
1883*4882a593Smuzhiyun err = superio_enter(sio_data->sioreg);
1884*4882a593Smuzhiyun if (err)
1885*4882a593Smuzhiyun goto exit_release;
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun /* Read VID value */
1888*4882a593Smuzhiyun if (sio_data->kind == w83667hg || sio_data->kind == w83667hg_b) {
1889*4882a593Smuzhiyun /*
1890*4882a593Smuzhiyun * W83667HG has different pins for VID input and output, so
1891*4882a593Smuzhiyun * we can get the VID input values directly at logical device D
1892*4882a593Smuzhiyun * 0xe3.
1893*4882a593Smuzhiyun */
1894*4882a593Smuzhiyun superio_select(sio_data->sioreg, W83667HG_LD_VID);
1895*4882a593Smuzhiyun data->vid = superio_inb(sio_data->sioreg, 0xe3);
1896*4882a593Smuzhiyun data->have_vid = true;
1897*4882a593Smuzhiyun } else if (sio_data->kind != w83627uhg) {
1898*4882a593Smuzhiyun superio_select(sio_data->sioreg, W83627EHF_LD_HWM);
1899*4882a593Smuzhiyun if (superio_inb(sio_data->sioreg, SIO_REG_VID_CTRL) & 0x80) {
1900*4882a593Smuzhiyun /*
1901*4882a593Smuzhiyun * Set VID input sensibility if needed. In theory the
1902*4882a593Smuzhiyun * BIOS should have set it, but in practice it's not
1903*4882a593Smuzhiyun * always the case. We only do it for the W83627EHF/EHG
1904*4882a593Smuzhiyun * because the W83627DHG is more complex in this
1905*4882a593Smuzhiyun * respect.
1906*4882a593Smuzhiyun */
1907*4882a593Smuzhiyun if (sio_data->kind == w83627ehf) {
1908*4882a593Smuzhiyun en_vrm10 = superio_inb(sio_data->sioreg,
1909*4882a593Smuzhiyun SIO_REG_EN_VRM10);
1910*4882a593Smuzhiyun if ((en_vrm10 & 0x08) && data->vrm == 90) {
1911*4882a593Smuzhiyun dev_warn(dev,
1912*4882a593Smuzhiyun "Setting VID input voltage to TTL\n");
1913*4882a593Smuzhiyun superio_outb(sio_data->sioreg,
1914*4882a593Smuzhiyun SIO_REG_EN_VRM10,
1915*4882a593Smuzhiyun en_vrm10 & ~0x08);
1916*4882a593Smuzhiyun } else if (!(en_vrm10 & 0x08)
1917*4882a593Smuzhiyun && data->vrm == 100) {
1918*4882a593Smuzhiyun dev_warn(dev,
1919*4882a593Smuzhiyun "Setting VID input voltage to VRM10\n");
1920*4882a593Smuzhiyun superio_outb(sio_data->sioreg,
1921*4882a593Smuzhiyun SIO_REG_EN_VRM10,
1922*4882a593Smuzhiyun en_vrm10 | 0x08);
1923*4882a593Smuzhiyun }
1924*4882a593Smuzhiyun }
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun data->vid = superio_inb(sio_data->sioreg,
1927*4882a593Smuzhiyun SIO_REG_VID_DATA);
1928*4882a593Smuzhiyun if (sio_data->kind == w83627ehf) /* 6 VID pins only */
1929*4882a593Smuzhiyun data->vid &= 0x3f;
1930*4882a593Smuzhiyun data->have_vid = true;
1931*4882a593Smuzhiyun } else {
1932*4882a593Smuzhiyun dev_info(dev,
1933*4882a593Smuzhiyun "VID pins in output mode, CPU VID not available\n");
1934*4882a593Smuzhiyun }
1935*4882a593Smuzhiyun }
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun w83627ehf_check_fan_inputs(sio_data, data);
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun superio_exit(sio_data->sioreg);
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun /* Read fan clock dividers immediately */
1942*4882a593Smuzhiyun w83627ehf_update_fan_div(data);
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun /* Read pwm data to save original values */
1945*4882a593Smuzhiyun w83627ehf_update_pwm(data);
1946*4882a593Smuzhiyun for (i = 0; i < data->pwm_num; i++)
1947*4882a593Smuzhiyun data->pwm_enable_orig[i] = data->pwm_enable[i];
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun hwmon_dev = devm_hwmon_device_register_with_info(&pdev->dev,
1950*4882a593Smuzhiyun data->name,
1951*4882a593Smuzhiyun data,
1952*4882a593Smuzhiyun &w83627ehf_chip_info,
1953*4882a593Smuzhiyun w83627ehf_groups);
1954*4882a593Smuzhiyun if (IS_ERR(hwmon_dev)) {
1955*4882a593Smuzhiyun err = PTR_ERR(hwmon_dev);
1956*4882a593Smuzhiyun goto exit_release;
1957*4882a593Smuzhiyun }
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun return 0;
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun exit_release:
1962*4882a593Smuzhiyun release_region(res->start, IOREGION_LENGTH);
1963*4882a593Smuzhiyun exit:
1964*4882a593Smuzhiyun return err;
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun
w83627ehf_remove(struct platform_device * pdev)1967*4882a593Smuzhiyun static int w83627ehf_remove(struct platform_device *pdev)
1968*4882a593Smuzhiyun {
1969*4882a593Smuzhiyun struct w83627ehf_data *data = platform_get_drvdata(pdev);
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun release_region(data->addr, IOREGION_LENGTH);
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun return 0;
1974*4882a593Smuzhiyun }
1975*4882a593Smuzhiyun
1976*4882a593Smuzhiyun #ifdef CONFIG_PM
w83627ehf_suspend(struct device * dev)1977*4882a593Smuzhiyun static int w83627ehf_suspend(struct device *dev)
1978*4882a593Smuzhiyun {
1979*4882a593Smuzhiyun struct w83627ehf_data *data = w83627ehf_update_device(dev);
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun mutex_lock(&data->update_lock);
1982*4882a593Smuzhiyun data->vbat = w83627ehf_read_value(data, W83627EHF_REG_VBAT);
1983*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun return 0;
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun
w83627ehf_resume(struct device * dev)1988*4882a593Smuzhiyun static int w83627ehf_resume(struct device *dev)
1989*4882a593Smuzhiyun {
1990*4882a593Smuzhiyun struct w83627ehf_data *data = dev_get_drvdata(dev);
1991*4882a593Smuzhiyun int i;
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun mutex_lock(&data->update_lock);
1994*4882a593Smuzhiyun data->bank = 0xff; /* Force initial bank selection */
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun /* Restore limits */
1997*4882a593Smuzhiyun for (i = 0; i < data->in_num; i++) {
1998*4882a593Smuzhiyun if ((i == 6) && data->in6_skip)
1999*4882a593Smuzhiyun continue;
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_IN_MIN(i),
2002*4882a593Smuzhiyun data->in_min[i]);
2003*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_IN_MAX(i),
2004*4882a593Smuzhiyun data->in_max[i]);
2005*4882a593Smuzhiyun }
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
2008*4882a593Smuzhiyun if (!(data->has_fan_min & (1 << i)))
2009*4882a593Smuzhiyun continue;
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_FAN_MIN[i],
2012*4882a593Smuzhiyun data->fan_min[i]);
2013*4882a593Smuzhiyun }
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun for (i = 0; i < NUM_REG_TEMP; i++) {
2016*4882a593Smuzhiyun if (!(data->have_temp & (1 << i)))
2017*4882a593Smuzhiyun continue;
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun if (data->reg_temp_over[i])
2020*4882a593Smuzhiyun w83627ehf_write_temp(data, data->reg_temp_over[i],
2021*4882a593Smuzhiyun data->temp_max[i]);
2022*4882a593Smuzhiyun if (data->reg_temp_hyst[i])
2023*4882a593Smuzhiyun w83627ehf_write_temp(data, data->reg_temp_hyst[i],
2024*4882a593Smuzhiyun data->temp_max_hyst[i]);
2025*4882a593Smuzhiyun if (i > 2)
2026*4882a593Smuzhiyun continue;
2027*4882a593Smuzhiyun if (data->have_temp_offset & (1 << i))
2028*4882a593Smuzhiyun w83627ehf_write_value(data,
2029*4882a593Smuzhiyun W83627EHF_REG_TEMP_OFFSET[i],
2030*4882a593Smuzhiyun data->temp_offset[i]);
2031*4882a593Smuzhiyun }
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun /* Restore other settings */
2034*4882a593Smuzhiyun w83627ehf_write_value(data, W83627EHF_REG_VBAT, data->vbat);
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun /* Force re-reading all values */
2037*4882a593Smuzhiyun data->valid = 0;
2038*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun return 0;
2041*4882a593Smuzhiyun }
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun static const struct dev_pm_ops w83627ehf_dev_pm_ops = {
2044*4882a593Smuzhiyun .suspend = w83627ehf_suspend,
2045*4882a593Smuzhiyun .resume = w83627ehf_resume,
2046*4882a593Smuzhiyun .freeze = w83627ehf_suspend,
2047*4882a593Smuzhiyun .restore = w83627ehf_resume,
2048*4882a593Smuzhiyun };
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun #define W83627EHF_DEV_PM_OPS (&w83627ehf_dev_pm_ops)
2051*4882a593Smuzhiyun #else
2052*4882a593Smuzhiyun #define W83627EHF_DEV_PM_OPS NULL
2053*4882a593Smuzhiyun #endif /* CONFIG_PM */
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun static struct platform_driver w83627ehf_driver = {
2056*4882a593Smuzhiyun .driver = {
2057*4882a593Smuzhiyun .name = DRVNAME,
2058*4882a593Smuzhiyun .pm = W83627EHF_DEV_PM_OPS,
2059*4882a593Smuzhiyun },
2060*4882a593Smuzhiyun .probe = w83627ehf_probe,
2061*4882a593Smuzhiyun .remove = w83627ehf_remove,
2062*4882a593Smuzhiyun };
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun /* w83627ehf_find() looks for a '627 in the Super-I/O config space */
w83627ehf_find(int sioaddr,unsigned short * addr,struct w83627ehf_sio_data * sio_data)2065*4882a593Smuzhiyun static int __init w83627ehf_find(int sioaddr, unsigned short *addr,
2066*4882a593Smuzhiyun struct w83627ehf_sio_data *sio_data)
2067*4882a593Smuzhiyun {
2068*4882a593Smuzhiyun static const char sio_name_W83627EHF[] __initconst = "W83627EHF";
2069*4882a593Smuzhiyun static const char sio_name_W83627EHG[] __initconst = "W83627EHG";
2070*4882a593Smuzhiyun static const char sio_name_W83627DHG[] __initconst = "W83627DHG";
2071*4882a593Smuzhiyun static const char sio_name_W83627DHG_P[] __initconst = "W83627DHG-P";
2072*4882a593Smuzhiyun static const char sio_name_W83627UHG[] __initconst = "W83627UHG";
2073*4882a593Smuzhiyun static const char sio_name_W83667HG[] __initconst = "W83667HG";
2074*4882a593Smuzhiyun static const char sio_name_W83667HG_B[] __initconst = "W83667HG-B";
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun u16 val;
2077*4882a593Smuzhiyun const char *sio_name;
2078*4882a593Smuzhiyun int err;
2079*4882a593Smuzhiyun
2080*4882a593Smuzhiyun err = superio_enter(sioaddr);
2081*4882a593Smuzhiyun if (err)
2082*4882a593Smuzhiyun return err;
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun if (force_id)
2085*4882a593Smuzhiyun val = force_id;
2086*4882a593Smuzhiyun else
2087*4882a593Smuzhiyun val = (superio_inb(sioaddr, SIO_REG_DEVID) << 8)
2088*4882a593Smuzhiyun | superio_inb(sioaddr, SIO_REG_DEVID + 1);
2089*4882a593Smuzhiyun switch (val & SIO_ID_MASK) {
2090*4882a593Smuzhiyun case SIO_W83627EHF_ID:
2091*4882a593Smuzhiyun sio_data->kind = w83627ehf;
2092*4882a593Smuzhiyun sio_name = sio_name_W83627EHF;
2093*4882a593Smuzhiyun break;
2094*4882a593Smuzhiyun case SIO_W83627EHG_ID:
2095*4882a593Smuzhiyun sio_data->kind = w83627ehf;
2096*4882a593Smuzhiyun sio_name = sio_name_W83627EHG;
2097*4882a593Smuzhiyun break;
2098*4882a593Smuzhiyun case SIO_W83627DHG_ID:
2099*4882a593Smuzhiyun sio_data->kind = w83627dhg;
2100*4882a593Smuzhiyun sio_name = sio_name_W83627DHG;
2101*4882a593Smuzhiyun break;
2102*4882a593Smuzhiyun case SIO_W83627DHG_P_ID:
2103*4882a593Smuzhiyun sio_data->kind = w83627dhg_p;
2104*4882a593Smuzhiyun sio_name = sio_name_W83627DHG_P;
2105*4882a593Smuzhiyun break;
2106*4882a593Smuzhiyun case SIO_W83627UHG_ID:
2107*4882a593Smuzhiyun sio_data->kind = w83627uhg;
2108*4882a593Smuzhiyun sio_name = sio_name_W83627UHG;
2109*4882a593Smuzhiyun break;
2110*4882a593Smuzhiyun case SIO_W83667HG_ID:
2111*4882a593Smuzhiyun sio_data->kind = w83667hg;
2112*4882a593Smuzhiyun sio_name = sio_name_W83667HG;
2113*4882a593Smuzhiyun break;
2114*4882a593Smuzhiyun case SIO_W83667HG_B_ID:
2115*4882a593Smuzhiyun sio_data->kind = w83667hg_b;
2116*4882a593Smuzhiyun sio_name = sio_name_W83667HG_B;
2117*4882a593Smuzhiyun break;
2118*4882a593Smuzhiyun default:
2119*4882a593Smuzhiyun if (val != 0xffff)
2120*4882a593Smuzhiyun pr_debug("unsupported chip ID: 0x%04x\n", val);
2121*4882a593Smuzhiyun superio_exit(sioaddr);
2122*4882a593Smuzhiyun return -ENODEV;
2123*4882a593Smuzhiyun }
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun /* We have a known chip, find the HWM I/O address */
2126*4882a593Smuzhiyun superio_select(sioaddr, W83627EHF_LD_HWM);
2127*4882a593Smuzhiyun val = (superio_inb(sioaddr, SIO_REG_ADDR) << 8)
2128*4882a593Smuzhiyun | superio_inb(sioaddr, SIO_REG_ADDR + 1);
2129*4882a593Smuzhiyun *addr = val & IOREGION_ALIGNMENT;
2130*4882a593Smuzhiyun if (*addr == 0) {
2131*4882a593Smuzhiyun pr_err("Refusing to enable a Super-I/O device with a base I/O port 0\n");
2132*4882a593Smuzhiyun superio_exit(sioaddr);
2133*4882a593Smuzhiyun return -ENODEV;
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun /* Activate logical device if needed */
2137*4882a593Smuzhiyun val = superio_inb(sioaddr, SIO_REG_ENABLE);
2138*4882a593Smuzhiyun if (!(val & 0x01)) {
2139*4882a593Smuzhiyun pr_warn("Forcibly enabling Super-I/O. Sensor is probably unusable.\n");
2140*4882a593Smuzhiyun superio_outb(sioaddr, SIO_REG_ENABLE, val | 0x01);
2141*4882a593Smuzhiyun }
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun superio_exit(sioaddr);
2144*4882a593Smuzhiyun pr_info("Found %s chip at %#x\n", sio_name, *addr);
2145*4882a593Smuzhiyun sio_data->sioreg = sioaddr;
2146*4882a593Smuzhiyun
2147*4882a593Smuzhiyun return 0;
2148*4882a593Smuzhiyun }
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun /*
2151*4882a593Smuzhiyun * when Super-I/O functions move to a separate file, the Super-I/O
2152*4882a593Smuzhiyun * bus will manage the lifetime of the device and this module will only keep
2153*4882a593Smuzhiyun * track of the w83627ehf driver. But since we platform_device_alloc(), we
2154*4882a593Smuzhiyun * must keep track of the device
2155*4882a593Smuzhiyun */
2156*4882a593Smuzhiyun static struct platform_device *pdev;
2157*4882a593Smuzhiyun
sensors_w83627ehf_init(void)2158*4882a593Smuzhiyun static int __init sensors_w83627ehf_init(void)
2159*4882a593Smuzhiyun {
2160*4882a593Smuzhiyun int err;
2161*4882a593Smuzhiyun unsigned short address;
2162*4882a593Smuzhiyun struct resource res;
2163*4882a593Smuzhiyun struct w83627ehf_sio_data sio_data;
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun /*
2166*4882a593Smuzhiyun * initialize sio_data->kind and sio_data->sioreg.
2167*4882a593Smuzhiyun *
2168*4882a593Smuzhiyun * when Super-I/O functions move to a separate file, the Super-I/O
2169*4882a593Smuzhiyun * driver will probe 0x2e and 0x4e and auto-detect the presence of a
2170*4882a593Smuzhiyun * w83627ehf hardware monitor, and call probe()
2171*4882a593Smuzhiyun */
2172*4882a593Smuzhiyun if (w83627ehf_find(0x2e, &address, &sio_data) &&
2173*4882a593Smuzhiyun w83627ehf_find(0x4e, &address, &sio_data))
2174*4882a593Smuzhiyun return -ENODEV;
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun err = platform_driver_register(&w83627ehf_driver);
2177*4882a593Smuzhiyun if (err)
2178*4882a593Smuzhiyun goto exit;
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun pdev = platform_device_alloc(DRVNAME, address);
2181*4882a593Smuzhiyun if (!pdev) {
2182*4882a593Smuzhiyun err = -ENOMEM;
2183*4882a593Smuzhiyun pr_err("Device allocation failed\n");
2184*4882a593Smuzhiyun goto exit_unregister;
2185*4882a593Smuzhiyun }
2186*4882a593Smuzhiyun
2187*4882a593Smuzhiyun err = platform_device_add_data(pdev, &sio_data,
2188*4882a593Smuzhiyun sizeof(struct w83627ehf_sio_data));
2189*4882a593Smuzhiyun if (err) {
2190*4882a593Smuzhiyun pr_err("Platform data allocation failed\n");
2191*4882a593Smuzhiyun goto exit_device_put;
2192*4882a593Smuzhiyun }
2193*4882a593Smuzhiyun
2194*4882a593Smuzhiyun memset(&res, 0, sizeof(res));
2195*4882a593Smuzhiyun res.name = DRVNAME;
2196*4882a593Smuzhiyun res.start = address + IOREGION_OFFSET;
2197*4882a593Smuzhiyun res.end = address + IOREGION_OFFSET + IOREGION_LENGTH - 1;
2198*4882a593Smuzhiyun res.flags = IORESOURCE_IO;
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun err = acpi_check_resource_conflict(&res);
2201*4882a593Smuzhiyun if (err)
2202*4882a593Smuzhiyun goto exit_device_put;
2203*4882a593Smuzhiyun
2204*4882a593Smuzhiyun err = platform_device_add_resources(pdev, &res, 1);
2205*4882a593Smuzhiyun if (err) {
2206*4882a593Smuzhiyun pr_err("Device resource addition failed (%d)\n", err);
2207*4882a593Smuzhiyun goto exit_device_put;
2208*4882a593Smuzhiyun }
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun /* platform_device_add calls probe() */
2211*4882a593Smuzhiyun err = platform_device_add(pdev);
2212*4882a593Smuzhiyun if (err) {
2213*4882a593Smuzhiyun pr_err("Device addition failed (%d)\n", err);
2214*4882a593Smuzhiyun goto exit_device_put;
2215*4882a593Smuzhiyun }
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun return 0;
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun exit_device_put:
2220*4882a593Smuzhiyun platform_device_put(pdev);
2221*4882a593Smuzhiyun exit_unregister:
2222*4882a593Smuzhiyun platform_driver_unregister(&w83627ehf_driver);
2223*4882a593Smuzhiyun exit:
2224*4882a593Smuzhiyun return err;
2225*4882a593Smuzhiyun }
2226*4882a593Smuzhiyun
sensors_w83627ehf_exit(void)2227*4882a593Smuzhiyun static void __exit sensors_w83627ehf_exit(void)
2228*4882a593Smuzhiyun {
2229*4882a593Smuzhiyun platform_device_unregister(pdev);
2230*4882a593Smuzhiyun platform_driver_unregister(&w83627ehf_driver);
2231*4882a593Smuzhiyun }
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun MODULE_AUTHOR("Jean Delvare <jdelvare@suse.de>");
2234*4882a593Smuzhiyun MODULE_DESCRIPTION("W83627EHF driver");
2235*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun module_init(sensors_w83627ehf_init);
2238*4882a593Smuzhiyun module_exit(sensors_w83627ehf_exit);
2239