xref: /OK3568_Linux_fs/kernel/drivers/hwmon/occ/p8_i2c.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun // Copyright IBM Corp 2019
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/device.h>
5*4882a593Smuzhiyun #include <linux/errno.h>
6*4882a593Smuzhiyun #include <linux/fsi-occ.h>
7*4882a593Smuzhiyun #include <linux/i2c.h>
8*4882a593Smuzhiyun #include <linux/jiffies.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/sched.h>
11*4882a593Smuzhiyun #include <asm/unaligned.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "common.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define OCC_TIMEOUT_MS			1000
16*4882a593Smuzhiyun #define OCC_CMD_IN_PRG_WAIT_MS		50
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* OCB (on-chip control bridge - interface to OCC) registers */
19*4882a593Smuzhiyun #define OCB_DATA1			0x6B035
20*4882a593Smuzhiyun #define OCB_ADDR			0x6B070
21*4882a593Smuzhiyun #define OCB_DATA3			0x6B075
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* OCC SRAM address space */
24*4882a593Smuzhiyun #define OCC_SRAM_ADDR_CMD		0xFFFF6000
25*4882a593Smuzhiyun #define OCC_SRAM_ADDR_RESP		0xFFFF7000
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define OCC_DATA_ATTN			0x20010000
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun struct p8_i2c_occ {
30*4882a593Smuzhiyun 	struct occ occ;
31*4882a593Smuzhiyun 	struct i2c_client *client;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define to_p8_i2c_occ(x)	container_of((x), struct p8_i2c_occ, occ)
35*4882a593Smuzhiyun 
p8_i2c_occ_getscom(struct i2c_client * client,u32 address,u8 * data)36*4882a593Smuzhiyun static int p8_i2c_occ_getscom(struct i2c_client *client, u32 address, u8 *data)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	ssize_t rc;
39*4882a593Smuzhiyun 	__be64 buf;
40*4882a593Smuzhiyun 	struct i2c_msg msgs[2];
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	/* p8 i2c slave requires shift */
43*4882a593Smuzhiyun 	address <<= 1;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	msgs[0].addr = client->addr;
46*4882a593Smuzhiyun 	msgs[0].flags = client->flags & I2C_M_TEN;
47*4882a593Smuzhiyun 	msgs[0].len = sizeof(u32);
48*4882a593Smuzhiyun 	/* address is a scom address; bus-endian */
49*4882a593Smuzhiyun 	msgs[0].buf = (char *)&address;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	/* data from OCC is big-endian */
52*4882a593Smuzhiyun 	msgs[1].addr = client->addr;
53*4882a593Smuzhiyun 	msgs[1].flags = (client->flags & I2C_M_TEN) | I2C_M_RD;
54*4882a593Smuzhiyun 	msgs[1].len = sizeof(u64);
55*4882a593Smuzhiyun 	msgs[1].buf = (char *)&buf;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	rc = i2c_transfer(client->adapter, msgs, 2);
58*4882a593Smuzhiyun 	if (rc < 0)
59*4882a593Smuzhiyun 		return rc;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	*(u64 *)data = be64_to_cpu(buf);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	return 0;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
p8_i2c_occ_putscom(struct i2c_client * client,u32 address,u8 * data)66*4882a593Smuzhiyun static int p8_i2c_occ_putscom(struct i2c_client *client, u32 address, u8 *data)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	u32 buf[3];
69*4882a593Smuzhiyun 	ssize_t rc;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/* p8 i2c slave requires shift */
72*4882a593Smuzhiyun 	address <<= 1;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* address is bus-endian; data passed through from user as-is */
75*4882a593Smuzhiyun 	buf[0] = address;
76*4882a593Smuzhiyun 	memcpy(&buf[1], &data[4], sizeof(u32));
77*4882a593Smuzhiyun 	memcpy(&buf[2], data, sizeof(u32));
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	rc = i2c_master_send(client, (const char *)buf, sizeof(buf));
80*4882a593Smuzhiyun 	if (rc < 0)
81*4882a593Smuzhiyun 		return rc;
82*4882a593Smuzhiyun 	else if (rc != sizeof(buf))
83*4882a593Smuzhiyun 		return -EIO;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	return 0;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
p8_i2c_occ_putscom_u32(struct i2c_client * client,u32 address,u32 data0,u32 data1)88*4882a593Smuzhiyun static int p8_i2c_occ_putscom_u32(struct i2c_client *client, u32 address,
89*4882a593Smuzhiyun 				  u32 data0, u32 data1)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	u8 buf[8];
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	memcpy(buf, &data0, 4);
94*4882a593Smuzhiyun 	memcpy(buf + 4, &data1, 4);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	return p8_i2c_occ_putscom(client, address, buf);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
p8_i2c_occ_putscom_be(struct i2c_client * client,u32 address,u8 * data)99*4882a593Smuzhiyun static int p8_i2c_occ_putscom_be(struct i2c_client *client, u32 address,
100*4882a593Smuzhiyun 				 u8 *data)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	__be32 data0, data1;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	memcpy(&data0, data, 4);
105*4882a593Smuzhiyun 	memcpy(&data1, data + 4, 4);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return p8_i2c_occ_putscom_u32(client, address, be32_to_cpu(data0),
108*4882a593Smuzhiyun 				      be32_to_cpu(data1));
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
p8_i2c_occ_send_cmd(struct occ * occ,u8 * cmd)111*4882a593Smuzhiyun static int p8_i2c_occ_send_cmd(struct occ *occ, u8 *cmd)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	int i, rc;
114*4882a593Smuzhiyun 	unsigned long start;
115*4882a593Smuzhiyun 	u16 data_length;
116*4882a593Smuzhiyun 	const unsigned long timeout = msecs_to_jiffies(OCC_TIMEOUT_MS);
117*4882a593Smuzhiyun 	const long wait_time = msecs_to_jiffies(OCC_CMD_IN_PRG_WAIT_MS);
118*4882a593Smuzhiyun 	struct p8_i2c_occ *ctx = to_p8_i2c_occ(occ);
119*4882a593Smuzhiyun 	struct i2c_client *client = ctx->client;
120*4882a593Smuzhiyun 	struct occ_response *resp = &occ->resp;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	start = jiffies;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	/* set sram address for command */
125*4882a593Smuzhiyun 	rc = p8_i2c_occ_putscom_u32(client, OCB_ADDR, OCC_SRAM_ADDR_CMD, 0);
126*4882a593Smuzhiyun 	if (rc)
127*4882a593Smuzhiyun 		return rc;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	/* write command (expected to already be BE), we need bus-endian... */
130*4882a593Smuzhiyun 	rc = p8_i2c_occ_putscom_be(client, OCB_DATA3, cmd);
131*4882a593Smuzhiyun 	if (rc)
132*4882a593Smuzhiyun 		return rc;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* trigger OCC attention */
135*4882a593Smuzhiyun 	rc = p8_i2c_occ_putscom_u32(client, OCB_DATA1, OCC_DATA_ATTN, 0);
136*4882a593Smuzhiyun 	if (rc)
137*4882a593Smuzhiyun 		return rc;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	do {
140*4882a593Smuzhiyun 		/* set sram address for response */
141*4882a593Smuzhiyun 		rc = p8_i2c_occ_putscom_u32(client, OCB_ADDR,
142*4882a593Smuzhiyun 					    OCC_SRAM_ADDR_RESP, 0);
143*4882a593Smuzhiyun 		if (rc)
144*4882a593Smuzhiyun 			return rc;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 		rc = p8_i2c_occ_getscom(client, OCB_DATA3, (u8 *)resp);
147*4882a593Smuzhiyun 		if (rc)
148*4882a593Smuzhiyun 			return rc;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 		/* wait for OCC */
151*4882a593Smuzhiyun 		if (resp->return_status == OCC_RESP_CMD_IN_PRG) {
152*4882a593Smuzhiyun 			rc = -EALREADY;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 			if (time_after(jiffies, start + timeout))
155*4882a593Smuzhiyun 				break;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 			set_current_state(TASK_INTERRUPTIBLE);
158*4882a593Smuzhiyun 			schedule_timeout(wait_time);
159*4882a593Smuzhiyun 		}
160*4882a593Smuzhiyun 	} while (rc);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* check the OCC response */
163*4882a593Smuzhiyun 	switch (resp->return_status) {
164*4882a593Smuzhiyun 	case OCC_RESP_CMD_IN_PRG:
165*4882a593Smuzhiyun 		rc = -ETIMEDOUT;
166*4882a593Smuzhiyun 		break;
167*4882a593Smuzhiyun 	case OCC_RESP_SUCCESS:
168*4882a593Smuzhiyun 		rc = 0;
169*4882a593Smuzhiyun 		break;
170*4882a593Smuzhiyun 	case OCC_RESP_CMD_INVAL:
171*4882a593Smuzhiyun 	case OCC_RESP_CMD_LEN_INVAL:
172*4882a593Smuzhiyun 	case OCC_RESP_DATA_INVAL:
173*4882a593Smuzhiyun 	case OCC_RESP_CHKSUM_ERR:
174*4882a593Smuzhiyun 		rc = -EINVAL;
175*4882a593Smuzhiyun 		break;
176*4882a593Smuzhiyun 	case OCC_RESP_INT_ERR:
177*4882a593Smuzhiyun 	case OCC_RESP_BAD_STATE:
178*4882a593Smuzhiyun 	case OCC_RESP_CRIT_EXCEPT:
179*4882a593Smuzhiyun 	case OCC_RESP_CRIT_INIT:
180*4882a593Smuzhiyun 	case OCC_RESP_CRIT_WATCHDOG:
181*4882a593Smuzhiyun 	case OCC_RESP_CRIT_OCB:
182*4882a593Smuzhiyun 	case OCC_RESP_CRIT_HW:
183*4882a593Smuzhiyun 		rc = -EREMOTEIO;
184*4882a593Smuzhiyun 		break;
185*4882a593Smuzhiyun 	default:
186*4882a593Smuzhiyun 		rc = -EPROTO;
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if (rc < 0)
190*4882a593Smuzhiyun 		return rc;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	data_length = get_unaligned_be16(&resp->data_length);
193*4882a593Smuzhiyun 	if (data_length > OCC_RESP_DATA_BYTES)
194*4882a593Smuzhiyun 		return -EMSGSIZE;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/* fetch the rest of the response data */
197*4882a593Smuzhiyun 	for (i = 8; i < data_length + 7; i += 8) {
198*4882a593Smuzhiyun 		rc = p8_i2c_occ_getscom(client, OCB_DATA3, ((u8 *)resp) + i);
199*4882a593Smuzhiyun 		if (rc)
200*4882a593Smuzhiyun 			return rc;
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
p8_i2c_occ_probe(struct i2c_client * client)206*4882a593Smuzhiyun static int p8_i2c_occ_probe(struct i2c_client *client)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	struct occ *occ;
209*4882a593Smuzhiyun 	struct p8_i2c_occ *ctx = devm_kzalloc(&client->dev, sizeof(*ctx),
210*4882a593Smuzhiyun 					      GFP_KERNEL);
211*4882a593Smuzhiyun 	if (!ctx)
212*4882a593Smuzhiyun 		return -ENOMEM;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	ctx->client = client;
215*4882a593Smuzhiyun 	occ = &ctx->occ;
216*4882a593Smuzhiyun 	occ->bus_dev = &client->dev;
217*4882a593Smuzhiyun 	dev_set_drvdata(&client->dev, occ);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	occ->powr_sample_time_us = 250;
220*4882a593Smuzhiyun 	occ->poll_cmd_data = 0x10;		/* P8 OCC poll data */
221*4882a593Smuzhiyun 	occ->send_cmd = p8_i2c_occ_send_cmd;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	return occ_setup(occ, "p8_occ");
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
p8_i2c_occ_remove(struct i2c_client * client)226*4882a593Smuzhiyun static int p8_i2c_occ_remove(struct i2c_client *client)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	struct occ *occ = dev_get_drvdata(&client->dev);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	occ_shutdown(occ);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	return 0;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static const struct of_device_id p8_i2c_occ_of_match[] = {
236*4882a593Smuzhiyun 	{ .compatible = "ibm,p8-occ-hwmon" },
237*4882a593Smuzhiyun 	{}
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, p8_i2c_occ_of_match);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun static struct i2c_driver p8_i2c_occ_driver = {
242*4882a593Smuzhiyun 	.class = I2C_CLASS_HWMON,
243*4882a593Smuzhiyun 	.driver = {
244*4882a593Smuzhiyun 		.name = "occ-hwmon",
245*4882a593Smuzhiyun 		.of_match_table = p8_i2c_occ_of_match,
246*4882a593Smuzhiyun 	},
247*4882a593Smuzhiyun 	.probe_new = p8_i2c_occ_probe,
248*4882a593Smuzhiyun 	.remove = p8_i2c_occ_remove,
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun module_i2c_driver(p8_i2c_occ_driver);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun MODULE_AUTHOR("Eddie James <eajames@linux.ibm.com>");
254*4882a593Smuzhiyun MODULE_DESCRIPTION("BMC P8 OCC hwmon driver");
255*4882a593Smuzhiyun MODULE_LICENSE("GPL");
256