1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * nct7904.c - driver for Nuvoton NCT7904D.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2015 Kontron
6*4882a593Smuzhiyun * Author: Vadim V. Vlasov <vvlasov@dev.rtsoft.ru>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (c) 2019 Advantech
9*4882a593Smuzhiyun * Author: Amy.Shih <amy.shih@advantech.com.tw>
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Copyright (c) 2020 Advantech
12*4882a593Smuzhiyun * Author: Yuechao Zhao <yuechao.zhao@advantech.com.cn>
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * Supports the following chips:
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * Chip #vin #fan #pwm #temp #dts chip ID
17*4882a593Smuzhiyun * nct7904d 20 12 4 5 8 0xc5
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/device.h>
22*4882a593Smuzhiyun #include <linux/init.h>
23*4882a593Smuzhiyun #include <linux/i2c.h>
24*4882a593Smuzhiyun #include <linux/mutex.h>
25*4882a593Smuzhiyun #include <linux/hwmon.h>
26*4882a593Smuzhiyun #include <linux/watchdog.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define VENDOR_ID_REG 0x7A /* Any bank */
29*4882a593Smuzhiyun #define NUVOTON_ID 0x50
30*4882a593Smuzhiyun #define CHIP_ID_REG 0x7B /* Any bank */
31*4882a593Smuzhiyun #define NCT7904_ID 0xC5
32*4882a593Smuzhiyun #define DEVICE_ID_REG 0x7C /* Any bank */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define BANK_SEL_REG 0xFF
35*4882a593Smuzhiyun #define BANK_0 0x00
36*4882a593Smuzhiyun #define BANK_1 0x01
37*4882a593Smuzhiyun #define BANK_2 0x02
38*4882a593Smuzhiyun #define BANK_3 0x03
39*4882a593Smuzhiyun #define BANK_4 0x04
40*4882a593Smuzhiyun #define BANK_MAX 0x04
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define FANIN_MAX 12 /* Counted from 1 */
43*4882a593Smuzhiyun #define VSEN_MAX 21 /* VSEN1..14, 3VDD, VBAT, V3VSB,
44*4882a593Smuzhiyun LTD (not a voltage), VSEN17..19 */
45*4882a593Smuzhiyun #define FANCTL_MAX 4 /* Counted from 1 */
46*4882a593Smuzhiyun #define TCPU_MAX 8 /* Counted from 1 */
47*4882a593Smuzhiyun #define TEMP_MAX 4 /* Counted from 1 */
48*4882a593Smuzhiyun #define SMI_STS_MAX 10 /* Counted from 1 */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define VT_ADC_CTRL0_REG 0x20 /* Bank 0 */
51*4882a593Smuzhiyun #define VT_ADC_CTRL1_REG 0x21 /* Bank 0 */
52*4882a593Smuzhiyun #define VT_ADC_CTRL2_REG 0x22 /* Bank 0 */
53*4882a593Smuzhiyun #define FANIN_CTRL0_REG 0x24
54*4882a593Smuzhiyun #define FANIN_CTRL1_REG 0x25
55*4882a593Smuzhiyun #define DTS_T_CTRL0_REG 0x26
56*4882a593Smuzhiyun #define DTS_T_CTRL1_REG 0x27
57*4882a593Smuzhiyun #define VT_ADC_MD_REG 0x2E
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define VSEN1_HV_LL_REG 0x02 /* Bank 1; 2 regs (HV/LV) per sensor */
60*4882a593Smuzhiyun #define VSEN1_LV_LL_REG 0x03 /* Bank 1; 2 regs (HV/LV) per sensor */
61*4882a593Smuzhiyun #define VSEN1_HV_HL_REG 0x00 /* Bank 1; 2 regs (HV/LV) per sensor */
62*4882a593Smuzhiyun #define VSEN1_LV_HL_REG 0x01 /* Bank 1; 2 regs (HV/LV) per sensor */
63*4882a593Smuzhiyun #define SMI_STS1_REG 0xC1 /* Bank 0; SMI Status Register */
64*4882a593Smuzhiyun #define SMI_STS3_REG 0xC3 /* Bank 0; SMI Status Register */
65*4882a593Smuzhiyun #define SMI_STS5_REG 0xC5 /* Bank 0; SMI Status Register */
66*4882a593Smuzhiyun #define SMI_STS7_REG 0xC7 /* Bank 0; SMI Status Register */
67*4882a593Smuzhiyun #define SMI_STS8_REG 0xC8 /* Bank 0; SMI Status Register */
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define VSEN1_HV_REG 0x40 /* Bank 0; 2 regs (HV/LV) per sensor */
70*4882a593Smuzhiyun #define TEMP_CH1_HV_REG 0x42 /* Bank 0; same as VSEN2_HV */
71*4882a593Smuzhiyun #define LTD_HV_REG 0x62 /* Bank 0; 2 regs in VSEN range */
72*4882a593Smuzhiyun #define LTD_HV_HL_REG 0x44 /* Bank 1; 1 reg for LTD */
73*4882a593Smuzhiyun #define LTD_LV_HL_REG 0x45 /* Bank 1; 1 reg for LTD */
74*4882a593Smuzhiyun #define LTD_HV_LL_REG 0x46 /* Bank 1; 1 reg for LTD */
75*4882a593Smuzhiyun #define LTD_LV_LL_REG 0x47 /* Bank 1; 1 reg for LTD */
76*4882a593Smuzhiyun #define TEMP_CH1_CH_REG 0x05 /* Bank 1; 1 reg for LTD */
77*4882a593Smuzhiyun #define TEMP_CH1_W_REG 0x06 /* Bank 1; 1 reg for LTD */
78*4882a593Smuzhiyun #define TEMP_CH1_WH_REG 0x07 /* Bank 1; 1 reg for LTD */
79*4882a593Smuzhiyun #define TEMP_CH1_C_REG 0x04 /* Bank 1; 1 reg per sensor */
80*4882a593Smuzhiyun #define DTS_T_CPU1_C_REG 0x90 /* Bank 1; 1 reg per sensor */
81*4882a593Smuzhiyun #define DTS_T_CPU1_CH_REG 0x91 /* Bank 1; 1 reg per sensor */
82*4882a593Smuzhiyun #define DTS_T_CPU1_W_REG 0x92 /* Bank 1; 1 reg per sensor */
83*4882a593Smuzhiyun #define DTS_T_CPU1_WH_REG 0x93 /* Bank 1; 1 reg per sensor */
84*4882a593Smuzhiyun #define FANIN1_HV_REG 0x80 /* Bank 0; 2 regs (HV/LV) per sensor */
85*4882a593Smuzhiyun #define FANIN1_HV_HL_REG 0x60 /* Bank 1; 2 regs (HV/LV) per sensor */
86*4882a593Smuzhiyun #define FANIN1_LV_HL_REG 0x61 /* Bank 1; 2 regs (HV/LV) per sensor */
87*4882a593Smuzhiyun #define T_CPU1_HV_REG 0xA0 /* Bank 0; 2 regs (HV/LV) per sensor */
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define PRTS_REG 0x03 /* Bank 2 */
90*4882a593Smuzhiyun #define PFE_REG 0x00 /* Bank 2; PECI Function Enable */
91*4882a593Smuzhiyun #define TSI_CTRL_REG 0x50 /* Bank 2; TSI Control Register */
92*4882a593Smuzhiyun #define FANCTL1_FMR_REG 0x00 /* Bank 3; 1 reg per channel */
93*4882a593Smuzhiyun #define FANCTL1_OUT_REG 0x10 /* Bank 3; 1 reg per channel */
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define WDT_LOCK_REG 0xE0 /* W/O Lock Watchdog Register */
96*4882a593Smuzhiyun #define WDT_EN_REG 0xE1 /* R/O Watchdog Enable Register */
97*4882a593Smuzhiyun #define WDT_STS_REG 0xE2 /* R/O Watchdog Status Register */
98*4882a593Smuzhiyun #define WDT_TIMER_REG 0xE3 /* R/W Watchdog Timer Register */
99*4882a593Smuzhiyun #define WDT_SOFT_EN 0x55 /* Enable soft watchdog timer */
100*4882a593Smuzhiyun #define WDT_SOFT_DIS 0xAA /* Disable soft watchdog timer */
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define VOLT_MONITOR_MODE 0x0
103*4882a593Smuzhiyun #define THERMAL_DIODE_MODE 0x1
104*4882a593Smuzhiyun #define THERMISTOR_MODE 0x3
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define ENABLE_TSI BIT(1)
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define WATCHDOG_TIMEOUT 1 /* 1 minute default timeout */
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /*The timeout range is 1-255 minutes*/
111*4882a593Smuzhiyun #define MIN_TIMEOUT (1 * 60)
112*4882a593Smuzhiyun #define MAX_TIMEOUT (255 * 60)
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun static int timeout;
115*4882a593Smuzhiyun module_param(timeout, int, 0);
116*4882a593Smuzhiyun MODULE_PARM_DESC(timeout, "Watchdog timeout in minutes. 1 <= timeout <= 255, default="
117*4882a593Smuzhiyun __MODULE_STRING(WATCHDOG_TIMEOUT) ".");
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static bool nowayout = WATCHDOG_NOWAYOUT;
120*4882a593Smuzhiyun module_param(nowayout, bool, 0);
121*4882a593Smuzhiyun MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
122*4882a593Smuzhiyun __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static const unsigned short normal_i2c[] = {
125*4882a593Smuzhiyun 0x2d, 0x2e, I2C_CLIENT_END
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun struct nct7904_data {
129*4882a593Smuzhiyun struct i2c_client *client;
130*4882a593Smuzhiyun struct watchdog_device wdt;
131*4882a593Smuzhiyun struct mutex bank_lock;
132*4882a593Smuzhiyun int bank_sel;
133*4882a593Smuzhiyun u32 fanin_mask;
134*4882a593Smuzhiyun u32 vsen_mask;
135*4882a593Smuzhiyun u32 tcpu_mask;
136*4882a593Smuzhiyun u8 fan_mode[FANCTL_MAX];
137*4882a593Smuzhiyun u8 enable_dts;
138*4882a593Smuzhiyun u8 has_dts;
139*4882a593Smuzhiyun u8 temp_mode; /* 0: TR mode, 1: TD mode */
140*4882a593Smuzhiyun u8 fan_alarm[2];
141*4882a593Smuzhiyun u8 vsen_alarm[3];
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Access functions */
nct7904_bank_lock(struct nct7904_data * data,unsigned int bank)145*4882a593Smuzhiyun static int nct7904_bank_lock(struct nct7904_data *data, unsigned int bank)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun int ret;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun mutex_lock(&data->bank_lock);
150*4882a593Smuzhiyun if (data->bank_sel == bank)
151*4882a593Smuzhiyun return 0;
152*4882a593Smuzhiyun ret = i2c_smbus_write_byte_data(data->client, BANK_SEL_REG, bank);
153*4882a593Smuzhiyun if (ret == 0)
154*4882a593Smuzhiyun data->bank_sel = bank;
155*4882a593Smuzhiyun else
156*4882a593Smuzhiyun data->bank_sel = -1;
157*4882a593Smuzhiyun return ret;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
nct7904_bank_release(struct nct7904_data * data)160*4882a593Smuzhiyun static inline void nct7904_bank_release(struct nct7904_data *data)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun mutex_unlock(&data->bank_lock);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* Read 1-byte register. Returns unsigned reg or -ERRNO on error. */
nct7904_read_reg(struct nct7904_data * data,unsigned int bank,unsigned int reg)166*4882a593Smuzhiyun static int nct7904_read_reg(struct nct7904_data *data,
167*4882a593Smuzhiyun unsigned int bank, unsigned int reg)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun struct i2c_client *client = data->client;
170*4882a593Smuzhiyun int ret;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun ret = nct7904_bank_lock(data, bank);
173*4882a593Smuzhiyun if (ret == 0)
174*4882a593Smuzhiyun ret = i2c_smbus_read_byte_data(client, reg);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun nct7904_bank_release(data);
177*4882a593Smuzhiyun return ret;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /*
181*4882a593Smuzhiyun * Read 2-byte register. Returns register in big-endian format or
182*4882a593Smuzhiyun * -ERRNO on error.
183*4882a593Smuzhiyun */
nct7904_read_reg16(struct nct7904_data * data,unsigned int bank,unsigned int reg)184*4882a593Smuzhiyun static int nct7904_read_reg16(struct nct7904_data *data,
185*4882a593Smuzhiyun unsigned int bank, unsigned int reg)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun struct i2c_client *client = data->client;
188*4882a593Smuzhiyun int ret, hi;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun ret = nct7904_bank_lock(data, bank);
191*4882a593Smuzhiyun if (ret == 0) {
192*4882a593Smuzhiyun ret = i2c_smbus_read_byte_data(client, reg);
193*4882a593Smuzhiyun if (ret >= 0) {
194*4882a593Smuzhiyun hi = ret;
195*4882a593Smuzhiyun ret = i2c_smbus_read_byte_data(client, reg + 1);
196*4882a593Smuzhiyun if (ret >= 0)
197*4882a593Smuzhiyun ret |= hi << 8;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun nct7904_bank_release(data);
202*4882a593Smuzhiyun return ret;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* Write 1-byte register. Returns 0 or -ERRNO on error. */
nct7904_write_reg(struct nct7904_data * data,unsigned int bank,unsigned int reg,u8 val)206*4882a593Smuzhiyun static int nct7904_write_reg(struct nct7904_data *data,
207*4882a593Smuzhiyun unsigned int bank, unsigned int reg, u8 val)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct i2c_client *client = data->client;
210*4882a593Smuzhiyun int ret;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun ret = nct7904_bank_lock(data, bank);
213*4882a593Smuzhiyun if (ret == 0)
214*4882a593Smuzhiyun ret = i2c_smbus_write_byte_data(client, reg, val);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun nct7904_bank_release(data);
217*4882a593Smuzhiyun return ret;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
nct7904_read_fan(struct device * dev,u32 attr,int channel,long * val)220*4882a593Smuzhiyun static int nct7904_read_fan(struct device *dev, u32 attr, int channel,
221*4882a593Smuzhiyun long *val)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun struct nct7904_data *data = dev_get_drvdata(dev);
224*4882a593Smuzhiyun unsigned int cnt, rpm;
225*4882a593Smuzhiyun int ret;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun switch (attr) {
228*4882a593Smuzhiyun case hwmon_fan_input:
229*4882a593Smuzhiyun ret = nct7904_read_reg16(data, BANK_0,
230*4882a593Smuzhiyun FANIN1_HV_REG + channel * 2);
231*4882a593Smuzhiyun if (ret < 0)
232*4882a593Smuzhiyun return ret;
233*4882a593Smuzhiyun cnt = ((ret & 0xff00) >> 3) | (ret & 0x1f);
234*4882a593Smuzhiyun if (cnt == 0 || cnt == 0x1fff)
235*4882a593Smuzhiyun rpm = 0;
236*4882a593Smuzhiyun else
237*4882a593Smuzhiyun rpm = 1350000 / cnt;
238*4882a593Smuzhiyun *val = rpm;
239*4882a593Smuzhiyun return 0;
240*4882a593Smuzhiyun case hwmon_fan_min:
241*4882a593Smuzhiyun ret = nct7904_read_reg16(data, BANK_1,
242*4882a593Smuzhiyun FANIN1_HV_HL_REG + channel * 2);
243*4882a593Smuzhiyun if (ret < 0)
244*4882a593Smuzhiyun return ret;
245*4882a593Smuzhiyun cnt = ((ret & 0xff00) >> 3) | (ret & 0x1f);
246*4882a593Smuzhiyun if (cnt == 0 || cnt == 0x1fff)
247*4882a593Smuzhiyun rpm = 0;
248*4882a593Smuzhiyun else
249*4882a593Smuzhiyun rpm = 1350000 / cnt;
250*4882a593Smuzhiyun *val = rpm;
251*4882a593Smuzhiyun return 0;
252*4882a593Smuzhiyun case hwmon_fan_alarm:
253*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_0,
254*4882a593Smuzhiyun SMI_STS5_REG + (channel >> 3));
255*4882a593Smuzhiyun if (ret < 0)
256*4882a593Smuzhiyun return ret;
257*4882a593Smuzhiyun if (!data->fan_alarm[channel >> 3])
258*4882a593Smuzhiyun data->fan_alarm[channel >> 3] = ret & 0xff;
259*4882a593Smuzhiyun else
260*4882a593Smuzhiyun /* If there is new alarm showing up */
261*4882a593Smuzhiyun data->fan_alarm[channel >> 3] |= (ret & 0xff);
262*4882a593Smuzhiyun *val = (data->fan_alarm[channel >> 3] >> (channel & 0x07)) & 1;
263*4882a593Smuzhiyun /* Needs to clean the alarm if alarm existing */
264*4882a593Smuzhiyun if (*val)
265*4882a593Smuzhiyun data->fan_alarm[channel >> 3] ^= 1 << (channel & 0x07);
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun default:
268*4882a593Smuzhiyun return -EOPNOTSUPP;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
nct7904_fan_is_visible(const void * _data,u32 attr,int channel)272*4882a593Smuzhiyun static umode_t nct7904_fan_is_visible(const void *_data, u32 attr, int channel)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun const struct nct7904_data *data = _data;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun switch (attr) {
277*4882a593Smuzhiyun case hwmon_fan_input:
278*4882a593Smuzhiyun case hwmon_fan_alarm:
279*4882a593Smuzhiyun if (data->fanin_mask & (1 << channel))
280*4882a593Smuzhiyun return 0444;
281*4882a593Smuzhiyun break;
282*4882a593Smuzhiyun case hwmon_fan_min:
283*4882a593Smuzhiyun if (data->fanin_mask & (1 << channel))
284*4882a593Smuzhiyun return 0644;
285*4882a593Smuzhiyun break;
286*4882a593Smuzhiyun default:
287*4882a593Smuzhiyun break;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun return 0;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static u8 nct7904_chan_to_index[] = {
294*4882a593Smuzhiyun 0, /* Not used */
295*4882a593Smuzhiyun 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15,
296*4882a593Smuzhiyun 18, 19, 20, 16
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun
nct7904_read_in(struct device * dev,u32 attr,int channel,long * val)299*4882a593Smuzhiyun static int nct7904_read_in(struct device *dev, u32 attr, int channel,
300*4882a593Smuzhiyun long *val)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct nct7904_data *data = dev_get_drvdata(dev);
303*4882a593Smuzhiyun int ret, volt, index;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun index = nct7904_chan_to_index[channel];
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun switch (attr) {
308*4882a593Smuzhiyun case hwmon_in_input:
309*4882a593Smuzhiyun ret = nct7904_read_reg16(data, BANK_0,
310*4882a593Smuzhiyun VSEN1_HV_REG + index * 2);
311*4882a593Smuzhiyun if (ret < 0)
312*4882a593Smuzhiyun return ret;
313*4882a593Smuzhiyun volt = ((ret & 0xff00) >> 5) | (ret & 0x7);
314*4882a593Smuzhiyun if (index < 14)
315*4882a593Smuzhiyun volt *= 2; /* 0.002V scale */
316*4882a593Smuzhiyun else
317*4882a593Smuzhiyun volt *= 6; /* 0.006V scale */
318*4882a593Smuzhiyun *val = volt;
319*4882a593Smuzhiyun return 0;
320*4882a593Smuzhiyun case hwmon_in_min:
321*4882a593Smuzhiyun ret = nct7904_read_reg16(data, BANK_1,
322*4882a593Smuzhiyun VSEN1_HV_LL_REG + index * 4);
323*4882a593Smuzhiyun if (ret < 0)
324*4882a593Smuzhiyun return ret;
325*4882a593Smuzhiyun volt = ((ret & 0xff00) >> 5) | (ret & 0x7);
326*4882a593Smuzhiyun if (index < 14)
327*4882a593Smuzhiyun volt *= 2; /* 0.002V scale */
328*4882a593Smuzhiyun else
329*4882a593Smuzhiyun volt *= 6; /* 0.006V scale */
330*4882a593Smuzhiyun *val = volt;
331*4882a593Smuzhiyun return 0;
332*4882a593Smuzhiyun case hwmon_in_max:
333*4882a593Smuzhiyun ret = nct7904_read_reg16(data, BANK_1,
334*4882a593Smuzhiyun VSEN1_HV_HL_REG + index * 4);
335*4882a593Smuzhiyun if (ret < 0)
336*4882a593Smuzhiyun return ret;
337*4882a593Smuzhiyun volt = ((ret & 0xff00) >> 5) | (ret & 0x7);
338*4882a593Smuzhiyun if (index < 14)
339*4882a593Smuzhiyun volt *= 2; /* 0.002V scale */
340*4882a593Smuzhiyun else
341*4882a593Smuzhiyun volt *= 6; /* 0.006V scale */
342*4882a593Smuzhiyun *val = volt;
343*4882a593Smuzhiyun return 0;
344*4882a593Smuzhiyun case hwmon_in_alarm:
345*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_0,
346*4882a593Smuzhiyun SMI_STS1_REG + (index >> 3));
347*4882a593Smuzhiyun if (ret < 0)
348*4882a593Smuzhiyun return ret;
349*4882a593Smuzhiyun if (!data->vsen_alarm[index >> 3])
350*4882a593Smuzhiyun data->vsen_alarm[index >> 3] = ret & 0xff;
351*4882a593Smuzhiyun else
352*4882a593Smuzhiyun /* If there is new alarm showing up */
353*4882a593Smuzhiyun data->vsen_alarm[index >> 3] |= (ret & 0xff);
354*4882a593Smuzhiyun *val = (data->vsen_alarm[index >> 3] >> (index & 0x07)) & 1;
355*4882a593Smuzhiyun /* Needs to clean the alarm if alarm existing */
356*4882a593Smuzhiyun if (*val)
357*4882a593Smuzhiyun data->vsen_alarm[index >> 3] ^= 1 << (index & 0x07);
358*4882a593Smuzhiyun return 0;
359*4882a593Smuzhiyun default:
360*4882a593Smuzhiyun return -EOPNOTSUPP;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
nct7904_in_is_visible(const void * _data,u32 attr,int channel)364*4882a593Smuzhiyun static umode_t nct7904_in_is_visible(const void *_data, u32 attr, int channel)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun const struct nct7904_data *data = _data;
367*4882a593Smuzhiyun int index = nct7904_chan_to_index[channel];
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun switch (attr) {
370*4882a593Smuzhiyun case hwmon_in_input:
371*4882a593Smuzhiyun case hwmon_in_alarm:
372*4882a593Smuzhiyun if (channel > 0 && (data->vsen_mask & BIT(index)))
373*4882a593Smuzhiyun return 0444;
374*4882a593Smuzhiyun break;
375*4882a593Smuzhiyun case hwmon_in_min:
376*4882a593Smuzhiyun case hwmon_in_max:
377*4882a593Smuzhiyun if (channel > 0 && (data->vsen_mask & BIT(index)))
378*4882a593Smuzhiyun return 0644;
379*4882a593Smuzhiyun break;
380*4882a593Smuzhiyun default:
381*4882a593Smuzhiyun break;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun return 0;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
nct7904_read_temp(struct device * dev,u32 attr,int channel,long * val)387*4882a593Smuzhiyun static int nct7904_read_temp(struct device *dev, u32 attr, int channel,
388*4882a593Smuzhiyun long *val)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun struct nct7904_data *data = dev_get_drvdata(dev);
391*4882a593Smuzhiyun int ret, temp;
392*4882a593Smuzhiyun unsigned int reg1, reg2, reg3;
393*4882a593Smuzhiyun s8 temps;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun switch (attr) {
396*4882a593Smuzhiyun case hwmon_temp_input:
397*4882a593Smuzhiyun if (channel == 4)
398*4882a593Smuzhiyun ret = nct7904_read_reg16(data, BANK_0, LTD_HV_REG);
399*4882a593Smuzhiyun else if (channel < 5)
400*4882a593Smuzhiyun ret = nct7904_read_reg16(data, BANK_0,
401*4882a593Smuzhiyun TEMP_CH1_HV_REG + channel * 4);
402*4882a593Smuzhiyun else
403*4882a593Smuzhiyun ret = nct7904_read_reg16(data, BANK_0,
404*4882a593Smuzhiyun T_CPU1_HV_REG + (channel - 5)
405*4882a593Smuzhiyun * 2);
406*4882a593Smuzhiyun if (ret < 0)
407*4882a593Smuzhiyun return ret;
408*4882a593Smuzhiyun temp = ((ret & 0xff00) >> 5) | (ret & 0x7);
409*4882a593Smuzhiyun *val = sign_extend32(temp, 10) * 125;
410*4882a593Smuzhiyun return 0;
411*4882a593Smuzhiyun case hwmon_temp_alarm:
412*4882a593Smuzhiyun if (channel == 4) {
413*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_0,
414*4882a593Smuzhiyun SMI_STS3_REG);
415*4882a593Smuzhiyun if (ret < 0)
416*4882a593Smuzhiyun return ret;
417*4882a593Smuzhiyun *val = (ret >> 1) & 1;
418*4882a593Smuzhiyun } else if (channel < 4) {
419*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_0,
420*4882a593Smuzhiyun SMI_STS1_REG);
421*4882a593Smuzhiyun if (ret < 0)
422*4882a593Smuzhiyun return ret;
423*4882a593Smuzhiyun *val = (ret >> (((channel * 2) + 1) & 0x07)) & 1;
424*4882a593Smuzhiyun } else {
425*4882a593Smuzhiyun if ((channel - 5) < 4) {
426*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_0,
427*4882a593Smuzhiyun SMI_STS7_REG +
428*4882a593Smuzhiyun ((channel - 5) >> 3));
429*4882a593Smuzhiyun if (ret < 0)
430*4882a593Smuzhiyun return ret;
431*4882a593Smuzhiyun *val = (ret >> ((channel - 5) & 0x07)) & 1;
432*4882a593Smuzhiyun } else {
433*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_0,
434*4882a593Smuzhiyun SMI_STS8_REG +
435*4882a593Smuzhiyun ((channel - 5) >> 3));
436*4882a593Smuzhiyun if (ret < 0)
437*4882a593Smuzhiyun return ret;
438*4882a593Smuzhiyun *val = (ret >> (((channel - 5) & 0x07) - 4))
439*4882a593Smuzhiyun & 1;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun return 0;
443*4882a593Smuzhiyun case hwmon_temp_type:
444*4882a593Smuzhiyun if (channel < 5) {
445*4882a593Smuzhiyun if ((data->tcpu_mask >> channel) & 0x01) {
446*4882a593Smuzhiyun if ((data->temp_mode >> channel) & 0x01)
447*4882a593Smuzhiyun *val = 3; /* TD */
448*4882a593Smuzhiyun else
449*4882a593Smuzhiyun *val = 4; /* TR */
450*4882a593Smuzhiyun } else {
451*4882a593Smuzhiyun *val = 0;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun } else {
454*4882a593Smuzhiyun if ((data->has_dts >> (channel - 5)) & 0x01) {
455*4882a593Smuzhiyun if (data->enable_dts & ENABLE_TSI)
456*4882a593Smuzhiyun *val = 5; /* TSI */
457*4882a593Smuzhiyun else
458*4882a593Smuzhiyun *val = 6; /* PECI */
459*4882a593Smuzhiyun } else {
460*4882a593Smuzhiyun *val = 0;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun return 0;
464*4882a593Smuzhiyun case hwmon_temp_max:
465*4882a593Smuzhiyun reg1 = LTD_HV_LL_REG;
466*4882a593Smuzhiyun reg2 = TEMP_CH1_W_REG;
467*4882a593Smuzhiyun reg3 = DTS_T_CPU1_W_REG;
468*4882a593Smuzhiyun break;
469*4882a593Smuzhiyun case hwmon_temp_max_hyst:
470*4882a593Smuzhiyun reg1 = LTD_LV_LL_REG;
471*4882a593Smuzhiyun reg2 = TEMP_CH1_WH_REG;
472*4882a593Smuzhiyun reg3 = DTS_T_CPU1_WH_REG;
473*4882a593Smuzhiyun break;
474*4882a593Smuzhiyun case hwmon_temp_crit:
475*4882a593Smuzhiyun reg1 = LTD_HV_HL_REG;
476*4882a593Smuzhiyun reg2 = TEMP_CH1_C_REG;
477*4882a593Smuzhiyun reg3 = DTS_T_CPU1_C_REG;
478*4882a593Smuzhiyun break;
479*4882a593Smuzhiyun case hwmon_temp_crit_hyst:
480*4882a593Smuzhiyun reg1 = LTD_LV_HL_REG;
481*4882a593Smuzhiyun reg2 = TEMP_CH1_CH_REG;
482*4882a593Smuzhiyun reg3 = DTS_T_CPU1_CH_REG;
483*4882a593Smuzhiyun break;
484*4882a593Smuzhiyun default:
485*4882a593Smuzhiyun return -EOPNOTSUPP;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun if (channel == 4)
489*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_1, reg1);
490*4882a593Smuzhiyun else if (channel < 5)
491*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_1,
492*4882a593Smuzhiyun reg2 + channel * 8);
493*4882a593Smuzhiyun else
494*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_1,
495*4882a593Smuzhiyun reg3 + (channel - 5) * 4);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun if (ret < 0)
498*4882a593Smuzhiyun return ret;
499*4882a593Smuzhiyun temps = ret;
500*4882a593Smuzhiyun *val = temps * 1000;
501*4882a593Smuzhiyun return 0;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
nct7904_temp_is_visible(const void * _data,u32 attr,int channel)504*4882a593Smuzhiyun static umode_t nct7904_temp_is_visible(const void *_data, u32 attr, int channel)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun const struct nct7904_data *data = _data;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun switch (attr) {
509*4882a593Smuzhiyun case hwmon_temp_input:
510*4882a593Smuzhiyun case hwmon_temp_alarm:
511*4882a593Smuzhiyun case hwmon_temp_type:
512*4882a593Smuzhiyun if (channel < 5) {
513*4882a593Smuzhiyun if (data->tcpu_mask & BIT(channel))
514*4882a593Smuzhiyun return 0444;
515*4882a593Smuzhiyun } else {
516*4882a593Smuzhiyun if (data->has_dts & BIT(channel - 5))
517*4882a593Smuzhiyun return 0444;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun break;
520*4882a593Smuzhiyun case hwmon_temp_max:
521*4882a593Smuzhiyun case hwmon_temp_max_hyst:
522*4882a593Smuzhiyun case hwmon_temp_crit:
523*4882a593Smuzhiyun case hwmon_temp_crit_hyst:
524*4882a593Smuzhiyun if (channel < 5) {
525*4882a593Smuzhiyun if (data->tcpu_mask & BIT(channel))
526*4882a593Smuzhiyun return 0644;
527*4882a593Smuzhiyun } else {
528*4882a593Smuzhiyun if (data->has_dts & BIT(channel - 5))
529*4882a593Smuzhiyun return 0644;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun break;
532*4882a593Smuzhiyun default:
533*4882a593Smuzhiyun break;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun return 0;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
nct7904_read_pwm(struct device * dev,u32 attr,int channel,long * val)539*4882a593Smuzhiyun static int nct7904_read_pwm(struct device *dev, u32 attr, int channel,
540*4882a593Smuzhiyun long *val)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun struct nct7904_data *data = dev_get_drvdata(dev);
543*4882a593Smuzhiyun int ret;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun switch (attr) {
546*4882a593Smuzhiyun case hwmon_pwm_input:
547*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_3, FANCTL1_OUT_REG + channel);
548*4882a593Smuzhiyun if (ret < 0)
549*4882a593Smuzhiyun return ret;
550*4882a593Smuzhiyun *val = ret;
551*4882a593Smuzhiyun return 0;
552*4882a593Smuzhiyun case hwmon_pwm_enable:
553*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_3, FANCTL1_FMR_REG + channel);
554*4882a593Smuzhiyun if (ret < 0)
555*4882a593Smuzhiyun return ret;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun *val = ret ? 2 : 1;
558*4882a593Smuzhiyun return 0;
559*4882a593Smuzhiyun default:
560*4882a593Smuzhiyun return -EOPNOTSUPP;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
nct7904_write_temp(struct device * dev,u32 attr,int channel,long val)564*4882a593Smuzhiyun static int nct7904_write_temp(struct device *dev, u32 attr, int channel,
565*4882a593Smuzhiyun long val)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun struct nct7904_data *data = dev_get_drvdata(dev);
568*4882a593Smuzhiyun int ret;
569*4882a593Smuzhiyun unsigned int reg1, reg2, reg3;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun val = clamp_val(val / 1000, -128, 127);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun switch (attr) {
574*4882a593Smuzhiyun case hwmon_temp_max:
575*4882a593Smuzhiyun reg1 = LTD_HV_LL_REG;
576*4882a593Smuzhiyun reg2 = TEMP_CH1_W_REG;
577*4882a593Smuzhiyun reg3 = DTS_T_CPU1_W_REG;
578*4882a593Smuzhiyun break;
579*4882a593Smuzhiyun case hwmon_temp_max_hyst:
580*4882a593Smuzhiyun reg1 = LTD_LV_LL_REG;
581*4882a593Smuzhiyun reg2 = TEMP_CH1_WH_REG;
582*4882a593Smuzhiyun reg3 = DTS_T_CPU1_WH_REG;
583*4882a593Smuzhiyun break;
584*4882a593Smuzhiyun case hwmon_temp_crit:
585*4882a593Smuzhiyun reg1 = LTD_HV_HL_REG;
586*4882a593Smuzhiyun reg2 = TEMP_CH1_C_REG;
587*4882a593Smuzhiyun reg3 = DTS_T_CPU1_C_REG;
588*4882a593Smuzhiyun break;
589*4882a593Smuzhiyun case hwmon_temp_crit_hyst:
590*4882a593Smuzhiyun reg1 = LTD_LV_HL_REG;
591*4882a593Smuzhiyun reg2 = TEMP_CH1_CH_REG;
592*4882a593Smuzhiyun reg3 = DTS_T_CPU1_CH_REG;
593*4882a593Smuzhiyun break;
594*4882a593Smuzhiyun default:
595*4882a593Smuzhiyun return -EOPNOTSUPP;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun if (channel == 4)
598*4882a593Smuzhiyun ret = nct7904_write_reg(data, BANK_1, reg1, val);
599*4882a593Smuzhiyun else if (channel < 5)
600*4882a593Smuzhiyun ret = nct7904_write_reg(data, BANK_1,
601*4882a593Smuzhiyun reg2 + channel * 8, val);
602*4882a593Smuzhiyun else
603*4882a593Smuzhiyun ret = nct7904_write_reg(data, BANK_1,
604*4882a593Smuzhiyun reg3 + (channel - 5) * 4, val);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun return ret;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
nct7904_write_fan(struct device * dev,u32 attr,int channel,long val)609*4882a593Smuzhiyun static int nct7904_write_fan(struct device *dev, u32 attr, int channel,
610*4882a593Smuzhiyun long val)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun struct nct7904_data *data = dev_get_drvdata(dev);
613*4882a593Smuzhiyun int ret;
614*4882a593Smuzhiyun u8 tmp;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun switch (attr) {
617*4882a593Smuzhiyun case hwmon_fan_min:
618*4882a593Smuzhiyun if (val <= 0)
619*4882a593Smuzhiyun return -EINVAL;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun val = clamp_val(DIV_ROUND_CLOSEST(1350000, val), 1, 0x1fff);
622*4882a593Smuzhiyun tmp = (val >> 5) & 0xff;
623*4882a593Smuzhiyun ret = nct7904_write_reg(data, BANK_1,
624*4882a593Smuzhiyun FANIN1_HV_HL_REG + channel * 2, tmp);
625*4882a593Smuzhiyun if (ret < 0)
626*4882a593Smuzhiyun return ret;
627*4882a593Smuzhiyun tmp = val & 0x1f;
628*4882a593Smuzhiyun ret = nct7904_write_reg(data, BANK_1,
629*4882a593Smuzhiyun FANIN1_LV_HL_REG + channel * 2, tmp);
630*4882a593Smuzhiyun return ret;
631*4882a593Smuzhiyun default:
632*4882a593Smuzhiyun return -EOPNOTSUPP;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
nct7904_write_in(struct device * dev,u32 attr,int channel,long val)636*4882a593Smuzhiyun static int nct7904_write_in(struct device *dev, u32 attr, int channel,
637*4882a593Smuzhiyun long val)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun struct nct7904_data *data = dev_get_drvdata(dev);
640*4882a593Smuzhiyun int ret, index, tmp;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun index = nct7904_chan_to_index[channel];
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun if (index < 14)
645*4882a593Smuzhiyun val = val / 2; /* 0.002V scale */
646*4882a593Smuzhiyun else
647*4882a593Smuzhiyun val = val / 6; /* 0.006V scale */
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun val = clamp_val(val, 0, 0x7ff);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun switch (attr) {
652*4882a593Smuzhiyun case hwmon_in_min:
653*4882a593Smuzhiyun tmp = nct7904_read_reg(data, BANK_1,
654*4882a593Smuzhiyun VSEN1_LV_LL_REG + index * 4);
655*4882a593Smuzhiyun if (tmp < 0)
656*4882a593Smuzhiyun return tmp;
657*4882a593Smuzhiyun tmp &= ~0x7;
658*4882a593Smuzhiyun tmp |= val & 0x7;
659*4882a593Smuzhiyun ret = nct7904_write_reg(data, BANK_1,
660*4882a593Smuzhiyun VSEN1_LV_LL_REG + index * 4, tmp);
661*4882a593Smuzhiyun if (ret < 0)
662*4882a593Smuzhiyun return ret;
663*4882a593Smuzhiyun tmp = nct7904_read_reg(data, BANK_1,
664*4882a593Smuzhiyun VSEN1_HV_LL_REG + index * 4);
665*4882a593Smuzhiyun if (tmp < 0)
666*4882a593Smuzhiyun return tmp;
667*4882a593Smuzhiyun tmp = (val >> 3) & 0xff;
668*4882a593Smuzhiyun ret = nct7904_write_reg(data, BANK_1,
669*4882a593Smuzhiyun VSEN1_HV_LL_REG + index * 4, tmp);
670*4882a593Smuzhiyun return ret;
671*4882a593Smuzhiyun case hwmon_in_max:
672*4882a593Smuzhiyun tmp = nct7904_read_reg(data, BANK_1,
673*4882a593Smuzhiyun VSEN1_LV_HL_REG + index * 4);
674*4882a593Smuzhiyun if (tmp < 0)
675*4882a593Smuzhiyun return tmp;
676*4882a593Smuzhiyun tmp &= ~0x7;
677*4882a593Smuzhiyun tmp |= val & 0x7;
678*4882a593Smuzhiyun ret = nct7904_write_reg(data, BANK_1,
679*4882a593Smuzhiyun VSEN1_LV_HL_REG + index * 4, tmp);
680*4882a593Smuzhiyun if (ret < 0)
681*4882a593Smuzhiyun return ret;
682*4882a593Smuzhiyun tmp = nct7904_read_reg(data, BANK_1,
683*4882a593Smuzhiyun VSEN1_HV_HL_REG + index * 4);
684*4882a593Smuzhiyun if (tmp < 0)
685*4882a593Smuzhiyun return tmp;
686*4882a593Smuzhiyun tmp = (val >> 3) & 0xff;
687*4882a593Smuzhiyun ret = nct7904_write_reg(data, BANK_1,
688*4882a593Smuzhiyun VSEN1_HV_HL_REG + index * 4, tmp);
689*4882a593Smuzhiyun return ret;
690*4882a593Smuzhiyun default:
691*4882a593Smuzhiyun return -EOPNOTSUPP;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
nct7904_write_pwm(struct device * dev,u32 attr,int channel,long val)695*4882a593Smuzhiyun static int nct7904_write_pwm(struct device *dev, u32 attr, int channel,
696*4882a593Smuzhiyun long val)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun struct nct7904_data *data = dev_get_drvdata(dev);
699*4882a593Smuzhiyun int ret;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun switch (attr) {
702*4882a593Smuzhiyun case hwmon_pwm_input:
703*4882a593Smuzhiyun if (val < 0 || val > 255)
704*4882a593Smuzhiyun return -EINVAL;
705*4882a593Smuzhiyun ret = nct7904_write_reg(data, BANK_3, FANCTL1_OUT_REG + channel,
706*4882a593Smuzhiyun val);
707*4882a593Smuzhiyun return ret;
708*4882a593Smuzhiyun case hwmon_pwm_enable:
709*4882a593Smuzhiyun if (val < 1 || val > 2 ||
710*4882a593Smuzhiyun (val == 2 && !data->fan_mode[channel]))
711*4882a593Smuzhiyun return -EINVAL;
712*4882a593Smuzhiyun ret = nct7904_write_reg(data, BANK_3, FANCTL1_FMR_REG + channel,
713*4882a593Smuzhiyun val == 2 ? data->fan_mode[channel] : 0);
714*4882a593Smuzhiyun return ret;
715*4882a593Smuzhiyun default:
716*4882a593Smuzhiyun return -EOPNOTSUPP;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
nct7904_pwm_is_visible(const void * _data,u32 attr,int channel)720*4882a593Smuzhiyun static umode_t nct7904_pwm_is_visible(const void *_data, u32 attr, int channel)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun switch (attr) {
723*4882a593Smuzhiyun case hwmon_pwm_input:
724*4882a593Smuzhiyun case hwmon_pwm_enable:
725*4882a593Smuzhiyun return 0644;
726*4882a593Smuzhiyun default:
727*4882a593Smuzhiyun return 0;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
nct7904_read(struct device * dev,enum hwmon_sensor_types type,u32 attr,int channel,long * val)731*4882a593Smuzhiyun static int nct7904_read(struct device *dev, enum hwmon_sensor_types type,
732*4882a593Smuzhiyun u32 attr, int channel, long *val)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun switch (type) {
735*4882a593Smuzhiyun case hwmon_in:
736*4882a593Smuzhiyun return nct7904_read_in(dev, attr, channel, val);
737*4882a593Smuzhiyun case hwmon_fan:
738*4882a593Smuzhiyun return nct7904_read_fan(dev, attr, channel, val);
739*4882a593Smuzhiyun case hwmon_pwm:
740*4882a593Smuzhiyun return nct7904_read_pwm(dev, attr, channel, val);
741*4882a593Smuzhiyun case hwmon_temp:
742*4882a593Smuzhiyun return nct7904_read_temp(dev, attr, channel, val);
743*4882a593Smuzhiyun default:
744*4882a593Smuzhiyun return -EOPNOTSUPP;
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
nct7904_write(struct device * dev,enum hwmon_sensor_types type,u32 attr,int channel,long val)748*4882a593Smuzhiyun static int nct7904_write(struct device *dev, enum hwmon_sensor_types type,
749*4882a593Smuzhiyun u32 attr, int channel, long val)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun switch (type) {
752*4882a593Smuzhiyun case hwmon_in:
753*4882a593Smuzhiyun return nct7904_write_in(dev, attr, channel, val);
754*4882a593Smuzhiyun case hwmon_fan:
755*4882a593Smuzhiyun return nct7904_write_fan(dev, attr, channel, val);
756*4882a593Smuzhiyun case hwmon_pwm:
757*4882a593Smuzhiyun return nct7904_write_pwm(dev, attr, channel, val);
758*4882a593Smuzhiyun case hwmon_temp:
759*4882a593Smuzhiyun return nct7904_write_temp(dev, attr, channel, val);
760*4882a593Smuzhiyun default:
761*4882a593Smuzhiyun return -EOPNOTSUPP;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
nct7904_is_visible(const void * data,enum hwmon_sensor_types type,u32 attr,int channel)765*4882a593Smuzhiyun static umode_t nct7904_is_visible(const void *data,
766*4882a593Smuzhiyun enum hwmon_sensor_types type,
767*4882a593Smuzhiyun u32 attr, int channel)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun switch (type) {
770*4882a593Smuzhiyun case hwmon_in:
771*4882a593Smuzhiyun return nct7904_in_is_visible(data, attr, channel);
772*4882a593Smuzhiyun case hwmon_fan:
773*4882a593Smuzhiyun return nct7904_fan_is_visible(data, attr, channel);
774*4882a593Smuzhiyun case hwmon_pwm:
775*4882a593Smuzhiyun return nct7904_pwm_is_visible(data, attr, channel);
776*4882a593Smuzhiyun case hwmon_temp:
777*4882a593Smuzhiyun return nct7904_temp_is_visible(data, attr, channel);
778*4882a593Smuzhiyun default:
779*4882a593Smuzhiyun return 0;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /* Return 0 if detection is successful, -ENODEV otherwise */
nct7904_detect(struct i2c_client * client,struct i2c_board_info * info)784*4882a593Smuzhiyun static int nct7904_detect(struct i2c_client *client,
785*4882a593Smuzhiyun struct i2c_board_info *info)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun struct i2c_adapter *adapter = client->adapter;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun if (!i2c_check_functionality(adapter,
790*4882a593Smuzhiyun I2C_FUNC_SMBUS_READ_BYTE |
791*4882a593Smuzhiyun I2C_FUNC_SMBUS_WRITE_BYTE_DATA))
792*4882a593Smuzhiyun return -ENODEV;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun /* Determine the chip type. */
795*4882a593Smuzhiyun if (i2c_smbus_read_byte_data(client, VENDOR_ID_REG) != NUVOTON_ID ||
796*4882a593Smuzhiyun i2c_smbus_read_byte_data(client, CHIP_ID_REG) != NCT7904_ID ||
797*4882a593Smuzhiyun (i2c_smbus_read_byte_data(client, DEVICE_ID_REG) & 0xf0) != 0x50 ||
798*4882a593Smuzhiyun (i2c_smbus_read_byte_data(client, BANK_SEL_REG) & 0xf8) != 0x00)
799*4882a593Smuzhiyun return -ENODEV;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun strlcpy(info->type, "nct7904", I2C_NAME_SIZE);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun return 0;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun static const struct hwmon_channel_info *nct7904_info[] = {
807*4882a593Smuzhiyun HWMON_CHANNEL_INFO(in,
808*4882a593Smuzhiyun /* dummy, skipped in is_visible */
809*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
810*4882a593Smuzhiyun HWMON_I_ALARM,
811*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
812*4882a593Smuzhiyun HWMON_I_ALARM,
813*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
814*4882a593Smuzhiyun HWMON_I_ALARM,
815*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
816*4882a593Smuzhiyun HWMON_I_ALARM,
817*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
818*4882a593Smuzhiyun HWMON_I_ALARM,
819*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
820*4882a593Smuzhiyun HWMON_I_ALARM,
821*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
822*4882a593Smuzhiyun HWMON_I_ALARM,
823*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
824*4882a593Smuzhiyun HWMON_I_ALARM,
825*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
826*4882a593Smuzhiyun HWMON_I_ALARM,
827*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
828*4882a593Smuzhiyun HWMON_I_ALARM,
829*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
830*4882a593Smuzhiyun HWMON_I_ALARM,
831*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
832*4882a593Smuzhiyun HWMON_I_ALARM,
833*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
834*4882a593Smuzhiyun HWMON_I_ALARM,
835*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
836*4882a593Smuzhiyun HWMON_I_ALARM,
837*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
838*4882a593Smuzhiyun HWMON_I_ALARM,
839*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
840*4882a593Smuzhiyun HWMON_I_ALARM,
841*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
842*4882a593Smuzhiyun HWMON_I_ALARM,
843*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
844*4882a593Smuzhiyun HWMON_I_ALARM,
845*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
846*4882a593Smuzhiyun HWMON_I_ALARM,
847*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
848*4882a593Smuzhiyun HWMON_I_ALARM,
849*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
850*4882a593Smuzhiyun HWMON_I_ALARM),
851*4882a593Smuzhiyun HWMON_CHANNEL_INFO(fan,
852*4882a593Smuzhiyun HWMON_F_INPUT | HWMON_F_MIN | HWMON_F_ALARM,
853*4882a593Smuzhiyun HWMON_F_INPUT | HWMON_F_MIN | HWMON_F_ALARM,
854*4882a593Smuzhiyun HWMON_F_INPUT | HWMON_F_MIN | HWMON_F_ALARM,
855*4882a593Smuzhiyun HWMON_F_INPUT | HWMON_F_MIN | HWMON_F_ALARM,
856*4882a593Smuzhiyun HWMON_F_INPUT | HWMON_F_MIN | HWMON_F_ALARM,
857*4882a593Smuzhiyun HWMON_F_INPUT | HWMON_F_MIN | HWMON_F_ALARM,
858*4882a593Smuzhiyun HWMON_F_INPUT | HWMON_F_MIN | HWMON_F_ALARM,
859*4882a593Smuzhiyun HWMON_F_INPUT | HWMON_F_MIN | HWMON_F_ALARM,
860*4882a593Smuzhiyun HWMON_F_INPUT | HWMON_F_MIN | HWMON_F_ALARM,
861*4882a593Smuzhiyun HWMON_F_INPUT | HWMON_F_MIN | HWMON_F_ALARM,
862*4882a593Smuzhiyun HWMON_F_INPUT | HWMON_F_MIN | HWMON_F_ALARM,
863*4882a593Smuzhiyun HWMON_F_INPUT | HWMON_F_MIN | HWMON_F_ALARM),
864*4882a593Smuzhiyun HWMON_CHANNEL_INFO(pwm,
865*4882a593Smuzhiyun HWMON_PWM_INPUT | HWMON_PWM_ENABLE,
866*4882a593Smuzhiyun HWMON_PWM_INPUT | HWMON_PWM_ENABLE,
867*4882a593Smuzhiyun HWMON_PWM_INPUT | HWMON_PWM_ENABLE,
868*4882a593Smuzhiyun HWMON_PWM_INPUT | HWMON_PWM_ENABLE),
869*4882a593Smuzhiyun HWMON_CHANNEL_INFO(temp,
870*4882a593Smuzhiyun HWMON_T_INPUT | HWMON_T_ALARM | HWMON_T_MAX |
871*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_TYPE | HWMON_T_CRIT |
872*4882a593Smuzhiyun HWMON_T_CRIT_HYST,
873*4882a593Smuzhiyun HWMON_T_INPUT | HWMON_T_ALARM | HWMON_T_MAX |
874*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_TYPE | HWMON_T_CRIT |
875*4882a593Smuzhiyun HWMON_T_CRIT_HYST,
876*4882a593Smuzhiyun HWMON_T_INPUT | HWMON_T_ALARM | HWMON_T_MAX |
877*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_TYPE | HWMON_T_CRIT |
878*4882a593Smuzhiyun HWMON_T_CRIT_HYST,
879*4882a593Smuzhiyun HWMON_T_INPUT | HWMON_T_ALARM | HWMON_T_MAX |
880*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_TYPE | HWMON_T_CRIT |
881*4882a593Smuzhiyun HWMON_T_CRIT_HYST,
882*4882a593Smuzhiyun HWMON_T_INPUT | HWMON_T_ALARM | HWMON_T_MAX |
883*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_TYPE | HWMON_T_CRIT |
884*4882a593Smuzhiyun HWMON_T_CRIT_HYST,
885*4882a593Smuzhiyun HWMON_T_INPUT | HWMON_T_ALARM | HWMON_T_MAX |
886*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_TYPE | HWMON_T_CRIT |
887*4882a593Smuzhiyun HWMON_T_CRIT_HYST,
888*4882a593Smuzhiyun HWMON_T_INPUT | HWMON_T_ALARM | HWMON_T_MAX |
889*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_TYPE | HWMON_T_CRIT |
890*4882a593Smuzhiyun HWMON_T_CRIT_HYST,
891*4882a593Smuzhiyun HWMON_T_INPUT | HWMON_T_ALARM | HWMON_T_MAX |
892*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_TYPE | HWMON_T_CRIT |
893*4882a593Smuzhiyun HWMON_T_CRIT_HYST,
894*4882a593Smuzhiyun HWMON_T_INPUT | HWMON_T_ALARM | HWMON_T_MAX |
895*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_TYPE | HWMON_T_CRIT |
896*4882a593Smuzhiyun HWMON_T_CRIT_HYST,
897*4882a593Smuzhiyun HWMON_T_INPUT | HWMON_T_ALARM | HWMON_T_MAX |
898*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_TYPE | HWMON_T_CRIT |
899*4882a593Smuzhiyun HWMON_T_CRIT_HYST,
900*4882a593Smuzhiyun HWMON_T_INPUT | HWMON_T_ALARM | HWMON_T_MAX |
901*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_TYPE | HWMON_T_CRIT |
902*4882a593Smuzhiyun HWMON_T_CRIT_HYST,
903*4882a593Smuzhiyun HWMON_T_INPUT | HWMON_T_ALARM | HWMON_T_MAX |
904*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_TYPE | HWMON_T_CRIT |
905*4882a593Smuzhiyun HWMON_T_CRIT_HYST,
906*4882a593Smuzhiyun HWMON_T_INPUT | HWMON_T_ALARM | HWMON_T_MAX |
907*4882a593Smuzhiyun HWMON_T_MAX_HYST | HWMON_T_TYPE | HWMON_T_CRIT |
908*4882a593Smuzhiyun HWMON_T_CRIT_HYST),
909*4882a593Smuzhiyun NULL
910*4882a593Smuzhiyun };
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun static const struct hwmon_ops nct7904_hwmon_ops = {
913*4882a593Smuzhiyun .is_visible = nct7904_is_visible,
914*4882a593Smuzhiyun .read = nct7904_read,
915*4882a593Smuzhiyun .write = nct7904_write,
916*4882a593Smuzhiyun };
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun static const struct hwmon_chip_info nct7904_chip_info = {
919*4882a593Smuzhiyun .ops = &nct7904_hwmon_ops,
920*4882a593Smuzhiyun .info = nct7904_info,
921*4882a593Smuzhiyun };
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun /*
924*4882a593Smuzhiyun * Watchdog Function
925*4882a593Smuzhiyun */
nct7904_wdt_start(struct watchdog_device * wdt)926*4882a593Smuzhiyun static int nct7904_wdt_start(struct watchdog_device *wdt)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun struct nct7904_data *data = watchdog_get_drvdata(wdt);
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun /* Enable soft watchdog timer */
931*4882a593Smuzhiyun return nct7904_write_reg(data, BANK_0, WDT_LOCK_REG, WDT_SOFT_EN);
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
nct7904_wdt_stop(struct watchdog_device * wdt)934*4882a593Smuzhiyun static int nct7904_wdt_stop(struct watchdog_device *wdt)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun struct nct7904_data *data = watchdog_get_drvdata(wdt);
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun return nct7904_write_reg(data, BANK_0, WDT_LOCK_REG, WDT_SOFT_DIS);
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
nct7904_wdt_set_timeout(struct watchdog_device * wdt,unsigned int timeout)941*4882a593Smuzhiyun static int nct7904_wdt_set_timeout(struct watchdog_device *wdt,
942*4882a593Smuzhiyun unsigned int timeout)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun struct nct7904_data *data = watchdog_get_drvdata(wdt);
945*4882a593Smuzhiyun /*
946*4882a593Smuzhiyun * The NCT7904 is very special in watchdog function.
947*4882a593Smuzhiyun * Its minimum unit is minutes. And wdt->timeout needs
948*4882a593Smuzhiyun * to match the actual timeout selected. So, this needs
949*4882a593Smuzhiyun * to be: wdt->timeout = timeout / 60 * 60.
950*4882a593Smuzhiyun * For example, if the user configures a timeout of
951*4882a593Smuzhiyun * 119 seconds, the actual timeout will be 60 seconds.
952*4882a593Smuzhiyun * So, wdt->timeout must then be set to 60 seconds.
953*4882a593Smuzhiyun */
954*4882a593Smuzhiyun wdt->timeout = timeout / 60 * 60;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun return nct7904_write_reg(data, BANK_0, WDT_TIMER_REG,
957*4882a593Smuzhiyun wdt->timeout / 60);
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
nct7904_wdt_ping(struct watchdog_device * wdt)960*4882a593Smuzhiyun static int nct7904_wdt_ping(struct watchdog_device *wdt)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun /*
963*4882a593Smuzhiyun * Note:
964*4882a593Smuzhiyun * NCT7904 does not support refreshing WDT_TIMER_REG register when
965*4882a593Smuzhiyun * the watchdog is active. Please disable watchdog before feeding
966*4882a593Smuzhiyun * the watchdog and enable it again.
967*4882a593Smuzhiyun */
968*4882a593Smuzhiyun struct nct7904_data *data = watchdog_get_drvdata(wdt);
969*4882a593Smuzhiyun int ret;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun /* Disable soft watchdog timer */
972*4882a593Smuzhiyun ret = nct7904_write_reg(data, BANK_0, WDT_LOCK_REG, WDT_SOFT_DIS);
973*4882a593Smuzhiyun if (ret < 0)
974*4882a593Smuzhiyun return ret;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun /* feed watchdog */
977*4882a593Smuzhiyun ret = nct7904_write_reg(data, BANK_0, WDT_TIMER_REG, wdt->timeout / 60);
978*4882a593Smuzhiyun if (ret < 0)
979*4882a593Smuzhiyun return ret;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun /* Enable soft watchdog timer */
982*4882a593Smuzhiyun return nct7904_write_reg(data, BANK_0, WDT_LOCK_REG, WDT_SOFT_EN);
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
nct7904_wdt_get_timeleft(struct watchdog_device * wdt)985*4882a593Smuzhiyun static unsigned int nct7904_wdt_get_timeleft(struct watchdog_device *wdt)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun struct nct7904_data *data = watchdog_get_drvdata(wdt);
988*4882a593Smuzhiyun int ret;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_0, WDT_TIMER_REG);
991*4882a593Smuzhiyun if (ret < 0)
992*4882a593Smuzhiyun return 0;
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun return ret * 60;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun static const struct watchdog_info nct7904_wdt_info = {
998*4882a593Smuzhiyun .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING |
999*4882a593Smuzhiyun WDIOF_MAGICCLOSE,
1000*4882a593Smuzhiyun .identity = "nct7904 watchdog",
1001*4882a593Smuzhiyun };
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun static const struct watchdog_ops nct7904_wdt_ops = {
1004*4882a593Smuzhiyun .owner = THIS_MODULE,
1005*4882a593Smuzhiyun .start = nct7904_wdt_start,
1006*4882a593Smuzhiyun .stop = nct7904_wdt_stop,
1007*4882a593Smuzhiyun .ping = nct7904_wdt_ping,
1008*4882a593Smuzhiyun .set_timeout = nct7904_wdt_set_timeout,
1009*4882a593Smuzhiyun .get_timeleft = nct7904_wdt_get_timeleft,
1010*4882a593Smuzhiyun };
1011*4882a593Smuzhiyun
nct7904_probe(struct i2c_client * client)1012*4882a593Smuzhiyun static int nct7904_probe(struct i2c_client *client)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun struct nct7904_data *data;
1015*4882a593Smuzhiyun struct device *hwmon_dev;
1016*4882a593Smuzhiyun struct device *dev = &client->dev;
1017*4882a593Smuzhiyun int ret, i;
1018*4882a593Smuzhiyun u32 mask;
1019*4882a593Smuzhiyun u8 val, bit;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun data = devm_kzalloc(dev, sizeof(struct nct7904_data), GFP_KERNEL);
1022*4882a593Smuzhiyun if (!data)
1023*4882a593Smuzhiyun return -ENOMEM;
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun data->client = client;
1026*4882a593Smuzhiyun mutex_init(&data->bank_lock);
1027*4882a593Smuzhiyun data->bank_sel = -1;
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun /* Setup sensor groups. */
1030*4882a593Smuzhiyun /* FANIN attributes */
1031*4882a593Smuzhiyun ret = nct7904_read_reg16(data, BANK_0, FANIN_CTRL0_REG);
1032*4882a593Smuzhiyun if (ret < 0)
1033*4882a593Smuzhiyun return ret;
1034*4882a593Smuzhiyun data->fanin_mask = (ret >> 8) | ((ret & 0xff) << 8);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun /*
1037*4882a593Smuzhiyun * VSEN attributes
1038*4882a593Smuzhiyun *
1039*4882a593Smuzhiyun * Note: voltage sensors overlap with external temperature
1040*4882a593Smuzhiyun * sensors. So, if we ever decide to support the latter
1041*4882a593Smuzhiyun * we will have to adjust 'vsen_mask' accordingly.
1042*4882a593Smuzhiyun */
1043*4882a593Smuzhiyun mask = 0;
1044*4882a593Smuzhiyun ret = nct7904_read_reg16(data, BANK_0, VT_ADC_CTRL0_REG);
1045*4882a593Smuzhiyun if (ret >= 0)
1046*4882a593Smuzhiyun mask = (ret >> 8) | ((ret & 0xff) << 8);
1047*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_0, VT_ADC_CTRL2_REG);
1048*4882a593Smuzhiyun if (ret >= 0)
1049*4882a593Smuzhiyun mask |= (ret << 16);
1050*4882a593Smuzhiyun data->vsen_mask = mask;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun /* CPU_TEMP attributes */
1053*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_0, VT_ADC_CTRL0_REG);
1054*4882a593Smuzhiyun if (ret < 0)
1055*4882a593Smuzhiyun return ret;
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun if ((ret & 0x6) == 0x6)
1058*4882a593Smuzhiyun data->tcpu_mask |= 1; /* TR1 */
1059*4882a593Smuzhiyun if ((ret & 0x18) == 0x18)
1060*4882a593Smuzhiyun data->tcpu_mask |= 2; /* TR2 */
1061*4882a593Smuzhiyun if ((ret & 0x20) == 0x20)
1062*4882a593Smuzhiyun data->tcpu_mask |= 4; /* TR3 */
1063*4882a593Smuzhiyun if ((ret & 0x80) == 0x80)
1064*4882a593Smuzhiyun data->tcpu_mask |= 8; /* TR4 */
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun /* LTD */
1067*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_0, VT_ADC_CTRL2_REG);
1068*4882a593Smuzhiyun if (ret < 0)
1069*4882a593Smuzhiyun return ret;
1070*4882a593Smuzhiyun if ((ret & 0x02) == 0x02)
1071*4882a593Smuzhiyun data->tcpu_mask |= 0x10;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun /* Multi-Function detecting for Volt and TR/TD */
1074*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_0, VT_ADC_MD_REG);
1075*4882a593Smuzhiyun if (ret < 0)
1076*4882a593Smuzhiyun return ret;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun data->temp_mode = 0;
1079*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
1080*4882a593Smuzhiyun val = (ret >> (i * 2)) & 0x03;
1081*4882a593Smuzhiyun bit = (1 << i);
1082*4882a593Smuzhiyun if (val == VOLT_MONITOR_MODE) {
1083*4882a593Smuzhiyun data->tcpu_mask &= ~bit;
1084*4882a593Smuzhiyun } else if (val == THERMAL_DIODE_MODE && i < 2) {
1085*4882a593Smuzhiyun data->temp_mode |= bit;
1086*4882a593Smuzhiyun data->vsen_mask &= ~(0x06 << (i * 2));
1087*4882a593Smuzhiyun } else if (val == THERMISTOR_MODE) {
1088*4882a593Smuzhiyun data->vsen_mask &= ~(0x02 << (i * 2));
1089*4882a593Smuzhiyun } else {
1090*4882a593Smuzhiyun /* Reserved */
1091*4882a593Smuzhiyun data->tcpu_mask &= ~bit;
1092*4882a593Smuzhiyun data->vsen_mask &= ~(0x06 << (i * 2));
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun /* PECI */
1097*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_2, PFE_REG);
1098*4882a593Smuzhiyun if (ret < 0)
1099*4882a593Smuzhiyun return ret;
1100*4882a593Smuzhiyun if (ret & 0x80) {
1101*4882a593Smuzhiyun data->enable_dts = 1; /* Enable DTS & PECI */
1102*4882a593Smuzhiyun } else {
1103*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_2, TSI_CTRL_REG);
1104*4882a593Smuzhiyun if (ret < 0)
1105*4882a593Smuzhiyun return ret;
1106*4882a593Smuzhiyun if (ret & 0x80)
1107*4882a593Smuzhiyun data->enable_dts = 0x3; /* Enable DTS & TSI */
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun /* Check DTS enable status */
1111*4882a593Smuzhiyun if (data->enable_dts) {
1112*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_0, DTS_T_CTRL0_REG);
1113*4882a593Smuzhiyun if (ret < 0)
1114*4882a593Smuzhiyun return ret;
1115*4882a593Smuzhiyun data->has_dts = ret & 0xF;
1116*4882a593Smuzhiyun if (data->enable_dts & ENABLE_TSI) {
1117*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_0, DTS_T_CTRL1_REG);
1118*4882a593Smuzhiyun if (ret < 0)
1119*4882a593Smuzhiyun return ret;
1120*4882a593Smuzhiyun data->has_dts |= (ret & 0xF) << 4;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun for (i = 0; i < FANCTL_MAX; i++) {
1125*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_3, FANCTL1_FMR_REG + i);
1126*4882a593Smuzhiyun if (ret < 0)
1127*4882a593Smuzhiyun return ret;
1128*4882a593Smuzhiyun data->fan_mode[i] = ret;
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /* Read all of SMI status register to clear alarms */
1132*4882a593Smuzhiyun for (i = 0; i < SMI_STS_MAX; i++) {
1133*4882a593Smuzhiyun ret = nct7904_read_reg(data, BANK_0, SMI_STS1_REG + i);
1134*4882a593Smuzhiyun if (ret < 0)
1135*4882a593Smuzhiyun return ret;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun hwmon_dev =
1139*4882a593Smuzhiyun devm_hwmon_device_register_with_info(dev, client->name, data,
1140*4882a593Smuzhiyun &nct7904_chip_info, NULL);
1141*4882a593Smuzhiyun ret = PTR_ERR_OR_ZERO(hwmon_dev);
1142*4882a593Smuzhiyun if (ret)
1143*4882a593Smuzhiyun return ret;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun /* Watchdog initialization */
1146*4882a593Smuzhiyun data->wdt.ops = &nct7904_wdt_ops;
1147*4882a593Smuzhiyun data->wdt.info = &nct7904_wdt_info;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun data->wdt.timeout = WATCHDOG_TIMEOUT * 60; /* Set default timeout */
1150*4882a593Smuzhiyun data->wdt.min_timeout = MIN_TIMEOUT;
1151*4882a593Smuzhiyun data->wdt.max_timeout = MAX_TIMEOUT;
1152*4882a593Smuzhiyun data->wdt.parent = &client->dev;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun watchdog_init_timeout(&data->wdt, timeout * 60, &client->dev);
1155*4882a593Smuzhiyun watchdog_set_nowayout(&data->wdt, nowayout);
1156*4882a593Smuzhiyun watchdog_set_drvdata(&data->wdt, data);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun watchdog_stop_on_unregister(&data->wdt);
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun return devm_watchdog_register_device(dev, &data->wdt);
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun static const struct i2c_device_id nct7904_id[] = {
1164*4882a593Smuzhiyun {"nct7904", 0},
1165*4882a593Smuzhiyun {}
1166*4882a593Smuzhiyun };
1167*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, nct7904_id);
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun static struct i2c_driver nct7904_driver = {
1170*4882a593Smuzhiyun .class = I2C_CLASS_HWMON,
1171*4882a593Smuzhiyun .driver = {
1172*4882a593Smuzhiyun .name = "nct7904",
1173*4882a593Smuzhiyun },
1174*4882a593Smuzhiyun .probe_new = nct7904_probe,
1175*4882a593Smuzhiyun .id_table = nct7904_id,
1176*4882a593Smuzhiyun .detect = nct7904_detect,
1177*4882a593Smuzhiyun .address_list = normal_i2c,
1178*4882a593Smuzhiyun };
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun module_i2c_driver(nct7904_driver);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun MODULE_AUTHOR("Vadim V. Vlasov <vvlasov@dev.rtsoft.ru>");
1183*4882a593Smuzhiyun MODULE_DESCRIPTION("Hwmon driver for NUVOTON NCT7904");
1184*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1185