1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2020 MaxLinear, Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This driver is a hardware monitoring driver for PVT controller
6*4882a593Smuzhiyun * (MR75203) which is used to configure & control Moortec embedded
7*4882a593Smuzhiyun * analog IP to enable multiple embedded temperature sensor(TS),
8*4882a593Smuzhiyun * voltage monitor(VM) & process detector(PD) modules.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun #include <linux/bits.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/hwmon.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
15*4882a593Smuzhiyun #include <linux/mutex.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/property.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <linux/reset.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* PVT Common register */
22*4882a593Smuzhiyun #define PVT_IP_CONFIG 0x04
23*4882a593Smuzhiyun #define TS_NUM_MSK GENMASK(4, 0)
24*4882a593Smuzhiyun #define TS_NUM_SFT 0
25*4882a593Smuzhiyun #define PD_NUM_MSK GENMASK(12, 8)
26*4882a593Smuzhiyun #define PD_NUM_SFT 8
27*4882a593Smuzhiyun #define VM_NUM_MSK GENMASK(20, 16)
28*4882a593Smuzhiyun #define VM_NUM_SFT 16
29*4882a593Smuzhiyun #define CH_NUM_MSK GENMASK(31, 24)
30*4882a593Smuzhiyun #define CH_NUM_SFT 24
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* Macro Common Register */
33*4882a593Smuzhiyun #define CLK_SYNTH 0x00
34*4882a593Smuzhiyun #define CLK_SYNTH_LO_SFT 0
35*4882a593Smuzhiyun #define CLK_SYNTH_HI_SFT 8
36*4882a593Smuzhiyun #define CLK_SYNTH_HOLD_SFT 16
37*4882a593Smuzhiyun #define CLK_SYNTH_EN BIT(24)
38*4882a593Smuzhiyun #define CLK_SYS_CYCLES_MAX 514
39*4882a593Smuzhiyun #define CLK_SYS_CYCLES_MIN 2
40*4882a593Smuzhiyun #define HZ_PER_MHZ 1000000L
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define SDIF_DISABLE 0x04
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define SDIF_STAT 0x08
45*4882a593Smuzhiyun #define SDIF_BUSY BIT(0)
46*4882a593Smuzhiyun #define SDIF_LOCK BIT(1)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define SDIF_W 0x0c
49*4882a593Smuzhiyun #define SDIF_PROG BIT(31)
50*4882a593Smuzhiyun #define SDIF_WRN_W BIT(27)
51*4882a593Smuzhiyun #define SDIF_WRN_R 0x00
52*4882a593Smuzhiyun #define SDIF_ADDR_SFT 24
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define SDIF_HALT 0x10
55*4882a593Smuzhiyun #define SDIF_CTRL 0x14
56*4882a593Smuzhiyun #define SDIF_SMPL_CTRL 0x20
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* TS & PD Individual Macro Register */
59*4882a593Smuzhiyun #define COM_REG_SIZE 0x40
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define SDIF_DONE(n) (COM_REG_SIZE + 0x14 + 0x40 * (n))
62*4882a593Smuzhiyun #define SDIF_SMPL_DONE BIT(0)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define SDIF_DATA(n) (COM_REG_SIZE + 0x18 + 0x40 * (n))
65*4882a593Smuzhiyun #define SAMPLE_DATA_MSK GENMASK(15, 0)
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define HILO_RESET(n) (COM_REG_SIZE + 0x2c + 0x40 * (n))
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* VM Individual Macro Register */
70*4882a593Smuzhiyun #define VM_COM_REG_SIZE 0x200
71*4882a593Smuzhiyun #define VM_SDIF_DONE(vm) (VM_COM_REG_SIZE + 0x34 + 0x200 * (vm))
72*4882a593Smuzhiyun #define VM_SDIF_DATA(vm, ch) \
73*4882a593Smuzhiyun (VM_COM_REG_SIZE + 0x40 + 0x200 * (vm) + 0x4 * (ch))
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* SDA Slave Register */
76*4882a593Smuzhiyun #define IP_CTRL 0x00
77*4882a593Smuzhiyun #define IP_RST_REL BIT(1)
78*4882a593Smuzhiyun #define IP_RUN_CONT BIT(3)
79*4882a593Smuzhiyun #define IP_AUTO BIT(8)
80*4882a593Smuzhiyun #define IP_VM_MODE BIT(10)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define IP_CFG 0x01
83*4882a593Smuzhiyun #define CFG0_MODE_2 BIT(0)
84*4882a593Smuzhiyun #define CFG0_PARALLEL_OUT 0
85*4882a593Smuzhiyun #define CFG0_12_BIT 0
86*4882a593Smuzhiyun #define CFG1_VOL_MEAS_MODE 0
87*4882a593Smuzhiyun #define CFG1_PARALLEL_OUT 0
88*4882a593Smuzhiyun #define CFG1_14_BIT 0
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define IP_DATA 0x03
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define IP_POLL 0x04
93*4882a593Smuzhiyun #define VM_CH_INIT BIT(20)
94*4882a593Smuzhiyun #define VM_CH_REQ BIT(21)
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define IP_TMR 0x05
97*4882a593Smuzhiyun #define POWER_DELAY_CYCLE_256 0x100
98*4882a593Smuzhiyun #define POWER_DELAY_CYCLE_64 0x40
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define PVT_POLL_DELAY_US 20
101*4882a593Smuzhiyun #define PVT_POLL_TIMEOUT_US 20000
102*4882a593Smuzhiyun #define PVT_H_CONST 100000
103*4882a593Smuzhiyun #define PVT_CAL5_CONST 2047
104*4882a593Smuzhiyun #define PVT_G_CONST 40000
105*4882a593Smuzhiyun #define PVT_CONV_BITS 10
106*4882a593Smuzhiyun #define PVT_N_CONST 90
107*4882a593Smuzhiyun #define PVT_R_CONST 245805
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun struct pvt_device {
110*4882a593Smuzhiyun struct regmap *c_map;
111*4882a593Smuzhiyun struct regmap *t_map;
112*4882a593Smuzhiyun struct regmap *p_map;
113*4882a593Smuzhiyun struct regmap *v_map;
114*4882a593Smuzhiyun struct clk *clk;
115*4882a593Smuzhiyun struct reset_control *rst;
116*4882a593Smuzhiyun u32 t_num;
117*4882a593Smuzhiyun u32 p_num;
118*4882a593Smuzhiyun u32 v_num;
119*4882a593Smuzhiyun u32 c_num;
120*4882a593Smuzhiyun u32 ip_freq;
121*4882a593Smuzhiyun u8 *vm_idx;
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
pvt_is_visible(const void * data,enum hwmon_sensor_types type,u32 attr,int channel)124*4882a593Smuzhiyun static umode_t pvt_is_visible(const void *data, enum hwmon_sensor_types type,
125*4882a593Smuzhiyun u32 attr, int channel)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun switch (type) {
128*4882a593Smuzhiyun case hwmon_temp:
129*4882a593Smuzhiyun if (attr == hwmon_temp_input)
130*4882a593Smuzhiyun return 0444;
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun case hwmon_in:
133*4882a593Smuzhiyun if (attr == hwmon_in_input)
134*4882a593Smuzhiyun return 0444;
135*4882a593Smuzhiyun break;
136*4882a593Smuzhiyun default:
137*4882a593Smuzhiyun break;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun return 0;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
pvt_read_temp(struct device * dev,u32 attr,int channel,long * val)142*4882a593Smuzhiyun static int pvt_read_temp(struct device *dev, u32 attr, int channel, long *val)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct pvt_device *pvt = dev_get_drvdata(dev);
145*4882a593Smuzhiyun struct regmap *t_map = pvt->t_map;
146*4882a593Smuzhiyun u32 stat, nbs;
147*4882a593Smuzhiyun int ret;
148*4882a593Smuzhiyun u64 tmp;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun switch (attr) {
151*4882a593Smuzhiyun case hwmon_temp_input:
152*4882a593Smuzhiyun ret = regmap_read_poll_timeout(t_map, SDIF_DONE(channel),
153*4882a593Smuzhiyun stat, stat & SDIF_SMPL_DONE,
154*4882a593Smuzhiyun PVT_POLL_DELAY_US,
155*4882a593Smuzhiyun PVT_POLL_TIMEOUT_US);
156*4882a593Smuzhiyun if (ret)
157*4882a593Smuzhiyun return ret;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun ret = regmap_read(t_map, SDIF_DATA(channel), &nbs);
160*4882a593Smuzhiyun if(ret < 0)
161*4882a593Smuzhiyun return ret;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun nbs &= SAMPLE_DATA_MSK;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun * Convert the register value to
167*4882a593Smuzhiyun * degrees centigrade temperature
168*4882a593Smuzhiyun */
169*4882a593Smuzhiyun tmp = nbs * PVT_H_CONST;
170*4882a593Smuzhiyun do_div(tmp, PVT_CAL5_CONST);
171*4882a593Smuzhiyun *val = tmp - PVT_G_CONST - pvt->ip_freq;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun return 0;
174*4882a593Smuzhiyun default:
175*4882a593Smuzhiyun return -EOPNOTSUPP;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
pvt_read_in(struct device * dev,u32 attr,int channel,long * val)179*4882a593Smuzhiyun static int pvt_read_in(struct device *dev, u32 attr, int channel, long *val)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun struct pvt_device *pvt = dev_get_drvdata(dev);
182*4882a593Smuzhiyun struct regmap *v_map = pvt->v_map;
183*4882a593Smuzhiyun u8 vm_idx, ch_idx;
184*4882a593Smuzhiyun u32 n, stat;
185*4882a593Smuzhiyun int ret;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if (channel >= pvt->v_num * pvt->c_num)
188*4882a593Smuzhiyun return -EINVAL;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun vm_idx = pvt->vm_idx[channel / pvt->c_num];
191*4882a593Smuzhiyun ch_idx = channel % pvt->c_num;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun switch (attr) {
194*4882a593Smuzhiyun case hwmon_in_input:
195*4882a593Smuzhiyun ret = regmap_read_poll_timeout(v_map, VM_SDIF_DONE(vm_idx),
196*4882a593Smuzhiyun stat, stat & SDIF_SMPL_DONE,
197*4882a593Smuzhiyun PVT_POLL_DELAY_US,
198*4882a593Smuzhiyun PVT_POLL_TIMEOUT_US);
199*4882a593Smuzhiyun if (ret)
200*4882a593Smuzhiyun return ret;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun ret = regmap_read(v_map, VM_SDIF_DATA(vm_idx, ch_idx), &n);
203*4882a593Smuzhiyun if(ret < 0)
204*4882a593Smuzhiyun return ret;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun n &= SAMPLE_DATA_MSK;
207*4882a593Smuzhiyun /*
208*4882a593Smuzhiyun * Convert the N bitstream count into voltage.
209*4882a593Smuzhiyun * To support negative voltage calculation for 64bit machines
210*4882a593Smuzhiyun * n must be cast to long, since n and *val differ both in
211*4882a593Smuzhiyun * signedness and in size.
212*4882a593Smuzhiyun * Division is used instead of right shift, because for signed
213*4882a593Smuzhiyun * numbers, the sign bit is used to fill the vacated bit
214*4882a593Smuzhiyun * positions, and if the number is negative, 1 is used.
215*4882a593Smuzhiyun * BIT(x) may not be used instead of (1 << x) because it's
216*4882a593Smuzhiyun * unsigned.
217*4882a593Smuzhiyun */
218*4882a593Smuzhiyun *val = (PVT_N_CONST * (long)n - PVT_R_CONST) / (1 << PVT_CONV_BITS);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun return 0;
221*4882a593Smuzhiyun default:
222*4882a593Smuzhiyun return -EOPNOTSUPP;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
pvt_read(struct device * dev,enum hwmon_sensor_types type,u32 attr,int channel,long * val)226*4882a593Smuzhiyun static int pvt_read(struct device *dev, enum hwmon_sensor_types type,
227*4882a593Smuzhiyun u32 attr, int channel, long *val)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun switch (type) {
230*4882a593Smuzhiyun case hwmon_temp:
231*4882a593Smuzhiyun return pvt_read_temp(dev, attr, channel, val);
232*4882a593Smuzhiyun case hwmon_in:
233*4882a593Smuzhiyun return pvt_read_in(dev, attr, channel, val);
234*4882a593Smuzhiyun default:
235*4882a593Smuzhiyun return -EOPNOTSUPP;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static const u32 pvt_chip_config[] = {
240*4882a593Smuzhiyun HWMON_C_REGISTER_TZ,
241*4882a593Smuzhiyun 0
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun static const struct hwmon_channel_info pvt_chip = {
245*4882a593Smuzhiyun .type = hwmon_chip,
246*4882a593Smuzhiyun .config = pvt_chip_config,
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun static struct hwmon_channel_info pvt_temp = {
250*4882a593Smuzhiyun .type = hwmon_temp,
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun static struct hwmon_channel_info pvt_in = {
254*4882a593Smuzhiyun .type = hwmon_in,
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static const struct hwmon_ops pvt_hwmon_ops = {
258*4882a593Smuzhiyun .is_visible = pvt_is_visible,
259*4882a593Smuzhiyun .read = pvt_read,
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun static struct hwmon_chip_info pvt_chip_info = {
263*4882a593Smuzhiyun .ops = &pvt_hwmon_ops,
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun
pvt_init(struct pvt_device * pvt)266*4882a593Smuzhiyun static int pvt_init(struct pvt_device *pvt)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun u16 sys_freq, key, middle, low = 4, high = 8;
269*4882a593Smuzhiyun struct regmap *t_map = pvt->t_map;
270*4882a593Smuzhiyun struct regmap *p_map = pvt->p_map;
271*4882a593Smuzhiyun struct regmap *v_map = pvt->v_map;
272*4882a593Smuzhiyun u32 t_num = pvt->t_num;
273*4882a593Smuzhiyun u32 p_num = pvt->p_num;
274*4882a593Smuzhiyun u32 v_num = pvt->v_num;
275*4882a593Smuzhiyun u32 clk_synth, val;
276*4882a593Smuzhiyun int ret;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun sys_freq = clk_get_rate(pvt->clk) / HZ_PER_MHZ;
279*4882a593Smuzhiyun while (high >= low) {
280*4882a593Smuzhiyun middle = (low + high + 1) / 2;
281*4882a593Smuzhiyun key = DIV_ROUND_CLOSEST(sys_freq, middle);
282*4882a593Smuzhiyun if (key > CLK_SYS_CYCLES_MAX) {
283*4882a593Smuzhiyun low = middle + 1;
284*4882a593Smuzhiyun continue;
285*4882a593Smuzhiyun } else if (key < CLK_SYS_CYCLES_MIN) {
286*4882a593Smuzhiyun high = middle - 1;
287*4882a593Smuzhiyun continue;
288*4882a593Smuzhiyun } else {
289*4882a593Smuzhiyun break;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /*
294*4882a593Smuzhiyun * The system supports 'clk_sys' to 'clk_ip' frequency ratios
295*4882a593Smuzhiyun * from 2:1 to 512:1
296*4882a593Smuzhiyun */
297*4882a593Smuzhiyun key = clamp_val(key, CLK_SYS_CYCLES_MIN, CLK_SYS_CYCLES_MAX) - 2;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun clk_synth = ((key + 1) >> 1) << CLK_SYNTH_LO_SFT |
300*4882a593Smuzhiyun (key >> 1) << CLK_SYNTH_HI_SFT |
301*4882a593Smuzhiyun (key >> 1) << CLK_SYNTH_HOLD_SFT | CLK_SYNTH_EN;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun pvt->ip_freq = sys_freq * 100 / (key + 2);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun if (t_num) {
306*4882a593Smuzhiyun ret = regmap_write(t_map, SDIF_SMPL_CTRL, 0x0);
307*4882a593Smuzhiyun if(ret < 0)
308*4882a593Smuzhiyun return ret;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun ret = regmap_write(t_map, SDIF_HALT, 0x0);
311*4882a593Smuzhiyun if(ret < 0)
312*4882a593Smuzhiyun return ret;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun ret = regmap_write(t_map, CLK_SYNTH, clk_synth);
315*4882a593Smuzhiyun if(ret < 0)
316*4882a593Smuzhiyun return ret;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun ret = regmap_write(t_map, SDIF_DISABLE, 0x0);
319*4882a593Smuzhiyun if(ret < 0)
320*4882a593Smuzhiyun return ret;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun ret = regmap_read_poll_timeout(t_map, SDIF_STAT,
323*4882a593Smuzhiyun val, !(val & SDIF_BUSY),
324*4882a593Smuzhiyun PVT_POLL_DELAY_US,
325*4882a593Smuzhiyun PVT_POLL_TIMEOUT_US);
326*4882a593Smuzhiyun if (ret)
327*4882a593Smuzhiyun return ret;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun val = CFG0_MODE_2 | CFG0_PARALLEL_OUT | CFG0_12_BIT |
330*4882a593Smuzhiyun IP_CFG << SDIF_ADDR_SFT | SDIF_WRN_W | SDIF_PROG;
331*4882a593Smuzhiyun ret = regmap_write(t_map, SDIF_W, val);
332*4882a593Smuzhiyun if(ret < 0)
333*4882a593Smuzhiyun return ret;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun ret = regmap_read_poll_timeout(t_map, SDIF_STAT,
336*4882a593Smuzhiyun val, !(val & SDIF_BUSY),
337*4882a593Smuzhiyun PVT_POLL_DELAY_US,
338*4882a593Smuzhiyun PVT_POLL_TIMEOUT_US);
339*4882a593Smuzhiyun if (ret)
340*4882a593Smuzhiyun return ret;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun val = POWER_DELAY_CYCLE_256 | IP_TMR << SDIF_ADDR_SFT |
343*4882a593Smuzhiyun SDIF_WRN_W | SDIF_PROG;
344*4882a593Smuzhiyun ret = regmap_write(t_map, SDIF_W, val);
345*4882a593Smuzhiyun if(ret < 0)
346*4882a593Smuzhiyun return ret;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun ret = regmap_read_poll_timeout(t_map, SDIF_STAT,
349*4882a593Smuzhiyun val, !(val & SDIF_BUSY),
350*4882a593Smuzhiyun PVT_POLL_DELAY_US,
351*4882a593Smuzhiyun PVT_POLL_TIMEOUT_US);
352*4882a593Smuzhiyun if (ret)
353*4882a593Smuzhiyun return ret;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun val = IP_RST_REL | IP_RUN_CONT | IP_AUTO |
356*4882a593Smuzhiyun IP_CTRL << SDIF_ADDR_SFT |
357*4882a593Smuzhiyun SDIF_WRN_W | SDIF_PROG;
358*4882a593Smuzhiyun ret = regmap_write(t_map, SDIF_W, val);
359*4882a593Smuzhiyun if(ret < 0)
360*4882a593Smuzhiyun return ret;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun if (p_num) {
364*4882a593Smuzhiyun ret = regmap_write(p_map, SDIF_HALT, 0x0);
365*4882a593Smuzhiyun if(ret < 0)
366*4882a593Smuzhiyun return ret;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun ret = regmap_write(p_map, SDIF_DISABLE, BIT(p_num) - 1);
369*4882a593Smuzhiyun if(ret < 0)
370*4882a593Smuzhiyun return ret;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun ret = regmap_write(p_map, CLK_SYNTH, clk_synth);
373*4882a593Smuzhiyun if(ret < 0)
374*4882a593Smuzhiyun return ret;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun if (v_num) {
378*4882a593Smuzhiyun ret = regmap_write(v_map, SDIF_SMPL_CTRL, 0x0);
379*4882a593Smuzhiyun if(ret < 0)
380*4882a593Smuzhiyun return ret;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun ret = regmap_write(v_map, SDIF_HALT, 0x0);
383*4882a593Smuzhiyun if(ret < 0)
384*4882a593Smuzhiyun return ret;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun ret = regmap_write(v_map, CLK_SYNTH, clk_synth);
387*4882a593Smuzhiyun if(ret < 0)
388*4882a593Smuzhiyun return ret;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun ret = regmap_write(v_map, SDIF_DISABLE, 0x0);
391*4882a593Smuzhiyun if(ret < 0)
392*4882a593Smuzhiyun return ret;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun ret = regmap_read_poll_timeout(v_map, SDIF_STAT,
395*4882a593Smuzhiyun val, !(val & SDIF_BUSY),
396*4882a593Smuzhiyun PVT_POLL_DELAY_US,
397*4882a593Smuzhiyun PVT_POLL_TIMEOUT_US);
398*4882a593Smuzhiyun if (ret)
399*4882a593Smuzhiyun return ret;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun val = (BIT(pvt->c_num) - 1) | VM_CH_INIT |
402*4882a593Smuzhiyun IP_POLL << SDIF_ADDR_SFT | SDIF_WRN_W | SDIF_PROG;
403*4882a593Smuzhiyun ret = regmap_write(v_map, SDIF_W, val);
404*4882a593Smuzhiyun if (ret < 0)
405*4882a593Smuzhiyun return ret;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun ret = regmap_read_poll_timeout(v_map, SDIF_STAT,
408*4882a593Smuzhiyun val, !(val & SDIF_BUSY),
409*4882a593Smuzhiyun PVT_POLL_DELAY_US,
410*4882a593Smuzhiyun PVT_POLL_TIMEOUT_US);
411*4882a593Smuzhiyun if (ret)
412*4882a593Smuzhiyun return ret;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun val = CFG1_VOL_MEAS_MODE | CFG1_PARALLEL_OUT |
415*4882a593Smuzhiyun CFG1_14_BIT | IP_CFG << SDIF_ADDR_SFT |
416*4882a593Smuzhiyun SDIF_WRN_W | SDIF_PROG;
417*4882a593Smuzhiyun ret = regmap_write(v_map, SDIF_W, val);
418*4882a593Smuzhiyun if(ret < 0)
419*4882a593Smuzhiyun return ret;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun ret = regmap_read_poll_timeout(v_map, SDIF_STAT,
422*4882a593Smuzhiyun val, !(val & SDIF_BUSY),
423*4882a593Smuzhiyun PVT_POLL_DELAY_US,
424*4882a593Smuzhiyun PVT_POLL_TIMEOUT_US);
425*4882a593Smuzhiyun if (ret)
426*4882a593Smuzhiyun return ret;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun val = POWER_DELAY_CYCLE_64 | IP_TMR << SDIF_ADDR_SFT |
429*4882a593Smuzhiyun SDIF_WRN_W | SDIF_PROG;
430*4882a593Smuzhiyun ret = regmap_write(v_map, SDIF_W, val);
431*4882a593Smuzhiyun if(ret < 0)
432*4882a593Smuzhiyun return ret;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun ret = regmap_read_poll_timeout(v_map, SDIF_STAT,
435*4882a593Smuzhiyun val, !(val & SDIF_BUSY),
436*4882a593Smuzhiyun PVT_POLL_DELAY_US,
437*4882a593Smuzhiyun PVT_POLL_TIMEOUT_US);
438*4882a593Smuzhiyun if (ret)
439*4882a593Smuzhiyun return ret;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun val = IP_RST_REL | IP_RUN_CONT | IP_AUTO | IP_VM_MODE |
442*4882a593Smuzhiyun IP_CTRL << SDIF_ADDR_SFT |
443*4882a593Smuzhiyun SDIF_WRN_W | SDIF_PROG;
444*4882a593Smuzhiyun ret = regmap_write(v_map, SDIF_W, val);
445*4882a593Smuzhiyun if(ret < 0)
446*4882a593Smuzhiyun return ret;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun return 0;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun static struct regmap_config pvt_regmap_config = {
453*4882a593Smuzhiyun .reg_bits = 32,
454*4882a593Smuzhiyun .reg_stride = 4,
455*4882a593Smuzhiyun .val_bits = 32,
456*4882a593Smuzhiyun };
457*4882a593Smuzhiyun
pvt_get_regmap(struct platform_device * pdev,char * reg_name,struct pvt_device * pvt)458*4882a593Smuzhiyun static int pvt_get_regmap(struct platform_device *pdev, char *reg_name,
459*4882a593Smuzhiyun struct pvt_device *pvt)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun struct device *dev = &pdev->dev;
462*4882a593Smuzhiyun struct regmap **reg_map;
463*4882a593Smuzhiyun void __iomem *io_base;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun if (!strcmp(reg_name, "common"))
466*4882a593Smuzhiyun reg_map = &pvt->c_map;
467*4882a593Smuzhiyun else if (!strcmp(reg_name, "ts"))
468*4882a593Smuzhiyun reg_map = &pvt->t_map;
469*4882a593Smuzhiyun else if (!strcmp(reg_name, "pd"))
470*4882a593Smuzhiyun reg_map = &pvt->p_map;
471*4882a593Smuzhiyun else if (!strcmp(reg_name, "vm"))
472*4882a593Smuzhiyun reg_map = &pvt->v_map;
473*4882a593Smuzhiyun else
474*4882a593Smuzhiyun return -EINVAL;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun io_base = devm_platform_ioremap_resource_byname(pdev, reg_name);
477*4882a593Smuzhiyun if (IS_ERR(io_base))
478*4882a593Smuzhiyun return PTR_ERR(io_base);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun pvt_regmap_config.name = reg_name;
481*4882a593Smuzhiyun *reg_map = devm_regmap_init_mmio(dev, io_base, &pvt_regmap_config);
482*4882a593Smuzhiyun if (IS_ERR(*reg_map)) {
483*4882a593Smuzhiyun dev_err(dev, "failed to init register map\n");
484*4882a593Smuzhiyun return PTR_ERR(*reg_map);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun return 0;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
pvt_clk_disable(void * data)490*4882a593Smuzhiyun static void pvt_clk_disable(void *data)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun struct pvt_device *pvt = data;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun clk_disable_unprepare(pvt->clk);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
pvt_clk_enable(struct device * dev,struct pvt_device * pvt)497*4882a593Smuzhiyun static int pvt_clk_enable(struct device *dev, struct pvt_device *pvt)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun int ret;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun ret = clk_prepare_enable(pvt->clk);
502*4882a593Smuzhiyun if (ret)
503*4882a593Smuzhiyun return ret;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun return devm_add_action_or_reset(dev, pvt_clk_disable, pvt);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
pvt_reset_control_assert(void * data)508*4882a593Smuzhiyun static void pvt_reset_control_assert(void *data)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun struct pvt_device *pvt = data;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun reset_control_assert(pvt->rst);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
pvt_reset_control_deassert(struct device * dev,struct pvt_device * pvt)515*4882a593Smuzhiyun static int pvt_reset_control_deassert(struct device *dev, struct pvt_device *pvt)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun int ret;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun ret = reset_control_deassert(pvt->rst);
520*4882a593Smuzhiyun if (ret)
521*4882a593Smuzhiyun return ret;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun return devm_add_action_or_reset(dev, pvt_reset_control_assert, pvt);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
mr75203_probe(struct platform_device * pdev)526*4882a593Smuzhiyun static int mr75203_probe(struct platform_device *pdev)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun u32 ts_num, vm_num, pd_num, ch_num, val, index, i;
529*4882a593Smuzhiyun const struct hwmon_channel_info **pvt_info;
530*4882a593Smuzhiyun struct device *dev = &pdev->dev;
531*4882a593Smuzhiyun u32 *temp_config, *in_config;
532*4882a593Smuzhiyun struct device *hwmon_dev;
533*4882a593Smuzhiyun struct pvt_device *pvt;
534*4882a593Smuzhiyun int ret;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun pvt = devm_kzalloc(dev, sizeof(*pvt), GFP_KERNEL);
537*4882a593Smuzhiyun if (!pvt)
538*4882a593Smuzhiyun return -ENOMEM;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun ret = pvt_get_regmap(pdev, "common", pvt);
541*4882a593Smuzhiyun if (ret)
542*4882a593Smuzhiyun return ret;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun pvt->clk = devm_clk_get(dev, NULL);
545*4882a593Smuzhiyun if (IS_ERR(pvt->clk))
546*4882a593Smuzhiyun return dev_err_probe(dev, PTR_ERR(pvt->clk), "failed to get clock\n");
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun ret = pvt_clk_enable(dev, pvt);
549*4882a593Smuzhiyun if (ret) {
550*4882a593Smuzhiyun dev_err(dev, "failed to enable clock\n");
551*4882a593Smuzhiyun return ret;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun pvt->rst = devm_reset_control_get_exclusive(dev, NULL);
555*4882a593Smuzhiyun if (IS_ERR(pvt->rst))
556*4882a593Smuzhiyun return dev_err_probe(dev, PTR_ERR(pvt->rst),
557*4882a593Smuzhiyun "failed to get reset control\n");
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun ret = pvt_reset_control_deassert(dev, pvt);
560*4882a593Smuzhiyun if (ret)
561*4882a593Smuzhiyun return dev_err_probe(dev, ret, "cannot deassert reset control\n");
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun ret = regmap_read(pvt->c_map, PVT_IP_CONFIG, &val);
564*4882a593Smuzhiyun if(ret < 0)
565*4882a593Smuzhiyun return ret;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun ts_num = (val & TS_NUM_MSK) >> TS_NUM_SFT;
568*4882a593Smuzhiyun pd_num = (val & PD_NUM_MSK) >> PD_NUM_SFT;
569*4882a593Smuzhiyun vm_num = (val & VM_NUM_MSK) >> VM_NUM_SFT;
570*4882a593Smuzhiyun ch_num = (val & CH_NUM_MSK) >> CH_NUM_SFT;
571*4882a593Smuzhiyun pvt->t_num = ts_num;
572*4882a593Smuzhiyun pvt->p_num = pd_num;
573*4882a593Smuzhiyun pvt->v_num = vm_num;
574*4882a593Smuzhiyun pvt->c_num = ch_num;
575*4882a593Smuzhiyun val = 0;
576*4882a593Smuzhiyun if (ts_num)
577*4882a593Smuzhiyun val++;
578*4882a593Smuzhiyun if (vm_num)
579*4882a593Smuzhiyun val++;
580*4882a593Smuzhiyun if (!val)
581*4882a593Smuzhiyun return -ENODEV;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun pvt_info = devm_kcalloc(dev, val + 2, sizeof(*pvt_info), GFP_KERNEL);
584*4882a593Smuzhiyun if (!pvt_info)
585*4882a593Smuzhiyun return -ENOMEM;
586*4882a593Smuzhiyun pvt_info[0] = &pvt_chip;
587*4882a593Smuzhiyun index = 1;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun if (ts_num) {
590*4882a593Smuzhiyun ret = pvt_get_regmap(pdev, "ts", pvt);
591*4882a593Smuzhiyun if (ret)
592*4882a593Smuzhiyun return ret;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun temp_config = devm_kcalloc(dev, ts_num + 1,
595*4882a593Smuzhiyun sizeof(*temp_config), GFP_KERNEL);
596*4882a593Smuzhiyun if (!temp_config)
597*4882a593Smuzhiyun return -ENOMEM;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun memset32(temp_config, HWMON_T_INPUT, ts_num);
600*4882a593Smuzhiyun pvt_temp.config = temp_config;
601*4882a593Smuzhiyun pvt_info[index++] = &pvt_temp;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun if (pd_num) {
605*4882a593Smuzhiyun ret = pvt_get_regmap(pdev, "pd", pvt);
606*4882a593Smuzhiyun if (ret)
607*4882a593Smuzhiyun return ret;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun if (vm_num) {
611*4882a593Smuzhiyun u32 total_ch;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun ret = pvt_get_regmap(pdev, "vm", pvt);
614*4882a593Smuzhiyun if (ret)
615*4882a593Smuzhiyun return ret;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun pvt->vm_idx = devm_kcalloc(dev, vm_num, sizeof(*pvt->vm_idx),
618*4882a593Smuzhiyun GFP_KERNEL);
619*4882a593Smuzhiyun if (!pvt->vm_idx)
620*4882a593Smuzhiyun return -ENOMEM;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun ret = device_property_read_u8_array(dev, "intel,vm-map",
623*4882a593Smuzhiyun pvt->vm_idx, vm_num);
624*4882a593Smuzhiyun if (ret) {
625*4882a593Smuzhiyun /*
626*4882a593Smuzhiyun * Incase intel,vm-map property is not defined, we
627*4882a593Smuzhiyun * assume incremental channel numbers.
628*4882a593Smuzhiyun */
629*4882a593Smuzhiyun for (i = 0; i < vm_num; i++)
630*4882a593Smuzhiyun pvt->vm_idx[i] = i;
631*4882a593Smuzhiyun } else {
632*4882a593Smuzhiyun for (i = 0; i < vm_num; i++)
633*4882a593Smuzhiyun if (pvt->vm_idx[i] >= vm_num ||
634*4882a593Smuzhiyun pvt->vm_idx[i] == 0xff) {
635*4882a593Smuzhiyun pvt->v_num = i;
636*4882a593Smuzhiyun vm_num = i;
637*4882a593Smuzhiyun break;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun total_ch = ch_num * vm_num;
642*4882a593Smuzhiyun in_config = devm_kcalloc(dev, total_ch + 1,
643*4882a593Smuzhiyun sizeof(*in_config), GFP_KERNEL);
644*4882a593Smuzhiyun if (!in_config)
645*4882a593Smuzhiyun return -ENOMEM;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun memset32(in_config, HWMON_I_INPUT, total_ch);
648*4882a593Smuzhiyun in_config[total_ch] = 0;
649*4882a593Smuzhiyun pvt_in.config = in_config;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun pvt_info[index++] = &pvt_in;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun ret = pvt_init(pvt);
655*4882a593Smuzhiyun if (ret) {
656*4882a593Smuzhiyun dev_err(dev, "failed to init pvt: %d\n", ret);
657*4882a593Smuzhiyun return ret;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun pvt_chip_info.info = pvt_info;
661*4882a593Smuzhiyun hwmon_dev = devm_hwmon_device_register_with_info(dev, "pvt",
662*4882a593Smuzhiyun pvt,
663*4882a593Smuzhiyun &pvt_chip_info,
664*4882a593Smuzhiyun NULL);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(hwmon_dev);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun static const struct of_device_id moortec_pvt_of_match[] = {
670*4882a593Smuzhiyun { .compatible = "moortec,mr75203" },
671*4882a593Smuzhiyun { }
672*4882a593Smuzhiyun };
673*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, moortec_pvt_of_match);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun static struct platform_driver moortec_pvt_driver = {
676*4882a593Smuzhiyun .driver = {
677*4882a593Smuzhiyun .name = "moortec-pvt",
678*4882a593Smuzhiyun .of_match_table = moortec_pvt_of_match,
679*4882a593Smuzhiyun },
680*4882a593Smuzhiyun .probe = mr75203_probe,
681*4882a593Smuzhiyun };
682*4882a593Smuzhiyun module_platform_driver(moortec_pvt_driver);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
685