1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * it87.c - Part of lm_sensors, Linux kernel modules for hardware
4*4882a593Smuzhiyun * monitoring.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * The IT8705F is an LPC-based Super I/O part that contains UARTs, a
7*4882a593Smuzhiyun * parallel port, an IR port, a MIDI port, a floppy controller, etc., in
8*4882a593Smuzhiyun * addition to an Environment Controller (Enhanced Hardware Monitor and
9*4882a593Smuzhiyun * Fan Controller)
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * This driver supports only the Environment Controller in the IT8705F and
12*4882a593Smuzhiyun * similar parts. The other devices are supported by different drivers.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * Supports: IT8603E Super I/O chip w/LPC interface
15*4882a593Smuzhiyun * IT8620E Super I/O chip w/LPC interface
16*4882a593Smuzhiyun * IT8622E Super I/O chip w/LPC interface
17*4882a593Smuzhiyun * IT8623E Super I/O chip w/LPC interface
18*4882a593Smuzhiyun * IT8628E Super I/O chip w/LPC interface
19*4882a593Smuzhiyun * IT8705F Super I/O chip w/LPC interface
20*4882a593Smuzhiyun * IT8712F Super I/O chip w/LPC interface
21*4882a593Smuzhiyun * IT8716F Super I/O chip w/LPC interface
22*4882a593Smuzhiyun * IT8718F Super I/O chip w/LPC interface
23*4882a593Smuzhiyun * IT8720F Super I/O chip w/LPC interface
24*4882a593Smuzhiyun * IT8721F Super I/O chip w/LPC interface
25*4882a593Smuzhiyun * IT8726F Super I/O chip w/LPC interface
26*4882a593Smuzhiyun * IT8728F Super I/O chip w/LPC interface
27*4882a593Smuzhiyun * IT8732F Super I/O chip w/LPC interface
28*4882a593Smuzhiyun * IT8758E Super I/O chip w/LPC interface
29*4882a593Smuzhiyun * IT8771E Super I/O chip w/LPC interface
30*4882a593Smuzhiyun * IT8772E Super I/O chip w/LPC interface
31*4882a593Smuzhiyun * IT8781F Super I/O chip w/LPC interface
32*4882a593Smuzhiyun * IT8782F Super I/O chip w/LPC interface
33*4882a593Smuzhiyun * IT8783E/F Super I/O chip w/LPC interface
34*4882a593Smuzhiyun * IT8786E Super I/O chip w/LPC interface
35*4882a593Smuzhiyun * IT8790E Super I/O chip w/LPC interface
36*4882a593Smuzhiyun * IT8792E Super I/O chip w/LPC interface
37*4882a593Smuzhiyun * Sis950 A clone of the IT8705F
38*4882a593Smuzhiyun *
39*4882a593Smuzhiyun * Copyright (C) 2001 Chris Gauthron
40*4882a593Smuzhiyun * Copyright (C) 2005-2010 Jean Delvare <jdelvare@suse.de>
41*4882a593Smuzhiyun */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #include <linux/bitops.h>
46*4882a593Smuzhiyun #include <linux/module.h>
47*4882a593Smuzhiyun #include <linux/init.h>
48*4882a593Smuzhiyun #include <linux/slab.h>
49*4882a593Smuzhiyun #include <linux/jiffies.h>
50*4882a593Smuzhiyun #include <linux/platform_device.h>
51*4882a593Smuzhiyun #include <linux/hwmon.h>
52*4882a593Smuzhiyun #include <linux/hwmon-sysfs.h>
53*4882a593Smuzhiyun #include <linux/hwmon-vid.h>
54*4882a593Smuzhiyun #include <linux/err.h>
55*4882a593Smuzhiyun #include <linux/mutex.h>
56*4882a593Smuzhiyun #include <linux/sysfs.h>
57*4882a593Smuzhiyun #include <linux/string.h>
58*4882a593Smuzhiyun #include <linux/dmi.h>
59*4882a593Smuzhiyun #include <linux/acpi.h>
60*4882a593Smuzhiyun #include <linux/io.h>
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define DRVNAME "it87"
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun enum chips { it87, it8712, it8716, it8718, it8720, it8721, it8728, it8732,
65*4882a593Smuzhiyun it8771, it8772, it8781, it8782, it8783, it8786, it8790,
66*4882a593Smuzhiyun it8792, it8603, it8620, it8622, it8628 };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static unsigned short force_id;
69*4882a593Smuzhiyun module_param(force_id, ushort, 0);
70*4882a593Smuzhiyun MODULE_PARM_DESC(force_id, "Override the detected device ID");
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static struct platform_device *it87_pdev[2];
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define REG_2E 0x2e /* The register to read/write */
75*4882a593Smuzhiyun #define REG_4E 0x4e /* Secondary register to read/write */
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define DEV 0x07 /* Register: Logical device select */
78*4882a593Smuzhiyun #define PME 0x04 /* The device with the fan registers in it */
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* The device with the IT8718F/IT8720F VID value in it */
81*4882a593Smuzhiyun #define GPIO 0x07
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define DEVID 0x20 /* Register: Device ID */
84*4882a593Smuzhiyun #define DEVREV 0x22 /* Register: Device Revision */
85*4882a593Smuzhiyun
superio_inb(int ioreg,int reg)86*4882a593Smuzhiyun static inline int superio_inb(int ioreg, int reg)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun outb(reg, ioreg);
89*4882a593Smuzhiyun return inb(ioreg + 1);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
superio_outb(int ioreg,int reg,int val)92*4882a593Smuzhiyun static inline void superio_outb(int ioreg, int reg, int val)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun outb(reg, ioreg);
95*4882a593Smuzhiyun outb(val, ioreg + 1);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
superio_inw(int ioreg,int reg)98*4882a593Smuzhiyun static int superio_inw(int ioreg, int reg)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun int val;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun outb(reg++, ioreg);
103*4882a593Smuzhiyun val = inb(ioreg + 1) << 8;
104*4882a593Smuzhiyun outb(reg, ioreg);
105*4882a593Smuzhiyun val |= inb(ioreg + 1);
106*4882a593Smuzhiyun return val;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
superio_select(int ioreg,int ldn)109*4882a593Smuzhiyun static inline void superio_select(int ioreg, int ldn)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun outb(DEV, ioreg);
112*4882a593Smuzhiyun outb(ldn, ioreg + 1);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
superio_enter(int ioreg)115*4882a593Smuzhiyun static inline int superio_enter(int ioreg)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun * Try to reserve ioreg and ioreg + 1 for exclusive access.
119*4882a593Smuzhiyun */
120*4882a593Smuzhiyun if (!request_muxed_region(ioreg, 2, DRVNAME))
121*4882a593Smuzhiyun return -EBUSY;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun outb(0x87, ioreg);
124*4882a593Smuzhiyun outb(0x01, ioreg);
125*4882a593Smuzhiyun outb(0x55, ioreg);
126*4882a593Smuzhiyun outb(ioreg == REG_4E ? 0xaa : 0x55, ioreg);
127*4882a593Smuzhiyun return 0;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
superio_exit(int ioreg)130*4882a593Smuzhiyun static inline void superio_exit(int ioreg)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun outb(0x02, ioreg);
133*4882a593Smuzhiyun outb(0x02, ioreg + 1);
134*4882a593Smuzhiyun release_region(ioreg, 2);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* Logical device 4 registers */
138*4882a593Smuzhiyun #define IT8712F_DEVID 0x8712
139*4882a593Smuzhiyun #define IT8705F_DEVID 0x8705
140*4882a593Smuzhiyun #define IT8716F_DEVID 0x8716
141*4882a593Smuzhiyun #define IT8718F_DEVID 0x8718
142*4882a593Smuzhiyun #define IT8720F_DEVID 0x8720
143*4882a593Smuzhiyun #define IT8721F_DEVID 0x8721
144*4882a593Smuzhiyun #define IT8726F_DEVID 0x8726
145*4882a593Smuzhiyun #define IT8728F_DEVID 0x8728
146*4882a593Smuzhiyun #define IT8732F_DEVID 0x8732
147*4882a593Smuzhiyun #define IT8792E_DEVID 0x8733
148*4882a593Smuzhiyun #define IT8771E_DEVID 0x8771
149*4882a593Smuzhiyun #define IT8772E_DEVID 0x8772
150*4882a593Smuzhiyun #define IT8781F_DEVID 0x8781
151*4882a593Smuzhiyun #define IT8782F_DEVID 0x8782
152*4882a593Smuzhiyun #define IT8783E_DEVID 0x8783
153*4882a593Smuzhiyun #define IT8786E_DEVID 0x8786
154*4882a593Smuzhiyun #define IT8790E_DEVID 0x8790
155*4882a593Smuzhiyun #define IT8603E_DEVID 0x8603
156*4882a593Smuzhiyun #define IT8620E_DEVID 0x8620
157*4882a593Smuzhiyun #define IT8622E_DEVID 0x8622
158*4882a593Smuzhiyun #define IT8623E_DEVID 0x8623
159*4882a593Smuzhiyun #define IT8628E_DEVID 0x8628
160*4882a593Smuzhiyun #define IT87_ACT_REG 0x30
161*4882a593Smuzhiyun #define IT87_BASE_REG 0x60
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* Logical device 7 registers (IT8712F and later) */
164*4882a593Smuzhiyun #define IT87_SIO_GPIO1_REG 0x25
165*4882a593Smuzhiyun #define IT87_SIO_GPIO2_REG 0x26
166*4882a593Smuzhiyun #define IT87_SIO_GPIO3_REG 0x27
167*4882a593Smuzhiyun #define IT87_SIO_GPIO4_REG 0x28
168*4882a593Smuzhiyun #define IT87_SIO_GPIO5_REG 0x29
169*4882a593Smuzhiyun #define IT87_SIO_PINX1_REG 0x2a /* Pin selection */
170*4882a593Smuzhiyun #define IT87_SIO_PINX2_REG 0x2c /* Pin selection */
171*4882a593Smuzhiyun #define IT87_SIO_SPI_REG 0xef /* SPI function pin select */
172*4882a593Smuzhiyun #define IT87_SIO_VID_REG 0xfc /* VID value */
173*4882a593Smuzhiyun #define IT87_SIO_BEEP_PIN_REG 0xf6 /* Beep pin mapping */
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* Update battery voltage after every reading if true */
176*4882a593Smuzhiyun static bool update_vbat;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* Not all BIOSes properly configure the PWM registers */
179*4882a593Smuzhiyun static bool fix_pwm_polarity;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* Many IT87 constants specified below */
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* Length of ISA address segment */
184*4882a593Smuzhiyun #define IT87_EXTENT 8
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* Length of ISA address segment for Environmental Controller */
187*4882a593Smuzhiyun #define IT87_EC_EXTENT 2
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* Offset of EC registers from ISA base address */
190*4882a593Smuzhiyun #define IT87_EC_OFFSET 5
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* Where are the ISA address/data registers relative to the EC base address */
193*4882a593Smuzhiyun #define IT87_ADDR_REG_OFFSET 0
194*4882a593Smuzhiyun #define IT87_DATA_REG_OFFSET 1
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /*----- The IT87 registers -----*/
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun #define IT87_REG_CONFIG 0x00
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun #define IT87_REG_ALARM1 0x01
201*4882a593Smuzhiyun #define IT87_REG_ALARM2 0x02
202*4882a593Smuzhiyun #define IT87_REG_ALARM3 0x03
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /*
205*4882a593Smuzhiyun * The IT8718F and IT8720F have the VID value in a different register, in
206*4882a593Smuzhiyun * Super-I/O configuration space.
207*4882a593Smuzhiyun */
208*4882a593Smuzhiyun #define IT87_REG_VID 0x0a
209*4882a593Smuzhiyun /*
210*4882a593Smuzhiyun * The IT8705F and IT8712F earlier than revision 0x08 use register 0x0b
211*4882a593Smuzhiyun * for fan divisors. Later IT8712F revisions must use 16-bit tachometer
212*4882a593Smuzhiyun * mode.
213*4882a593Smuzhiyun */
214*4882a593Smuzhiyun #define IT87_REG_FAN_DIV 0x0b
215*4882a593Smuzhiyun #define IT87_REG_FAN_16BIT 0x0c
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /*
218*4882a593Smuzhiyun * Monitors:
219*4882a593Smuzhiyun * - up to 13 voltage (0 to 7, battery, avcc, 10 to 12)
220*4882a593Smuzhiyun * - up to 6 temp (1 to 6)
221*4882a593Smuzhiyun * - up to 6 fan (1 to 6)
222*4882a593Smuzhiyun */
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun static const u8 IT87_REG_FAN[] = { 0x0d, 0x0e, 0x0f, 0x80, 0x82, 0x4c };
225*4882a593Smuzhiyun static const u8 IT87_REG_FAN_MIN[] = { 0x10, 0x11, 0x12, 0x84, 0x86, 0x4e };
226*4882a593Smuzhiyun static const u8 IT87_REG_FANX[] = { 0x18, 0x19, 0x1a, 0x81, 0x83, 0x4d };
227*4882a593Smuzhiyun static const u8 IT87_REG_FANX_MIN[] = { 0x1b, 0x1c, 0x1d, 0x85, 0x87, 0x4f };
228*4882a593Smuzhiyun static const u8 IT87_REG_TEMP_OFFSET[] = { 0x56, 0x57, 0x59 };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun #define IT87_REG_FAN_MAIN_CTRL 0x13
231*4882a593Smuzhiyun #define IT87_REG_FAN_CTL 0x14
232*4882a593Smuzhiyun static const u8 IT87_REG_PWM[] = { 0x15, 0x16, 0x17, 0x7f, 0xa7, 0xaf };
233*4882a593Smuzhiyun static const u8 IT87_REG_PWM_DUTY[] = { 0x63, 0x6b, 0x73, 0x7b, 0xa3, 0xab };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static const u8 IT87_REG_VIN[] = { 0x20, 0x21, 0x22, 0x23, 0x24, 0x25, 0x26,
236*4882a593Smuzhiyun 0x27, 0x28, 0x2f, 0x2c, 0x2d, 0x2e };
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun #define IT87_REG_TEMP(nr) (0x29 + (nr))
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun #define IT87_REG_VIN_MAX(nr) (0x30 + (nr) * 2)
241*4882a593Smuzhiyun #define IT87_REG_VIN_MIN(nr) (0x31 + (nr) * 2)
242*4882a593Smuzhiyun #define IT87_REG_TEMP_HIGH(nr) (0x40 + (nr) * 2)
243*4882a593Smuzhiyun #define IT87_REG_TEMP_LOW(nr) (0x41 + (nr) * 2)
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun #define IT87_REG_VIN_ENABLE 0x50
246*4882a593Smuzhiyun #define IT87_REG_TEMP_ENABLE 0x51
247*4882a593Smuzhiyun #define IT87_REG_TEMP_EXTRA 0x55
248*4882a593Smuzhiyun #define IT87_REG_BEEP_ENABLE 0x5c
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun #define IT87_REG_CHIPID 0x58
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun static const u8 IT87_REG_AUTO_BASE[] = { 0x60, 0x68, 0x70, 0x78, 0xa0, 0xa8 };
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun #define IT87_REG_AUTO_TEMP(nr, i) (IT87_REG_AUTO_BASE[nr] + (i))
255*4882a593Smuzhiyun #define IT87_REG_AUTO_PWM(nr, i) (IT87_REG_AUTO_BASE[nr] + 5 + (i))
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun #define IT87_REG_TEMP456_ENABLE 0x77
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun #define NUM_VIN ARRAY_SIZE(IT87_REG_VIN)
260*4882a593Smuzhiyun #define NUM_VIN_LIMIT 8
261*4882a593Smuzhiyun #define NUM_TEMP 6
262*4882a593Smuzhiyun #define NUM_TEMP_OFFSET ARRAY_SIZE(IT87_REG_TEMP_OFFSET)
263*4882a593Smuzhiyun #define NUM_TEMP_LIMIT 3
264*4882a593Smuzhiyun #define NUM_FAN ARRAY_SIZE(IT87_REG_FAN)
265*4882a593Smuzhiyun #define NUM_FAN_DIV 3
266*4882a593Smuzhiyun #define NUM_PWM ARRAY_SIZE(IT87_REG_PWM)
267*4882a593Smuzhiyun #define NUM_AUTO_PWM ARRAY_SIZE(IT87_REG_PWM)
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun struct it87_devices {
270*4882a593Smuzhiyun const char *name;
271*4882a593Smuzhiyun const char * const suffix;
272*4882a593Smuzhiyun u32 features;
273*4882a593Smuzhiyun u8 peci_mask;
274*4882a593Smuzhiyun u8 old_peci_mask;
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun #define FEAT_12MV_ADC BIT(0)
278*4882a593Smuzhiyun #define FEAT_NEWER_AUTOPWM BIT(1)
279*4882a593Smuzhiyun #define FEAT_OLD_AUTOPWM BIT(2)
280*4882a593Smuzhiyun #define FEAT_16BIT_FANS BIT(3)
281*4882a593Smuzhiyun #define FEAT_TEMP_OFFSET BIT(4)
282*4882a593Smuzhiyun #define FEAT_TEMP_PECI BIT(5)
283*4882a593Smuzhiyun #define FEAT_TEMP_OLD_PECI BIT(6)
284*4882a593Smuzhiyun #define FEAT_FAN16_CONFIG BIT(7) /* Need to enable 16-bit fans */
285*4882a593Smuzhiyun #define FEAT_FIVE_FANS BIT(8) /* Supports five fans */
286*4882a593Smuzhiyun #define FEAT_VID BIT(9) /* Set if chip supports VID */
287*4882a593Smuzhiyun #define FEAT_IN7_INTERNAL BIT(10) /* Set if in7 is internal */
288*4882a593Smuzhiyun #define FEAT_SIX_FANS BIT(11) /* Supports six fans */
289*4882a593Smuzhiyun #define FEAT_10_9MV_ADC BIT(12)
290*4882a593Smuzhiyun #define FEAT_AVCC3 BIT(13) /* Chip supports in9/AVCC3 */
291*4882a593Smuzhiyun #define FEAT_FIVE_PWM BIT(14) /* Chip supports 5 pwm chn */
292*4882a593Smuzhiyun #define FEAT_SIX_PWM BIT(15) /* Chip supports 6 pwm chn */
293*4882a593Smuzhiyun #define FEAT_PWM_FREQ2 BIT(16) /* Separate pwm freq 2 */
294*4882a593Smuzhiyun #define FEAT_SIX_TEMP BIT(17) /* Up to 6 temp sensors */
295*4882a593Smuzhiyun #define FEAT_VIN3_5V BIT(18) /* VIN3 connected to +5V */
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun static const struct it87_devices it87_devices[] = {
298*4882a593Smuzhiyun [it87] = {
299*4882a593Smuzhiyun .name = "it87",
300*4882a593Smuzhiyun .suffix = "F",
301*4882a593Smuzhiyun .features = FEAT_OLD_AUTOPWM, /* may need to overwrite */
302*4882a593Smuzhiyun },
303*4882a593Smuzhiyun [it8712] = {
304*4882a593Smuzhiyun .name = "it8712",
305*4882a593Smuzhiyun .suffix = "F",
306*4882a593Smuzhiyun .features = FEAT_OLD_AUTOPWM | FEAT_VID,
307*4882a593Smuzhiyun /* may need to overwrite */
308*4882a593Smuzhiyun },
309*4882a593Smuzhiyun [it8716] = {
310*4882a593Smuzhiyun .name = "it8716",
311*4882a593Smuzhiyun .suffix = "F",
312*4882a593Smuzhiyun .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
313*4882a593Smuzhiyun | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_PWM_FREQ2,
314*4882a593Smuzhiyun },
315*4882a593Smuzhiyun [it8718] = {
316*4882a593Smuzhiyun .name = "it8718",
317*4882a593Smuzhiyun .suffix = "F",
318*4882a593Smuzhiyun .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
319*4882a593Smuzhiyun | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS
320*4882a593Smuzhiyun | FEAT_PWM_FREQ2,
321*4882a593Smuzhiyun .old_peci_mask = 0x4,
322*4882a593Smuzhiyun },
323*4882a593Smuzhiyun [it8720] = {
324*4882a593Smuzhiyun .name = "it8720",
325*4882a593Smuzhiyun .suffix = "F",
326*4882a593Smuzhiyun .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
327*4882a593Smuzhiyun | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS
328*4882a593Smuzhiyun | FEAT_PWM_FREQ2,
329*4882a593Smuzhiyun .old_peci_mask = 0x4,
330*4882a593Smuzhiyun },
331*4882a593Smuzhiyun [it8721] = {
332*4882a593Smuzhiyun .name = "it8721",
333*4882a593Smuzhiyun .suffix = "F",
334*4882a593Smuzhiyun .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
335*4882a593Smuzhiyun | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
336*4882a593Smuzhiyun | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_IN7_INTERNAL
337*4882a593Smuzhiyun | FEAT_PWM_FREQ2,
338*4882a593Smuzhiyun .peci_mask = 0x05,
339*4882a593Smuzhiyun .old_peci_mask = 0x02, /* Actually reports PCH */
340*4882a593Smuzhiyun },
341*4882a593Smuzhiyun [it8728] = {
342*4882a593Smuzhiyun .name = "it8728",
343*4882a593Smuzhiyun .suffix = "F",
344*4882a593Smuzhiyun .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
345*4882a593Smuzhiyun | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_FIVE_FANS
346*4882a593Smuzhiyun | FEAT_IN7_INTERNAL | FEAT_PWM_FREQ2,
347*4882a593Smuzhiyun .peci_mask = 0x07,
348*4882a593Smuzhiyun },
349*4882a593Smuzhiyun [it8732] = {
350*4882a593Smuzhiyun .name = "it8732",
351*4882a593Smuzhiyun .suffix = "F",
352*4882a593Smuzhiyun .features = FEAT_NEWER_AUTOPWM | FEAT_16BIT_FANS
353*4882a593Smuzhiyun | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
354*4882a593Smuzhiyun | FEAT_10_9MV_ADC | FEAT_IN7_INTERNAL,
355*4882a593Smuzhiyun .peci_mask = 0x07,
356*4882a593Smuzhiyun .old_peci_mask = 0x02, /* Actually reports PCH */
357*4882a593Smuzhiyun },
358*4882a593Smuzhiyun [it8771] = {
359*4882a593Smuzhiyun .name = "it8771",
360*4882a593Smuzhiyun .suffix = "E",
361*4882a593Smuzhiyun .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
362*4882a593Smuzhiyun | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
363*4882a593Smuzhiyun | FEAT_PWM_FREQ2,
364*4882a593Smuzhiyun /* PECI: guesswork */
365*4882a593Smuzhiyun /* 12mV ADC (OHM) */
366*4882a593Smuzhiyun /* 16 bit fans (OHM) */
367*4882a593Smuzhiyun /* three fans, always 16 bit (guesswork) */
368*4882a593Smuzhiyun .peci_mask = 0x07,
369*4882a593Smuzhiyun },
370*4882a593Smuzhiyun [it8772] = {
371*4882a593Smuzhiyun .name = "it8772",
372*4882a593Smuzhiyun .suffix = "E",
373*4882a593Smuzhiyun .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
374*4882a593Smuzhiyun | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
375*4882a593Smuzhiyun | FEAT_PWM_FREQ2,
376*4882a593Smuzhiyun /* PECI (coreboot) */
377*4882a593Smuzhiyun /* 12mV ADC (HWSensors4, OHM) */
378*4882a593Smuzhiyun /* 16 bit fans (HWSensors4, OHM) */
379*4882a593Smuzhiyun /* three fans, always 16 bit (datasheet) */
380*4882a593Smuzhiyun .peci_mask = 0x07,
381*4882a593Smuzhiyun },
382*4882a593Smuzhiyun [it8781] = {
383*4882a593Smuzhiyun .name = "it8781",
384*4882a593Smuzhiyun .suffix = "F",
385*4882a593Smuzhiyun .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
386*4882a593Smuzhiyun | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
387*4882a593Smuzhiyun .old_peci_mask = 0x4,
388*4882a593Smuzhiyun },
389*4882a593Smuzhiyun [it8782] = {
390*4882a593Smuzhiyun .name = "it8782",
391*4882a593Smuzhiyun .suffix = "F",
392*4882a593Smuzhiyun .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
393*4882a593Smuzhiyun | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
394*4882a593Smuzhiyun .old_peci_mask = 0x4,
395*4882a593Smuzhiyun },
396*4882a593Smuzhiyun [it8783] = {
397*4882a593Smuzhiyun .name = "it8783",
398*4882a593Smuzhiyun .suffix = "E/F",
399*4882a593Smuzhiyun .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
400*4882a593Smuzhiyun | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
401*4882a593Smuzhiyun .old_peci_mask = 0x4,
402*4882a593Smuzhiyun },
403*4882a593Smuzhiyun [it8786] = {
404*4882a593Smuzhiyun .name = "it8786",
405*4882a593Smuzhiyun .suffix = "E",
406*4882a593Smuzhiyun .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
407*4882a593Smuzhiyun | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
408*4882a593Smuzhiyun | FEAT_PWM_FREQ2,
409*4882a593Smuzhiyun .peci_mask = 0x07,
410*4882a593Smuzhiyun },
411*4882a593Smuzhiyun [it8790] = {
412*4882a593Smuzhiyun .name = "it8790",
413*4882a593Smuzhiyun .suffix = "E",
414*4882a593Smuzhiyun .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
415*4882a593Smuzhiyun | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
416*4882a593Smuzhiyun | FEAT_PWM_FREQ2,
417*4882a593Smuzhiyun .peci_mask = 0x07,
418*4882a593Smuzhiyun },
419*4882a593Smuzhiyun [it8792] = {
420*4882a593Smuzhiyun .name = "it8792",
421*4882a593Smuzhiyun .suffix = "E",
422*4882a593Smuzhiyun .features = FEAT_NEWER_AUTOPWM | FEAT_16BIT_FANS
423*4882a593Smuzhiyun | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
424*4882a593Smuzhiyun | FEAT_10_9MV_ADC | FEAT_IN7_INTERNAL,
425*4882a593Smuzhiyun .peci_mask = 0x07,
426*4882a593Smuzhiyun .old_peci_mask = 0x02, /* Actually reports PCH */
427*4882a593Smuzhiyun },
428*4882a593Smuzhiyun [it8603] = {
429*4882a593Smuzhiyun .name = "it8603",
430*4882a593Smuzhiyun .suffix = "E",
431*4882a593Smuzhiyun .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
432*4882a593Smuzhiyun | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
433*4882a593Smuzhiyun | FEAT_AVCC3 | FEAT_PWM_FREQ2,
434*4882a593Smuzhiyun .peci_mask = 0x07,
435*4882a593Smuzhiyun },
436*4882a593Smuzhiyun [it8620] = {
437*4882a593Smuzhiyun .name = "it8620",
438*4882a593Smuzhiyun .suffix = "E",
439*4882a593Smuzhiyun .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
440*4882a593Smuzhiyun | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS
441*4882a593Smuzhiyun | FEAT_IN7_INTERNAL | FEAT_SIX_PWM | FEAT_PWM_FREQ2
442*4882a593Smuzhiyun | FEAT_SIX_TEMP | FEAT_VIN3_5V,
443*4882a593Smuzhiyun .peci_mask = 0x07,
444*4882a593Smuzhiyun },
445*4882a593Smuzhiyun [it8622] = {
446*4882a593Smuzhiyun .name = "it8622",
447*4882a593Smuzhiyun .suffix = "E",
448*4882a593Smuzhiyun .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
449*4882a593Smuzhiyun | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_FIVE_FANS
450*4882a593Smuzhiyun | FEAT_FIVE_PWM | FEAT_IN7_INTERNAL | FEAT_PWM_FREQ2
451*4882a593Smuzhiyun | FEAT_AVCC3 | FEAT_VIN3_5V,
452*4882a593Smuzhiyun .peci_mask = 0x07,
453*4882a593Smuzhiyun },
454*4882a593Smuzhiyun [it8628] = {
455*4882a593Smuzhiyun .name = "it8628",
456*4882a593Smuzhiyun .suffix = "E",
457*4882a593Smuzhiyun .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
458*4882a593Smuzhiyun | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS
459*4882a593Smuzhiyun | FEAT_IN7_INTERNAL | FEAT_SIX_PWM | FEAT_PWM_FREQ2
460*4882a593Smuzhiyun | FEAT_SIX_TEMP | FEAT_VIN3_5V,
461*4882a593Smuzhiyun .peci_mask = 0x07,
462*4882a593Smuzhiyun },
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun #define has_16bit_fans(data) ((data)->features & FEAT_16BIT_FANS)
466*4882a593Smuzhiyun #define has_12mv_adc(data) ((data)->features & FEAT_12MV_ADC)
467*4882a593Smuzhiyun #define has_10_9mv_adc(data) ((data)->features & FEAT_10_9MV_ADC)
468*4882a593Smuzhiyun #define has_newer_autopwm(data) ((data)->features & FEAT_NEWER_AUTOPWM)
469*4882a593Smuzhiyun #define has_old_autopwm(data) ((data)->features & FEAT_OLD_AUTOPWM)
470*4882a593Smuzhiyun #define has_temp_offset(data) ((data)->features & FEAT_TEMP_OFFSET)
471*4882a593Smuzhiyun #define has_temp_peci(data, nr) (((data)->features & FEAT_TEMP_PECI) && \
472*4882a593Smuzhiyun ((data)->peci_mask & BIT(nr)))
473*4882a593Smuzhiyun #define has_temp_old_peci(data, nr) \
474*4882a593Smuzhiyun (((data)->features & FEAT_TEMP_OLD_PECI) && \
475*4882a593Smuzhiyun ((data)->old_peci_mask & BIT(nr)))
476*4882a593Smuzhiyun #define has_fan16_config(data) ((data)->features & FEAT_FAN16_CONFIG)
477*4882a593Smuzhiyun #define has_five_fans(data) ((data)->features & (FEAT_FIVE_FANS | \
478*4882a593Smuzhiyun FEAT_SIX_FANS))
479*4882a593Smuzhiyun #define has_vid(data) ((data)->features & FEAT_VID)
480*4882a593Smuzhiyun #define has_in7_internal(data) ((data)->features & FEAT_IN7_INTERNAL)
481*4882a593Smuzhiyun #define has_six_fans(data) ((data)->features & FEAT_SIX_FANS)
482*4882a593Smuzhiyun #define has_avcc3(data) ((data)->features & FEAT_AVCC3)
483*4882a593Smuzhiyun #define has_five_pwm(data) ((data)->features & (FEAT_FIVE_PWM \
484*4882a593Smuzhiyun | FEAT_SIX_PWM))
485*4882a593Smuzhiyun #define has_six_pwm(data) ((data)->features & FEAT_SIX_PWM)
486*4882a593Smuzhiyun #define has_pwm_freq2(data) ((data)->features & FEAT_PWM_FREQ2)
487*4882a593Smuzhiyun #define has_six_temp(data) ((data)->features & FEAT_SIX_TEMP)
488*4882a593Smuzhiyun #define has_vin3_5v(data) ((data)->features & FEAT_VIN3_5V)
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun struct it87_sio_data {
491*4882a593Smuzhiyun int sioaddr;
492*4882a593Smuzhiyun enum chips type;
493*4882a593Smuzhiyun /* Values read from Super-I/O config space */
494*4882a593Smuzhiyun u8 revision;
495*4882a593Smuzhiyun u8 vid_value;
496*4882a593Smuzhiyun u8 beep_pin;
497*4882a593Smuzhiyun u8 internal; /* Internal sensors can be labeled */
498*4882a593Smuzhiyun bool need_in7_reroute;
499*4882a593Smuzhiyun /* Features skipped based on config or DMI */
500*4882a593Smuzhiyun u16 skip_in;
501*4882a593Smuzhiyun u8 skip_vid;
502*4882a593Smuzhiyun u8 skip_fan;
503*4882a593Smuzhiyun u8 skip_pwm;
504*4882a593Smuzhiyun u8 skip_temp;
505*4882a593Smuzhiyun };
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /*
508*4882a593Smuzhiyun * For each registered chip, we need to keep some data in memory.
509*4882a593Smuzhiyun * The structure is dynamically allocated.
510*4882a593Smuzhiyun */
511*4882a593Smuzhiyun struct it87_data {
512*4882a593Smuzhiyun const struct attribute_group *groups[7];
513*4882a593Smuzhiyun int sioaddr;
514*4882a593Smuzhiyun enum chips type;
515*4882a593Smuzhiyun u32 features;
516*4882a593Smuzhiyun u8 peci_mask;
517*4882a593Smuzhiyun u8 old_peci_mask;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun unsigned short addr;
520*4882a593Smuzhiyun const char *name;
521*4882a593Smuzhiyun struct mutex update_lock;
522*4882a593Smuzhiyun char valid; /* !=0 if following fields are valid */
523*4882a593Smuzhiyun unsigned long last_updated; /* In jiffies */
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun u16 in_scaled; /* Internal voltage sensors are scaled */
526*4882a593Smuzhiyun u16 in_internal; /* Bitfield, internal sensors (for labels) */
527*4882a593Smuzhiyun u16 has_in; /* Bitfield, voltage sensors enabled */
528*4882a593Smuzhiyun u8 in[NUM_VIN][3]; /* [nr][0]=in, [1]=min, [2]=max */
529*4882a593Smuzhiyun bool need_in7_reroute;
530*4882a593Smuzhiyun u8 has_fan; /* Bitfield, fans enabled */
531*4882a593Smuzhiyun u16 fan[NUM_FAN][2]; /* Register values, [nr][0]=fan, [1]=min */
532*4882a593Smuzhiyun u8 has_temp; /* Bitfield, temp sensors enabled */
533*4882a593Smuzhiyun s8 temp[NUM_TEMP][4]; /* [nr][0]=temp, [1]=min, [2]=max, [3]=offset */
534*4882a593Smuzhiyun u8 sensor; /* Register value (IT87_REG_TEMP_ENABLE) */
535*4882a593Smuzhiyun u8 extra; /* Register value (IT87_REG_TEMP_EXTRA) */
536*4882a593Smuzhiyun u8 fan_div[NUM_FAN_DIV];/* Register encoding, shifted right */
537*4882a593Smuzhiyun bool has_vid; /* True if VID supported */
538*4882a593Smuzhiyun u8 vid; /* Register encoding, combined */
539*4882a593Smuzhiyun u8 vrm;
540*4882a593Smuzhiyun u32 alarms; /* Register encoding, combined */
541*4882a593Smuzhiyun bool has_beep; /* true if beep supported */
542*4882a593Smuzhiyun u8 beeps; /* Register encoding */
543*4882a593Smuzhiyun u8 fan_main_ctrl; /* Register value */
544*4882a593Smuzhiyun u8 fan_ctl; /* Register value */
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /*
547*4882a593Smuzhiyun * The following 3 arrays correspond to the same registers up to
548*4882a593Smuzhiyun * the IT8720F. The meaning of bits 6-0 depends on the value of bit
549*4882a593Smuzhiyun * 7, and we want to preserve settings on mode changes, so we have
550*4882a593Smuzhiyun * to track all values separately.
551*4882a593Smuzhiyun * Starting with the IT8721F, the manual PWM duty cycles are stored
552*4882a593Smuzhiyun * in separate registers (8-bit values), so the separate tracking
553*4882a593Smuzhiyun * is no longer needed, but it is still done to keep the driver
554*4882a593Smuzhiyun * simple.
555*4882a593Smuzhiyun */
556*4882a593Smuzhiyun u8 has_pwm; /* Bitfield, pwm control enabled */
557*4882a593Smuzhiyun u8 pwm_ctrl[NUM_PWM]; /* Register value */
558*4882a593Smuzhiyun u8 pwm_duty[NUM_PWM]; /* Manual PWM value set by user */
559*4882a593Smuzhiyun u8 pwm_temp_map[NUM_PWM];/* PWM to temp. chan. mapping (bits 1-0) */
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /* Automatic fan speed control registers */
562*4882a593Smuzhiyun u8 auto_pwm[NUM_AUTO_PWM][4]; /* [nr][3] is hard-coded */
563*4882a593Smuzhiyun s8 auto_temp[NUM_AUTO_PWM][5]; /* [nr][0] is point1_temp_hyst */
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun
adc_lsb(const struct it87_data * data,int nr)566*4882a593Smuzhiyun static int adc_lsb(const struct it87_data *data, int nr)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun int lsb;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun if (has_12mv_adc(data))
571*4882a593Smuzhiyun lsb = 120;
572*4882a593Smuzhiyun else if (has_10_9mv_adc(data))
573*4882a593Smuzhiyun lsb = 109;
574*4882a593Smuzhiyun else
575*4882a593Smuzhiyun lsb = 160;
576*4882a593Smuzhiyun if (data->in_scaled & BIT(nr))
577*4882a593Smuzhiyun lsb <<= 1;
578*4882a593Smuzhiyun return lsb;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
in_to_reg(const struct it87_data * data,int nr,long val)581*4882a593Smuzhiyun static u8 in_to_reg(const struct it87_data *data, int nr, long val)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun val = DIV_ROUND_CLOSEST(val * 10, adc_lsb(data, nr));
584*4882a593Smuzhiyun return clamp_val(val, 0, 255);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
in_from_reg(const struct it87_data * data,int nr,int val)587*4882a593Smuzhiyun static int in_from_reg(const struct it87_data *data, int nr, int val)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun return DIV_ROUND_CLOSEST(val * adc_lsb(data, nr), 10);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
FAN_TO_REG(long rpm,int div)592*4882a593Smuzhiyun static inline u8 FAN_TO_REG(long rpm, int div)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun if (rpm == 0)
595*4882a593Smuzhiyun return 255;
596*4882a593Smuzhiyun rpm = clamp_val(rpm, 1, 1000000);
597*4882a593Smuzhiyun return clamp_val((1350000 + rpm * div / 2) / (rpm * div), 1, 254);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
FAN16_TO_REG(long rpm)600*4882a593Smuzhiyun static inline u16 FAN16_TO_REG(long rpm)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun if (rpm == 0)
603*4882a593Smuzhiyun return 0xffff;
604*4882a593Smuzhiyun return clamp_val((1350000 + rpm) / (rpm * 2), 1, 0xfffe);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun #define FAN_FROM_REG(val, div) ((val) == 0 ? -1 : (val) == 255 ? 0 : \
608*4882a593Smuzhiyun 1350000 / ((val) * (div)))
609*4882a593Smuzhiyun /* The divider is fixed to 2 in 16-bit mode */
610*4882a593Smuzhiyun #define FAN16_FROM_REG(val) ((val) == 0 ? -1 : (val) == 0xffff ? 0 : \
611*4882a593Smuzhiyun 1350000 / ((val) * 2))
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun #define TEMP_TO_REG(val) (clamp_val(((val) < 0 ? (((val) - 500) / 1000) : \
614*4882a593Smuzhiyun ((val) + 500) / 1000), -128, 127))
615*4882a593Smuzhiyun #define TEMP_FROM_REG(val) ((val) * 1000)
616*4882a593Smuzhiyun
pwm_to_reg(const struct it87_data * data,long val)617*4882a593Smuzhiyun static u8 pwm_to_reg(const struct it87_data *data, long val)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun if (has_newer_autopwm(data))
620*4882a593Smuzhiyun return val;
621*4882a593Smuzhiyun else
622*4882a593Smuzhiyun return val >> 1;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
pwm_from_reg(const struct it87_data * data,u8 reg)625*4882a593Smuzhiyun static int pwm_from_reg(const struct it87_data *data, u8 reg)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun if (has_newer_autopwm(data))
628*4882a593Smuzhiyun return reg;
629*4882a593Smuzhiyun else
630*4882a593Smuzhiyun return (reg & 0x7f) << 1;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
DIV_TO_REG(int val)633*4882a593Smuzhiyun static int DIV_TO_REG(int val)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun int answer = 0;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun while (answer < 7 && (val >>= 1))
638*4882a593Smuzhiyun answer++;
639*4882a593Smuzhiyun return answer;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun #define DIV_FROM_REG(val) BIT(val)
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /*
645*4882a593Smuzhiyun * PWM base frequencies. The frequency has to be divided by either 128 or 256,
646*4882a593Smuzhiyun * depending on the chip type, to calculate the actual PWM frequency.
647*4882a593Smuzhiyun *
648*4882a593Smuzhiyun * Some of the chip datasheets suggest a base frequency of 51 kHz instead
649*4882a593Smuzhiyun * of 750 kHz for the slowest base frequency, resulting in a PWM frequency
650*4882a593Smuzhiyun * of 200 Hz. Sometimes both PWM frequency select registers are affected,
651*4882a593Smuzhiyun * sometimes just one. It is unknown if this is a datasheet error or real,
652*4882a593Smuzhiyun * so this is ignored for now.
653*4882a593Smuzhiyun */
654*4882a593Smuzhiyun static const unsigned int pwm_freq[8] = {
655*4882a593Smuzhiyun 48000000,
656*4882a593Smuzhiyun 24000000,
657*4882a593Smuzhiyun 12000000,
658*4882a593Smuzhiyun 8000000,
659*4882a593Smuzhiyun 6000000,
660*4882a593Smuzhiyun 3000000,
661*4882a593Smuzhiyun 1500000,
662*4882a593Smuzhiyun 750000,
663*4882a593Smuzhiyun };
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /*
666*4882a593Smuzhiyun * Must be called with data->update_lock held, except during initialization.
667*4882a593Smuzhiyun * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
668*4882a593Smuzhiyun * would slow down the IT87 access and should not be necessary.
669*4882a593Smuzhiyun */
it87_read_value(struct it87_data * data,u8 reg)670*4882a593Smuzhiyun static int it87_read_value(struct it87_data *data, u8 reg)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
673*4882a593Smuzhiyun return inb_p(data->addr + IT87_DATA_REG_OFFSET);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /*
677*4882a593Smuzhiyun * Must be called with data->update_lock held, except during initialization.
678*4882a593Smuzhiyun * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
679*4882a593Smuzhiyun * would slow down the IT87 access and should not be necessary.
680*4882a593Smuzhiyun */
it87_write_value(struct it87_data * data,u8 reg,u8 value)681*4882a593Smuzhiyun static void it87_write_value(struct it87_data *data, u8 reg, u8 value)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
684*4882a593Smuzhiyun outb_p(value, data->addr + IT87_DATA_REG_OFFSET);
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
it87_update_pwm_ctrl(struct it87_data * data,int nr)687*4882a593Smuzhiyun static void it87_update_pwm_ctrl(struct it87_data *data, int nr)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun data->pwm_ctrl[nr] = it87_read_value(data, IT87_REG_PWM[nr]);
690*4882a593Smuzhiyun if (has_newer_autopwm(data)) {
691*4882a593Smuzhiyun data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
692*4882a593Smuzhiyun data->pwm_duty[nr] = it87_read_value(data,
693*4882a593Smuzhiyun IT87_REG_PWM_DUTY[nr]);
694*4882a593Smuzhiyun } else {
695*4882a593Smuzhiyun if (data->pwm_ctrl[nr] & 0x80) /* Automatic mode */
696*4882a593Smuzhiyun data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
697*4882a593Smuzhiyun else /* Manual mode */
698*4882a593Smuzhiyun data->pwm_duty[nr] = data->pwm_ctrl[nr] & 0x7f;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun if (has_old_autopwm(data)) {
702*4882a593Smuzhiyun int i;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun for (i = 0; i < 5 ; i++)
705*4882a593Smuzhiyun data->auto_temp[nr][i] = it87_read_value(data,
706*4882a593Smuzhiyun IT87_REG_AUTO_TEMP(nr, i));
707*4882a593Smuzhiyun for (i = 0; i < 3 ; i++)
708*4882a593Smuzhiyun data->auto_pwm[nr][i] = it87_read_value(data,
709*4882a593Smuzhiyun IT87_REG_AUTO_PWM(nr, i));
710*4882a593Smuzhiyun } else if (has_newer_autopwm(data)) {
711*4882a593Smuzhiyun int i;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun /*
714*4882a593Smuzhiyun * 0: temperature hysteresis (base + 5)
715*4882a593Smuzhiyun * 1: fan off temperature (base + 0)
716*4882a593Smuzhiyun * 2: fan start temperature (base + 1)
717*4882a593Smuzhiyun * 3: fan max temperature (base + 2)
718*4882a593Smuzhiyun */
719*4882a593Smuzhiyun data->auto_temp[nr][0] =
720*4882a593Smuzhiyun it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 5));
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun for (i = 0; i < 3 ; i++)
723*4882a593Smuzhiyun data->auto_temp[nr][i + 1] =
724*4882a593Smuzhiyun it87_read_value(data,
725*4882a593Smuzhiyun IT87_REG_AUTO_TEMP(nr, i));
726*4882a593Smuzhiyun /*
727*4882a593Smuzhiyun * 0: start pwm value (base + 3)
728*4882a593Smuzhiyun * 1: pwm slope (base + 4, 1/8th pwm)
729*4882a593Smuzhiyun */
730*4882a593Smuzhiyun data->auto_pwm[nr][0] =
731*4882a593Smuzhiyun it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 3));
732*4882a593Smuzhiyun data->auto_pwm[nr][1] =
733*4882a593Smuzhiyun it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 4));
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
it87_update_device(struct device * dev)737*4882a593Smuzhiyun static struct it87_data *it87_update_device(struct device *dev)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
740*4882a593Smuzhiyun int i;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun mutex_lock(&data->update_lock);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun if (time_after(jiffies, data->last_updated + HZ + HZ / 2) ||
745*4882a593Smuzhiyun !data->valid) {
746*4882a593Smuzhiyun if (update_vbat) {
747*4882a593Smuzhiyun /*
748*4882a593Smuzhiyun * Cleared after each update, so reenable. Value
749*4882a593Smuzhiyun * returned by this read will be previous value
750*4882a593Smuzhiyun */
751*4882a593Smuzhiyun it87_write_value(data, IT87_REG_CONFIG,
752*4882a593Smuzhiyun it87_read_value(data, IT87_REG_CONFIG) | 0x40);
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun for (i = 0; i < NUM_VIN; i++) {
755*4882a593Smuzhiyun if (!(data->has_in & BIT(i)))
756*4882a593Smuzhiyun continue;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun data->in[i][0] =
759*4882a593Smuzhiyun it87_read_value(data, IT87_REG_VIN[i]);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun /* VBAT and AVCC don't have limit registers */
762*4882a593Smuzhiyun if (i >= NUM_VIN_LIMIT)
763*4882a593Smuzhiyun continue;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun data->in[i][1] =
766*4882a593Smuzhiyun it87_read_value(data, IT87_REG_VIN_MIN(i));
767*4882a593Smuzhiyun data->in[i][2] =
768*4882a593Smuzhiyun it87_read_value(data, IT87_REG_VIN_MAX(i));
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun for (i = 0; i < NUM_FAN; i++) {
772*4882a593Smuzhiyun /* Skip disabled fans */
773*4882a593Smuzhiyun if (!(data->has_fan & BIT(i)))
774*4882a593Smuzhiyun continue;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun data->fan[i][1] =
777*4882a593Smuzhiyun it87_read_value(data, IT87_REG_FAN_MIN[i]);
778*4882a593Smuzhiyun data->fan[i][0] = it87_read_value(data,
779*4882a593Smuzhiyun IT87_REG_FAN[i]);
780*4882a593Smuzhiyun /* Add high byte if in 16-bit mode */
781*4882a593Smuzhiyun if (has_16bit_fans(data)) {
782*4882a593Smuzhiyun data->fan[i][0] |= it87_read_value(data,
783*4882a593Smuzhiyun IT87_REG_FANX[i]) << 8;
784*4882a593Smuzhiyun data->fan[i][1] |= it87_read_value(data,
785*4882a593Smuzhiyun IT87_REG_FANX_MIN[i]) << 8;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun for (i = 0; i < NUM_TEMP; i++) {
789*4882a593Smuzhiyun if (!(data->has_temp & BIT(i)))
790*4882a593Smuzhiyun continue;
791*4882a593Smuzhiyun data->temp[i][0] =
792*4882a593Smuzhiyun it87_read_value(data, IT87_REG_TEMP(i));
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun if (has_temp_offset(data) && i < NUM_TEMP_OFFSET)
795*4882a593Smuzhiyun data->temp[i][3] =
796*4882a593Smuzhiyun it87_read_value(data,
797*4882a593Smuzhiyun IT87_REG_TEMP_OFFSET[i]);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun if (i >= NUM_TEMP_LIMIT)
800*4882a593Smuzhiyun continue;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun data->temp[i][1] =
803*4882a593Smuzhiyun it87_read_value(data, IT87_REG_TEMP_LOW(i));
804*4882a593Smuzhiyun data->temp[i][2] =
805*4882a593Smuzhiyun it87_read_value(data, IT87_REG_TEMP_HIGH(i));
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun /* Newer chips don't have clock dividers */
809*4882a593Smuzhiyun if ((data->has_fan & 0x07) && !has_16bit_fans(data)) {
810*4882a593Smuzhiyun i = it87_read_value(data, IT87_REG_FAN_DIV);
811*4882a593Smuzhiyun data->fan_div[0] = i & 0x07;
812*4882a593Smuzhiyun data->fan_div[1] = (i >> 3) & 0x07;
813*4882a593Smuzhiyun data->fan_div[2] = (i & 0x40) ? 3 : 1;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun data->alarms =
817*4882a593Smuzhiyun it87_read_value(data, IT87_REG_ALARM1) |
818*4882a593Smuzhiyun (it87_read_value(data, IT87_REG_ALARM2) << 8) |
819*4882a593Smuzhiyun (it87_read_value(data, IT87_REG_ALARM3) << 16);
820*4882a593Smuzhiyun data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun data->fan_main_ctrl = it87_read_value(data,
823*4882a593Smuzhiyun IT87_REG_FAN_MAIN_CTRL);
824*4882a593Smuzhiyun data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL);
825*4882a593Smuzhiyun for (i = 0; i < NUM_PWM; i++) {
826*4882a593Smuzhiyun if (!(data->has_pwm & BIT(i)))
827*4882a593Smuzhiyun continue;
828*4882a593Smuzhiyun it87_update_pwm_ctrl(data, i);
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun data->sensor = it87_read_value(data, IT87_REG_TEMP_ENABLE);
832*4882a593Smuzhiyun data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
833*4882a593Smuzhiyun /*
834*4882a593Smuzhiyun * The IT8705F does not have VID capability.
835*4882a593Smuzhiyun * The IT8718F and later don't use IT87_REG_VID for the
836*4882a593Smuzhiyun * same purpose.
837*4882a593Smuzhiyun */
838*4882a593Smuzhiyun if (data->type == it8712 || data->type == it8716) {
839*4882a593Smuzhiyun data->vid = it87_read_value(data, IT87_REG_VID);
840*4882a593Smuzhiyun /*
841*4882a593Smuzhiyun * The older IT8712F revisions had only 5 VID pins,
842*4882a593Smuzhiyun * but we assume it is always safe to read 6 bits.
843*4882a593Smuzhiyun */
844*4882a593Smuzhiyun data->vid &= 0x3f;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun data->last_updated = jiffies;
847*4882a593Smuzhiyun data->valid = 1;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun return data;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
show_in(struct device * dev,struct device_attribute * attr,char * buf)855*4882a593Smuzhiyun static ssize_t show_in(struct device *dev, struct device_attribute *attr,
856*4882a593Smuzhiyun char *buf)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
859*4882a593Smuzhiyun struct it87_data *data = it87_update_device(dev);
860*4882a593Smuzhiyun int index = sattr->index;
861*4882a593Smuzhiyun int nr = sattr->nr;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun return sprintf(buf, "%d\n", in_from_reg(data, nr, data->in[nr][index]));
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
set_in(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)866*4882a593Smuzhiyun static ssize_t set_in(struct device *dev, struct device_attribute *attr,
867*4882a593Smuzhiyun const char *buf, size_t count)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
870*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
871*4882a593Smuzhiyun int index = sattr->index;
872*4882a593Smuzhiyun int nr = sattr->nr;
873*4882a593Smuzhiyun unsigned long val;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun if (kstrtoul(buf, 10, &val) < 0)
876*4882a593Smuzhiyun return -EINVAL;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun mutex_lock(&data->update_lock);
879*4882a593Smuzhiyun data->in[nr][index] = in_to_reg(data, nr, val);
880*4882a593Smuzhiyun it87_write_value(data,
881*4882a593Smuzhiyun index == 1 ? IT87_REG_VIN_MIN(nr)
882*4882a593Smuzhiyun : IT87_REG_VIN_MAX(nr),
883*4882a593Smuzhiyun data->in[nr][index]);
884*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
885*4882a593Smuzhiyun return count;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in0_input, S_IRUGO, show_in, NULL, 0, 0);
889*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in0_min, S_IRUGO | S_IWUSR, show_in, set_in,
890*4882a593Smuzhiyun 0, 1);
891*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in0_max, S_IRUGO | S_IWUSR, show_in, set_in,
892*4882a593Smuzhiyun 0, 2);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in1_input, S_IRUGO, show_in, NULL, 1, 0);
895*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in1_min, S_IRUGO | S_IWUSR, show_in, set_in,
896*4882a593Smuzhiyun 1, 1);
897*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in1_max, S_IRUGO | S_IWUSR, show_in, set_in,
898*4882a593Smuzhiyun 1, 2);
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in2_input, S_IRUGO, show_in, NULL, 2, 0);
901*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in2_min, S_IRUGO | S_IWUSR, show_in, set_in,
902*4882a593Smuzhiyun 2, 1);
903*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in2_max, S_IRUGO | S_IWUSR, show_in, set_in,
904*4882a593Smuzhiyun 2, 2);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in3_input, S_IRUGO, show_in, NULL, 3, 0);
907*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in3_min, S_IRUGO | S_IWUSR, show_in, set_in,
908*4882a593Smuzhiyun 3, 1);
909*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in3_max, S_IRUGO | S_IWUSR, show_in, set_in,
910*4882a593Smuzhiyun 3, 2);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in4_input, S_IRUGO, show_in, NULL, 4, 0);
913*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in4_min, S_IRUGO | S_IWUSR, show_in, set_in,
914*4882a593Smuzhiyun 4, 1);
915*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in4_max, S_IRUGO | S_IWUSR, show_in, set_in,
916*4882a593Smuzhiyun 4, 2);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in5_input, S_IRUGO, show_in, NULL, 5, 0);
919*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in5_min, S_IRUGO | S_IWUSR, show_in, set_in,
920*4882a593Smuzhiyun 5, 1);
921*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in5_max, S_IRUGO | S_IWUSR, show_in, set_in,
922*4882a593Smuzhiyun 5, 2);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in6_input, S_IRUGO, show_in, NULL, 6, 0);
925*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in6_min, S_IRUGO | S_IWUSR, show_in, set_in,
926*4882a593Smuzhiyun 6, 1);
927*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in6_max, S_IRUGO | S_IWUSR, show_in, set_in,
928*4882a593Smuzhiyun 6, 2);
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in7_input, S_IRUGO, show_in, NULL, 7, 0);
931*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in7_min, S_IRUGO | S_IWUSR, show_in, set_in,
932*4882a593Smuzhiyun 7, 1);
933*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in7_max, S_IRUGO | S_IWUSR, show_in, set_in,
934*4882a593Smuzhiyun 7, 2);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in8_input, S_IRUGO, show_in, NULL, 8, 0);
937*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in9_input, S_IRUGO, show_in, NULL, 9, 0);
938*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in10_input, S_IRUGO, show_in, NULL, 10, 0);
939*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in11_input, S_IRUGO, show_in, NULL, 11, 0);
940*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(in12_input, S_IRUGO, show_in, NULL, 12, 0);
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun /* Up to 6 temperatures */
show_temp(struct device * dev,struct device_attribute * attr,char * buf)943*4882a593Smuzhiyun static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
944*4882a593Smuzhiyun char *buf)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
947*4882a593Smuzhiyun int nr = sattr->nr;
948*4882a593Smuzhiyun int index = sattr->index;
949*4882a593Smuzhiyun struct it87_data *data = it87_update_device(dev);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun return sprintf(buf, "%d\n", TEMP_FROM_REG(data->temp[nr][index]));
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun
set_temp(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)954*4882a593Smuzhiyun static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
955*4882a593Smuzhiyun const char *buf, size_t count)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
958*4882a593Smuzhiyun int nr = sattr->nr;
959*4882a593Smuzhiyun int index = sattr->index;
960*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
961*4882a593Smuzhiyun long val;
962*4882a593Smuzhiyun u8 reg, regval;
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun if (kstrtol(buf, 10, &val) < 0)
965*4882a593Smuzhiyun return -EINVAL;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun mutex_lock(&data->update_lock);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun switch (index) {
970*4882a593Smuzhiyun default:
971*4882a593Smuzhiyun case 1:
972*4882a593Smuzhiyun reg = IT87_REG_TEMP_LOW(nr);
973*4882a593Smuzhiyun break;
974*4882a593Smuzhiyun case 2:
975*4882a593Smuzhiyun reg = IT87_REG_TEMP_HIGH(nr);
976*4882a593Smuzhiyun break;
977*4882a593Smuzhiyun case 3:
978*4882a593Smuzhiyun regval = it87_read_value(data, IT87_REG_BEEP_ENABLE);
979*4882a593Smuzhiyun if (!(regval & 0x80)) {
980*4882a593Smuzhiyun regval |= 0x80;
981*4882a593Smuzhiyun it87_write_value(data, IT87_REG_BEEP_ENABLE, regval);
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun data->valid = 0;
984*4882a593Smuzhiyun reg = IT87_REG_TEMP_OFFSET[nr];
985*4882a593Smuzhiyun break;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun data->temp[nr][index] = TEMP_TO_REG(val);
989*4882a593Smuzhiyun it87_write_value(data, reg, data->temp[nr][index]);
990*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
991*4882a593Smuzhiyun return count;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(temp1_input, S_IRUGO, show_temp, NULL, 0, 0);
995*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(temp1_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
996*4882a593Smuzhiyun 0, 1);
997*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(temp1_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
998*4882a593Smuzhiyun 0, 2);
999*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(temp1_offset, S_IRUGO | S_IWUSR, show_temp,
1000*4882a593Smuzhiyun set_temp, 0, 3);
1001*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(temp2_input, S_IRUGO, show_temp, NULL, 1, 0);
1002*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(temp2_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
1003*4882a593Smuzhiyun 1, 1);
1004*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(temp2_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
1005*4882a593Smuzhiyun 1, 2);
1006*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(temp2_offset, S_IRUGO | S_IWUSR, show_temp,
1007*4882a593Smuzhiyun set_temp, 1, 3);
1008*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(temp3_input, S_IRUGO, show_temp, NULL, 2, 0);
1009*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(temp3_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
1010*4882a593Smuzhiyun 2, 1);
1011*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(temp3_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
1012*4882a593Smuzhiyun 2, 2);
1013*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(temp3_offset, S_IRUGO | S_IWUSR, show_temp,
1014*4882a593Smuzhiyun set_temp, 2, 3);
1015*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(temp4_input, S_IRUGO, show_temp, NULL, 3, 0);
1016*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(temp5_input, S_IRUGO, show_temp, NULL, 4, 0);
1017*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(temp6_input, S_IRUGO, show_temp, NULL, 5, 0);
1018*4882a593Smuzhiyun
show_temp_type(struct device * dev,struct device_attribute * attr,char * buf)1019*4882a593Smuzhiyun static ssize_t show_temp_type(struct device *dev, struct device_attribute *attr,
1020*4882a593Smuzhiyun char *buf)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1023*4882a593Smuzhiyun int nr = sensor_attr->index;
1024*4882a593Smuzhiyun struct it87_data *data = it87_update_device(dev);
1025*4882a593Smuzhiyun u8 reg = data->sensor; /* In case value is updated while used */
1026*4882a593Smuzhiyun u8 extra = data->extra;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun if ((has_temp_peci(data, nr) && (reg >> 6 == nr + 1)) ||
1029*4882a593Smuzhiyun (has_temp_old_peci(data, nr) && (extra & 0x80)))
1030*4882a593Smuzhiyun return sprintf(buf, "6\n"); /* Intel PECI */
1031*4882a593Smuzhiyun if (reg & (1 << nr))
1032*4882a593Smuzhiyun return sprintf(buf, "3\n"); /* thermal diode */
1033*4882a593Smuzhiyun if (reg & (8 << nr))
1034*4882a593Smuzhiyun return sprintf(buf, "4\n"); /* thermistor */
1035*4882a593Smuzhiyun return sprintf(buf, "0\n"); /* disabled */
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
set_temp_type(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1038*4882a593Smuzhiyun static ssize_t set_temp_type(struct device *dev, struct device_attribute *attr,
1039*4882a593Smuzhiyun const char *buf, size_t count)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1042*4882a593Smuzhiyun int nr = sensor_attr->index;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
1045*4882a593Smuzhiyun long val;
1046*4882a593Smuzhiyun u8 reg, extra;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun if (kstrtol(buf, 10, &val) < 0)
1049*4882a593Smuzhiyun return -EINVAL;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun reg = it87_read_value(data, IT87_REG_TEMP_ENABLE);
1052*4882a593Smuzhiyun reg &= ~(1 << nr);
1053*4882a593Smuzhiyun reg &= ~(8 << nr);
1054*4882a593Smuzhiyun if (has_temp_peci(data, nr) && (reg >> 6 == nr + 1 || val == 6))
1055*4882a593Smuzhiyun reg &= 0x3f;
1056*4882a593Smuzhiyun extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
1057*4882a593Smuzhiyun if (has_temp_old_peci(data, nr) && ((extra & 0x80) || val == 6))
1058*4882a593Smuzhiyun extra &= 0x7f;
1059*4882a593Smuzhiyun if (val == 2) { /* backwards compatibility */
1060*4882a593Smuzhiyun dev_warn(dev,
1061*4882a593Smuzhiyun "Sensor type 2 is deprecated, please use 4 instead\n");
1062*4882a593Smuzhiyun val = 4;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun /* 3 = thermal diode; 4 = thermistor; 6 = Intel PECI; 0 = disabled */
1065*4882a593Smuzhiyun if (val == 3)
1066*4882a593Smuzhiyun reg |= 1 << nr;
1067*4882a593Smuzhiyun else if (val == 4)
1068*4882a593Smuzhiyun reg |= 8 << nr;
1069*4882a593Smuzhiyun else if (has_temp_peci(data, nr) && val == 6)
1070*4882a593Smuzhiyun reg |= (nr + 1) << 6;
1071*4882a593Smuzhiyun else if (has_temp_old_peci(data, nr) && val == 6)
1072*4882a593Smuzhiyun extra |= 0x80;
1073*4882a593Smuzhiyun else if (val != 0)
1074*4882a593Smuzhiyun return -EINVAL;
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun mutex_lock(&data->update_lock);
1077*4882a593Smuzhiyun data->sensor = reg;
1078*4882a593Smuzhiyun data->extra = extra;
1079*4882a593Smuzhiyun it87_write_value(data, IT87_REG_TEMP_ENABLE, data->sensor);
1080*4882a593Smuzhiyun if (has_temp_old_peci(data, nr))
1081*4882a593Smuzhiyun it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
1082*4882a593Smuzhiyun data->valid = 0; /* Force cache refresh */
1083*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
1084*4882a593Smuzhiyun return count;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp1_type, S_IRUGO | S_IWUSR, show_temp_type,
1088*4882a593Smuzhiyun set_temp_type, 0);
1089*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp2_type, S_IRUGO | S_IWUSR, show_temp_type,
1090*4882a593Smuzhiyun set_temp_type, 1);
1091*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp3_type, S_IRUGO | S_IWUSR, show_temp_type,
1092*4882a593Smuzhiyun set_temp_type, 2);
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun /* 6 Fans */
1095*4882a593Smuzhiyun
pwm_mode(const struct it87_data * data,int nr)1096*4882a593Smuzhiyun static int pwm_mode(const struct it87_data *data, int nr)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun if (data->type != it8603 && nr < 3 && !(data->fan_main_ctrl & BIT(nr)))
1099*4882a593Smuzhiyun return 0; /* Full speed */
1100*4882a593Smuzhiyun if (data->pwm_ctrl[nr] & 0x80)
1101*4882a593Smuzhiyun return 2; /* Automatic mode */
1102*4882a593Smuzhiyun if ((data->type == it8603 || nr >= 3) &&
1103*4882a593Smuzhiyun data->pwm_duty[nr] == pwm_to_reg(data, 0xff))
1104*4882a593Smuzhiyun return 0; /* Full speed */
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun return 1; /* Manual mode */
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun
show_fan(struct device * dev,struct device_attribute * attr,char * buf)1109*4882a593Smuzhiyun static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
1110*4882a593Smuzhiyun char *buf)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
1113*4882a593Smuzhiyun int nr = sattr->nr;
1114*4882a593Smuzhiyun int index = sattr->index;
1115*4882a593Smuzhiyun int speed;
1116*4882a593Smuzhiyun struct it87_data *data = it87_update_device(dev);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun speed = has_16bit_fans(data) ?
1119*4882a593Smuzhiyun FAN16_FROM_REG(data->fan[nr][index]) :
1120*4882a593Smuzhiyun FAN_FROM_REG(data->fan[nr][index],
1121*4882a593Smuzhiyun DIV_FROM_REG(data->fan_div[nr]));
1122*4882a593Smuzhiyun return sprintf(buf, "%d\n", speed);
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun
show_fan_div(struct device * dev,struct device_attribute * attr,char * buf)1125*4882a593Smuzhiyun static ssize_t show_fan_div(struct device *dev, struct device_attribute *attr,
1126*4882a593Smuzhiyun char *buf)
1127*4882a593Smuzhiyun {
1128*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1129*4882a593Smuzhiyun struct it87_data *data = it87_update_device(dev);
1130*4882a593Smuzhiyun int nr = sensor_attr->index;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun return sprintf(buf, "%lu\n", DIV_FROM_REG(data->fan_div[nr]));
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
show_pwm_enable(struct device * dev,struct device_attribute * attr,char * buf)1135*4882a593Smuzhiyun static ssize_t show_pwm_enable(struct device *dev,
1136*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1139*4882a593Smuzhiyun struct it87_data *data = it87_update_device(dev);
1140*4882a593Smuzhiyun int nr = sensor_attr->index;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun return sprintf(buf, "%d\n", pwm_mode(data, nr));
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun
show_pwm(struct device * dev,struct device_attribute * attr,char * buf)1145*4882a593Smuzhiyun static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
1146*4882a593Smuzhiyun char *buf)
1147*4882a593Smuzhiyun {
1148*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1149*4882a593Smuzhiyun struct it87_data *data = it87_update_device(dev);
1150*4882a593Smuzhiyun int nr = sensor_attr->index;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun return sprintf(buf, "%d\n",
1153*4882a593Smuzhiyun pwm_from_reg(data, data->pwm_duty[nr]));
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
show_pwm_freq(struct device * dev,struct device_attribute * attr,char * buf)1156*4882a593Smuzhiyun static ssize_t show_pwm_freq(struct device *dev, struct device_attribute *attr,
1157*4882a593Smuzhiyun char *buf)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1160*4882a593Smuzhiyun struct it87_data *data = it87_update_device(dev);
1161*4882a593Smuzhiyun int nr = sensor_attr->index;
1162*4882a593Smuzhiyun unsigned int freq;
1163*4882a593Smuzhiyun int index;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun if (has_pwm_freq2(data) && nr == 1)
1166*4882a593Smuzhiyun index = (data->extra >> 4) & 0x07;
1167*4882a593Smuzhiyun else
1168*4882a593Smuzhiyun index = (data->fan_ctl >> 4) & 0x07;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun freq = pwm_freq[index] / (has_newer_autopwm(data) ? 256 : 128);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun return sprintf(buf, "%u\n", freq);
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
set_fan(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1175*4882a593Smuzhiyun static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
1176*4882a593Smuzhiyun const char *buf, size_t count)
1177*4882a593Smuzhiyun {
1178*4882a593Smuzhiyun struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
1179*4882a593Smuzhiyun int nr = sattr->nr;
1180*4882a593Smuzhiyun int index = sattr->index;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
1183*4882a593Smuzhiyun long val;
1184*4882a593Smuzhiyun u8 reg;
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun if (kstrtol(buf, 10, &val) < 0)
1187*4882a593Smuzhiyun return -EINVAL;
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun mutex_lock(&data->update_lock);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun if (has_16bit_fans(data)) {
1192*4882a593Smuzhiyun data->fan[nr][index] = FAN16_TO_REG(val);
1193*4882a593Smuzhiyun it87_write_value(data, IT87_REG_FAN_MIN[nr],
1194*4882a593Smuzhiyun data->fan[nr][index] & 0xff);
1195*4882a593Smuzhiyun it87_write_value(data, IT87_REG_FANX_MIN[nr],
1196*4882a593Smuzhiyun data->fan[nr][index] >> 8);
1197*4882a593Smuzhiyun } else {
1198*4882a593Smuzhiyun reg = it87_read_value(data, IT87_REG_FAN_DIV);
1199*4882a593Smuzhiyun switch (nr) {
1200*4882a593Smuzhiyun case 0:
1201*4882a593Smuzhiyun data->fan_div[nr] = reg & 0x07;
1202*4882a593Smuzhiyun break;
1203*4882a593Smuzhiyun case 1:
1204*4882a593Smuzhiyun data->fan_div[nr] = (reg >> 3) & 0x07;
1205*4882a593Smuzhiyun break;
1206*4882a593Smuzhiyun case 2:
1207*4882a593Smuzhiyun data->fan_div[nr] = (reg & 0x40) ? 3 : 1;
1208*4882a593Smuzhiyun break;
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun data->fan[nr][index] =
1211*4882a593Smuzhiyun FAN_TO_REG(val, DIV_FROM_REG(data->fan_div[nr]));
1212*4882a593Smuzhiyun it87_write_value(data, IT87_REG_FAN_MIN[nr],
1213*4882a593Smuzhiyun data->fan[nr][index]);
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
1217*4882a593Smuzhiyun return count;
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun
set_fan_div(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1220*4882a593Smuzhiyun static ssize_t set_fan_div(struct device *dev, struct device_attribute *attr,
1221*4882a593Smuzhiyun const char *buf, size_t count)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1224*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
1225*4882a593Smuzhiyun int nr = sensor_attr->index;
1226*4882a593Smuzhiyun unsigned long val;
1227*4882a593Smuzhiyun int min;
1228*4882a593Smuzhiyun u8 old;
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun if (kstrtoul(buf, 10, &val) < 0)
1231*4882a593Smuzhiyun return -EINVAL;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun mutex_lock(&data->update_lock);
1234*4882a593Smuzhiyun old = it87_read_value(data, IT87_REG_FAN_DIV);
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun /* Save fan min limit */
1237*4882a593Smuzhiyun min = FAN_FROM_REG(data->fan[nr][1], DIV_FROM_REG(data->fan_div[nr]));
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun switch (nr) {
1240*4882a593Smuzhiyun case 0:
1241*4882a593Smuzhiyun case 1:
1242*4882a593Smuzhiyun data->fan_div[nr] = DIV_TO_REG(val);
1243*4882a593Smuzhiyun break;
1244*4882a593Smuzhiyun case 2:
1245*4882a593Smuzhiyun if (val < 8)
1246*4882a593Smuzhiyun data->fan_div[nr] = 1;
1247*4882a593Smuzhiyun else
1248*4882a593Smuzhiyun data->fan_div[nr] = 3;
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun val = old & 0x80;
1251*4882a593Smuzhiyun val |= (data->fan_div[0] & 0x07);
1252*4882a593Smuzhiyun val |= (data->fan_div[1] & 0x07) << 3;
1253*4882a593Smuzhiyun if (data->fan_div[2] == 3)
1254*4882a593Smuzhiyun val |= 0x1 << 6;
1255*4882a593Smuzhiyun it87_write_value(data, IT87_REG_FAN_DIV, val);
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun /* Restore fan min limit */
1258*4882a593Smuzhiyun data->fan[nr][1] = FAN_TO_REG(min, DIV_FROM_REG(data->fan_div[nr]));
1259*4882a593Smuzhiyun it87_write_value(data, IT87_REG_FAN_MIN[nr], data->fan[nr][1]);
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
1262*4882a593Smuzhiyun return count;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun /* Returns 0 if OK, -EINVAL otherwise */
check_trip_points(struct device * dev,int nr)1266*4882a593Smuzhiyun static int check_trip_points(struct device *dev, int nr)
1267*4882a593Smuzhiyun {
1268*4882a593Smuzhiyun const struct it87_data *data = dev_get_drvdata(dev);
1269*4882a593Smuzhiyun int i, err = 0;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun if (has_old_autopwm(data)) {
1272*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
1273*4882a593Smuzhiyun if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1])
1274*4882a593Smuzhiyun err = -EINVAL;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
1277*4882a593Smuzhiyun if (data->auto_pwm[nr][i] > data->auto_pwm[nr][i + 1])
1278*4882a593Smuzhiyun err = -EINVAL;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun } else if (has_newer_autopwm(data)) {
1281*4882a593Smuzhiyun for (i = 1; i < 3; i++) {
1282*4882a593Smuzhiyun if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1])
1283*4882a593Smuzhiyun err = -EINVAL;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun if (err) {
1288*4882a593Smuzhiyun dev_err(dev,
1289*4882a593Smuzhiyun "Inconsistent trip points, not switching to automatic mode\n");
1290*4882a593Smuzhiyun dev_err(dev, "Adjust the trip points and try again\n");
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun return err;
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun
set_pwm_enable(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1295*4882a593Smuzhiyun static ssize_t set_pwm_enable(struct device *dev, struct device_attribute *attr,
1296*4882a593Smuzhiyun const char *buf, size_t count)
1297*4882a593Smuzhiyun {
1298*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1299*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
1300*4882a593Smuzhiyun int nr = sensor_attr->index;
1301*4882a593Smuzhiyun long val;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 2)
1304*4882a593Smuzhiyun return -EINVAL;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun /* Check trip points before switching to automatic mode */
1307*4882a593Smuzhiyun if (val == 2) {
1308*4882a593Smuzhiyun if (check_trip_points(dev, nr) < 0)
1309*4882a593Smuzhiyun return -EINVAL;
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun mutex_lock(&data->update_lock);
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun if (val == 0) {
1315*4882a593Smuzhiyun if (nr < 3 && data->type != it8603) {
1316*4882a593Smuzhiyun int tmp;
1317*4882a593Smuzhiyun /* make sure the fan is on when in on/off mode */
1318*4882a593Smuzhiyun tmp = it87_read_value(data, IT87_REG_FAN_CTL);
1319*4882a593Smuzhiyun it87_write_value(data, IT87_REG_FAN_CTL, tmp | BIT(nr));
1320*4882a593Smuzhiyun /* set on/off mode */
1321*4882a593Smuzhiyun data->fan_main_ctrl &= ~BIT(nr);
1322*4882a593Smuzhiyun it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
1323*4882a593Smuzhiyun data->fan_main_ctrl);
1324*4882a593Smuzhiyun } else {
1325*4882a593Smuzhiyun u8 ctrl;
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun /* No on/off mode, set maximum pwm value */
1328*4882a593Smuzhiyun data->pwm_duty[nr] = pwm_to_reg(data, 0xff);
1329*4882a593Smuzhiyun it87_write_value(data, IT87_REG_PWM_DUTY[nr],
1330*4882a593Smuzhiyun data->pwm_duty[nr]);
1331*4882a593Smuzhiyun /* and set manual mode */
1332*4882a593Smuzhiyun if (has_newer_autopwm(data)) {
1333*4882a593Smuzhiyun ctrl = (data->pwm_ctrl[nr] & 0x7c) |
1334*4882a593Smuzhiyun data->pwm_temp_map[nr];
1335*4882a593Smuzhiyun } else {
1336*4882a593Smuzhiyun ctrl = data->pwm_duty[nr];
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun data->pwm_ctrl[nr] = ctrl;
1339*4882a593Smuzhiyun it87_write_value(data, IT87_REG_PWM[nr], ctrl);
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun } else {
1342*4882a593Smuzhiyun u8 ctrl;
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun if (has_newer_autopwm(data)) {
1345*4882a593Smuzhiyun ctrl = (data->pwm_ctrl[nr] & 0x7c) |
1346*4882a593Smuzhiyun data->pwm_temp_map[nr];
1347*4882a593Smuzhiyun if (val != 1)
1348*4882a593Smuzhiyun ctrl |= 0x80;
1349*4882a593Smuzhiyun } else {
1350*4882a593Smuzhiyun ctrl = (val == 1 ? data->pwm_duty[nr] : 0x80);
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun data->pwm_ctrl[nr] = ctrl;
1353*4882a593Smuzhiyun it87_write_value(data, IT87_REG_PWM[nr], ctrl);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun if (data->type != it8603 && nr < 3) {
1356*4882a593Smuzhiyun /* set SmartGuardian mode */
1357*4882a593Smuzhiyun data->fan_main_ctrl |= BIT(nr);
1358*4882a593Smuzhiyun it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
1359*4882a593Smuzhiyun data->fan_main_ctrl);
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
1364*4882a593Smuzhiyun return count;
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun
set_pwm(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1367*4882a593Smuzhiyun static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
1368*4882a593Smuzhiyun const char *buf, size_t count)
1369*4882a593Smuzhiyun {
1370*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1371*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
1372*4882a593Smuzhiyun int nr = sensor_attr->index;
1373*4882a593Smuzhiyun long val;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
1376*4882a593Smuzhiyun return -EINVAL;
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun mutex_lock(&data->update_lock);
1379*4882a593Smuzhiyun it87_update_pwm_ctrl(data, nr);
1380*4882a593Smuzhiyun if (has_newer_autopwm(data)) {
1381*4882a593Smuzhiyun /*
1382*4882a593Smuzhiyun * If we are in automatic mode, the PWM duty cycle register
1383*4882a593Smuzhiyun * is read-only so we can't write the value.
1384*4882a593Smuzhiyun */
1385*4882a593Smuzhiyun if (data->pwm_ctrl[nr] & 0x80) {
1386*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
1387*4882a593Smuzhiyun return -EBUSY;
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun data->pwm_duty[nr] = pwm_to_reg(data, val);
1390*4882a593Smuzhiyun it87_write_value(data, IT87_REG_PWM_DUTY[nr],
1391*4882a593Smuzhiyun data->pwm_duty[nr]);
1392*4882a593Smuzhiyun } else {
1393*4882a593Smuzhiyun data->pwm_duty[nr] = pwm_to_reg(data, val);
1394*4882a593Smuzhiyun /*
1395*4882a593Smuzhiyun * If we are in manual mode, write the duty cycle immediately;
1396*4882a593Smuzhiyun * otherwise, just store it for later use.
1397*4882a593Smuzhiyun */
1398*4882a593Smuzhiyun if (!(data->pwm_ctrl[nr] & 0x80)) {
1399*4882a593Smuzhiyun data->pwm_ctrl[nr] = data->pwm_duty[nr];
1400*4882a593Smuzhiyun it87_write_value(data, IT87_REG_PWM[nr],
1401*4882a593Smuzhiyun data->pwm_ctrl[nr]);
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun }
1404*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
1405*4882a593Smuzhiyun return count;
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun
set_pwm_freq(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1408*4882a593Smuzhiyun static ssize_t set_pwm_freq(struct device *dev, struct device_attribute *attr,
1409*4882a593Smuzhiyun const char *buf, size_t count)
1410*4882a593Smuzhiyun {
1411*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1412*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
1413*4882a593Smuzhiyun int nr = sensor_attr->index;
1414*4882a593Smuzhiyun unsigned long val;
1415*4882a593Smuzhiyun int i;
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun if (kstrtoul(buf, 10, &val) < 0)
1418*4882a593Smuzhiyun return -EINVAL;
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun val = clamp_val(val, 0, 1000000);
1421*4882a593Smuzhiyun val *= has_newer_autopwm(data) ? 256 : 128;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun /* Search for the nearest available frequency */
1424*4882a593Smuzhiyun for (i = 0; i < 7; i++) {
1425*4882a593Smuzhiyun if (val > (pwm_freq[i] + pwm_freq[i + 1]) / 2)
1426*4882a593Smuzhiyun break;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun mutex_lock(&data->update_lock);
1430*4882a593Smuzhiyun if (nr == 0) {
1431*4882a593Smuzhiyun data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL) & 0x8f;
1432*4882a593Smuzhiyun data->fan_ctl |= i << 4;
1433*4882a593Smuzhiyun it87_write_value(data, IT87_REG_FAN_CTL, data->fan_ctl);
1434*4882a593Smuzhiyun } else {
1435*4882a593Smuzhiyun data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x8f;
1436*4882a593Smuzhiyun data->extra |= i << 4;
1437*4882a593Smuzhiyun it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun return count;
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun
show_pwm_temp_map(struct device * dev,struct device_attribute * attr,char * buf)1444*4882a593Smuzhiyun static ssize_t show_pwm_temp_map(struct device *dev,
1445*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
1446*4882a593Smuzhiyun {
1447*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1448*4882a593Smuzhiyun struct it87_data *data = it87_update_device(dev);
1449*4882a593Smuzhiyun int nr = sensor_attr->index;
1450*4882a593Smuzhiyun int map;
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun map = data->pwm_temp_map[nr];
1453*4882a593Smuzhiyun if (map >= 3)
1454*4882a593Smuzhiyun map = 0; /* Should never happen */
1455*4882a593Smuzhiyun if (nr >= 3) /* pwm channels 3..6 map to temp4..6 */
1456*4882a593Smuzhiyun map += 3;
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun return sprintf(buf, "%d\n", (int)BIT(map));
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
set_pwm_temp_map(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1461*4882a593Smuzhiyun static ssize_t set_pwm_temp_map(struct device *dev,
1462*4882a593Smuzhiyun struct device_attribute *attr, const char *buf,
1463*4882a593Smuzhiyun size_t count)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1466*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
1467*4882a593Smuzhiyun int nr = sensor_attr->index;
1468*4882a593Smuzhiyun long val;
1469*4882a593Smuzhiyun u8 reg;
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun if (kstrtol(buf, 10, &val) < 0)
1472*4882a593Smuzhiyun return -EINVAL;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun if (nr >= 3)
1475*4882a593Smuzhiyun val -= 3;
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun switch (val) {
1478*4882a593Smuzhiyun case BIT(0):
1479*4882a593Smuzhiyun reg = 0x00;
1480*4882a593Smuzhiyun break;
1481*4882a593Smuzhiyun case BIT(1):
1482*4882a593Smuzhiyun reg = 0x01;
1483*4882a593Smuzhiyun break;
1484*4882a593Smuzhiyun case BIT(2):
1485*4882a593Smuzhiyun reg = 0x02;
1486*4882a593Smuzhiyun break;
1487*4882a593Smuzhiyun default:
1488*4882a593Smuzhiyun return -EINVAL;
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun mutex_lock(&data->update_lock);
1492*4882a593Smuzhiyun it87_update_pwm_ctrl(data, nr);
1493*4882a593Smuzhiyun data->pwm_temp_map[nr] = reg;
1494*4882a593Smuzhiyun /*
1495*4882a593Smuzhiyun * If we are in automatic mode, write the temp mapping immediately;
1496*4882a593Smuzhiyun * otherwise, just store it for later use.
1497*4882a593Smuzhiyun */
1498*4882a593Smuzhiyun if (data->pwm_ctrl[nr] & 0x80) {
1499*4882a593Smuzhiyun data->pwm_ctrl[nr] = (data->pwm_ctrl[nr] & 0xfc) |
1500*4882a593Smuzhiyun data->pwm_temp_map[nr];
1501*4882a593Smuzhiyun it87_write_value(data, IT87_REG_PWM[nr], data->pwm_ctrl[nr]);
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
1504*4882a593Smuzhiyun return count;
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun
show_auto_pwm(struct device * dev,struct device_attribute * attr,char * buf)1507*4882a593Smuzhiyun static ssize_t show_auto_pwm(struct device *dev, struct device_attribute *attr,
1508*4882a593Smuzhiyun char *buf)
1509*4882a593Smuzhiyun {
1510*4882a593Smuzhiyun struct it87_data *data = it87_update_device(dev);
1511*4882a593Smuzhiyun struct sensor_device_attribute_2 *sensor_attr =
1512*4882a593Smuzhiyun to_sensor_dev_attr_2(attr);
1513*4882a593Smuzhiyun int nr = sensor_attr->nr;
1514*4882a593Smuzhiyun int point = sensor_attr->index;
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun return sprintf(buf, "%d\n",
1517*4882a593Smuzhiyun pwm_from_reg(data, data->auto_pwm[nr][point]));
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun
set_auto_pwm(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1520*4882a593Smuzhiyun static ssize_t set_auto_pwm(struct device *dev, struct device_attribute *attr,
1521*4882a593Smuzhiyun const char *buf, size_t count)
1522*4882a593Smuzhiyun {
1523*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
1524*4882a593Smuzhiyun struct sensor_device_attribute_2 *sensor_attr =
1525*4882a593Smuzhiyun to_sensor_dev_attr_2(attr);
1526*4882a593Smuzhiyun int nr = sensor_attr->nr;
1527*4882a593Smuzhiyun int point = sensor_attr->index;
1528*4882a593Smuzhiyun int regaddr;
1529*4882a593Smuzhiyun long val;
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
1532*4882a593Smuzhiyun return -EINVAL;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun mutex_lock(&data->update_lock);
1535*4882a593Smuzhiyun data->auto_pwm[nr][point] = pwm_to_reg(data, val);
1536*4882a593Smuzhiyun if (has_newer_autopwm(data))
1537*4882a593Smuzhiyun regaddr = IT87_REG_AUTO_TEMP(nr, 3);
1538*4882a593Smuzhiyun else
1539*4882a593Smuzhiyun regaddr = IT87_REG_AUTO_PWM(nr, point);
1540*4882a593Smuzhiyun it87_write_value(data, regaddr, data->auto_pwm[nr][point]);
1541*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
1542*4882a593Smuzhiyun return count;
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun
show_auto_pwm_slope(struct device * dev,struct device_attribute * attr,char * buf)1545*4882a593Smuzhiyun static ssize_t show_auto_pwm_slope(struct device *dev,
1546*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
1547*4882a593Smuzhiyun {
1548*4882a593Smuzhiyun struct it87_data *data = it87_update_device(dev);
1549*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1550*4882a593Smuzhiyun int nr = sensor_attr->index;
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun return sprintf(buf, "%d\n", data->auto_pwm[nr][1] & 0x7f);
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun
set_auto_pwm_slope(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1555*4882a593Smuzhiyun static ssize_t set_auto_pwm_slope(struct device *dev,
1556*4882a593Smuzhiyun struct device_attribute *attr,
1557*4882a593Smuzhiyun const char *buf, size_t count)
1558*4882a593Smuzhiyun {
1559*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
1560*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1561*4882a593Smuzhiyun int nr = sensor_attr->index;
1562*4882a593Smuzhiyun unsigned long val;
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun if (kstrtoul(buf, 10, &val) < 0 || val > 127)
1565*4882a593Smuzhiyun return -EINVAL;
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun mutex_lock(&data->update_lock);
1568*4882a593Smuzhiyun data->auto_pwm[nr][1] = (data->auto_pwm[nr][1] & 0x80) | val;
1569*4882a593Smuzhiyun it87_write_value(data, IT87_REG_AUTO_TEMP(nr, 4),
1570*4882a593Smuzhiyun data->auto_pwm[nr][1]);
1571*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
1572*4882a593Smuzhiyun return count;
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun
show_auto_temp(struct device * dev,struct device_attribute * attr,char * buf)1575*4882a593Smuzhiyun static ssize_t show_auto_temp(struct device *dev, struct device_attribute *attr,
1576*4882a593Smuzhiyun char *buf)
1577*4882a593Smuzhiyun {
1578*4882a593Smuzhiyun struct it87_data *data = it87_update_device(dev);
1579*4882a593Smuzhiyun struct sensor_device_attribute_2 *sensor_attr =
1580*4882a593Smuzhiyun to_sensor_dev_attr_2(attr);
1581*4882a593Smuzhiyun int nr = sensor_attr->nr;
1582*4882a593Smuzhiyun int point = sensor_attr->index;
1583*4882a593Smuzhiyun int reg;
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun if (has_old_autopwm(data) || point)
1586*4882a593Smuzhiyun reg = data->auto_temp[nr][point];
1587*4882a593Smuzhiyun else
1588*4882a593Smuzhiyun reg = data->auto_temp[nr][1] - (data->auto_temp[nr][0] & 0x1f);
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun return sprintf(buf, "%d\n", TEMP_FROM_REG(reg));
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun
set_auto_temp(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1593*4882a593Smuzhiyun static ssize_t set_auto_temp(struct device *dev, struct device_attribute *attr,
1594*4882a593Smuzhiyun const char *buf, size_t count)
1595*4882a593Smuzhiyun {
1596*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
1597*4882a593Smuzhiyun struct sensor_device_attribute_2 *sensor_attr =
1598*4882a593Smuzhiyun to_sensor_dev_attr_2(attr);
1599*4882a593Smuzhiyun int nr = sensor_attr->nr;
1600*4882a593Smuzhiyun int point = sensor_attr->index;
1601*4882a593Smuzhiyun long val;
1602*4882a593Smuzhiyun int reg;
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun if (kstrtol(buf, 10, &val) < 0 || val < -128000 || val > 127000)
1605*4882a593Smuzhiyun return -EINVAL;
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun mutex_lock(&data->update_lock);
1608*4882a593Smuzhiyun if (has_newer_autopwm(data) && !point) {
1609*4882a593Smuzhiyun reg = data->auto_temp[nr][1] - TEMP_TO_REG(val);
1610*4882a593Smuzhiyun reg = clamp_val(reg, 0, 0x1f) | (data->auto_temp[nr][0] & 0xe0);
1611*4882a593Smuzhiyun data->auto_temp[nr][0] = reg;
1612*4882a593Smuzhiyun it87_write_value(data, IT87_REG_AUTO_TEMP(nr, 5), reg);
1613*4882a593Smuzhiyun } else {
1614*4882a593Smuzhiyun reg = TEMP_TO_REG(val);
1615*4882a593Smuzhiyun data->auto_temp[nr][point] = reg;
1616*4882a593Smuzhiyun if (has_newer_autopwm(data))
1617*4882a593Smuzhiyun point--;
1618*4882a593Smuzhiyun it87_write_value(data, IT87_REG_AUTO_TEMP(nr, point), reg);
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
1621*4882a593Smuzhiyun return count;
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(fan1_input, S_IRUGO, show_fan, NULL, 0, 0);
1625*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(fan1_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1626*4882a593Smuzhiyun 0, 1);
1627*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan1_div, S_IRUGO | S_IWUSR, show_fan_div,
1628*4882a593Smuzhiyun set_fan_div, 0);
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(fan2_input, S_IRUGO, show_fan, NULL, 1, 0);
1631*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(fan2_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1632*4882a593Smuzhiyun 1, 1);
1633*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan2_div, S_IRUGO | S_IWUSR, show_fan_div,
1634*4882a593Smuzhiyun set_fan_div, 1);
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(fan3_input, S_IRUGO, show_fan, NULL, 2, 0);
1637*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(fan3_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1638*4882a593Smuzhiyun 2, 1);
1639*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan3_div, S_IRUGO | S_IWUSR, show_fan_div,
1640*4882a593Smuzhiyun set_fan_div, 2);
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(fan4_input, S_IRUGO, show_fan, NULL, 3, 0);
1643*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(fan4_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1644*4882a593Smuzhiyun 3, 1);
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(fan5_input, S_IRUGO, show_fan, NULL, 4, 0);
1647*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(fan5_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1648*4882a593Smuzhiyun 4, 1);
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(fan6_input, S_IRUGO, show_fan, NULL, 5, 0);
1651*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(fan6_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1652*4882a593Smuzhiyun 5, 1);
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR,
1655*4882a593Smuzhiyun show_pwm_enable, set_pwm_enable, 0);
1656*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 0);
1657*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1_freq, S_IRUGO | S_IWUSR, show_pwm_freq,
1658*4882a593Smuzhiyun set_pwm_freq, 0);
1659*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1_auto_channels_temp, S_IRUGO,
1660*4882a593Smuzhiyun show_pwm_temp_map, set_pwm_temp_map, 0);
1661*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_pwm, S_IRUGO | S_IWUSR,
1662*4882a593Smuzhiyun show_auto_pwm, set_auto_pwm, 0, 0);
1663*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_pwm, S_IRUGO | S_IWUSR,
1664*4882a593Smuzhiyun show_auto_pwm, set_auto_pwm, 0, 1);
1665*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_pwm, S_IRUGO | S_IWUSR,
1666*4882a593Smuzhiyun show_auto_pwm, set_auto_pwm, 0, 2);
1667*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_pwm, S_IRUGO,
1668*4882a593Smuzhiyun show_auto_pwm, NULL, 0, 3);
1669*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp, S_IRUGO | S_IWUSR,
1670*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 0, 1);
1671*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1672*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 0, 0);
1673*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_temp, S_IRUGO | S_IWUSR,
1674*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 0, 2);
1675*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_temp, S_IRUGO | S_IWUSR,
1676*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 0, 3);
1677*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_temp, S_IRUGO | S_IWUSR,
1678*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 0, 4);
1679*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm1_auto_start, S_IRUGO | S_IWUSR,
1680*4882a593Smuzhiyun show_auto_pwm, set_auto_pwm, 0, 0);
1681*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1_auto_slope, S_IRUGO | S_IWUSR,
1682*4882a593Smuzhiyun show_auto_pwm_slope, set_auto_pwm_slope, 0);
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm2_enable, S_IRUGO | S_IWUSR,
1685*4882a593Smuzhiyun show_pwm_enable, set_pwm_enable, 1);
1686*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm2, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 1);
1687*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm2_freq, S_IRUGO, show_pwm_freq, set_pwm_freq, 1);
1688*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm2_auto_channels_temp, S_IRUGO,
1689*4882a593Smuzhiyun show_pwm_temp_map, set_pwm_temp_map, 1);
1690*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_pwm, S_IRUGO | S_IWUSR,
1691*4882a593Smuzhiyun show_auto_pwm, set_auto_pwm, 1, 0);
1692*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_pwm, S_IRUGO | S_IWUSR,
1693*4882a593Smuzhiyun show_auto_pwm, set_auto_pwm, 1, 1);
1694*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_pwm, S_IRUGO | S_IWUSR,
1695*4882a593Smuzhiyun show_auto_pwm, set_auto_pwm, 1, 2);
1696*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_pwm, S_IRUGO,
1697*4882a593Smuzhiyun show_auto_pwm, NULL, 1, 3);
1698*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp, S_IRUGO | S_IWUSR,
1699*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 1, 1);
1700*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1701*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 1, 0);
1702*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_temp, S_IRUGO | S_IWUSR,
1703*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 1, 2);
1704*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_temp, S_IRUGO | S_IWUSR,
1705*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 1, 3);
1706*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_temp, S_IRUGO | S_IWUSR,
1707*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 1, 4);
1708*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm2_auto_start, S_IRUGO | S_IWUSR,
1709*4882a593Smuzhiyun show_auto_pwm, set_auto_pwm, 1, 0);
1710*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm2_auto_slope, S_IRUGO | S_IWUSR,
1711*4882a593Smuzhiyun show_auto_pwm_slope, set_auto_pwm_slope, 1);
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm3_enable, S_IRUGO | S_IWUSR,
1714*4882a593Smuzhiyun show_pwm_enable, set_pwm_enable, 2);
1715*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm3, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 2);
1716*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm3_freq, S_IRUGO, show_pwm_freq, NULL, 2);
1717*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm3_auto_channels_temp, S_IRUGO,
1718*4882a593Smuzhiyun show_pwm_temp_map, set_pwm_temp_map, 2);
1719*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_pwm, S_IRUGO | S_IWUSR,
1720*4882a593Smuzhiyun show_auto_pwm, set_auto_pwm, 2, 0);
1721*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_pwm, S_IRUGO | S_IWUSR,
1722*4882a593Smuzhiyun show_auto_pwm, set_auto_pwm, 2, 1);
1723*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_pwm, S_IRUGO | S_IWUSR,
1724*4882a593Smuzhiyun show_auto_pwm, set_auto_pwm, 2, 2);
1725*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_pwm, S_IRUGO,
1726*4882a593Smuzhiyun show_auto_pwm, NULL, 2, 3);
1727*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp, S_IRUGO | S_IWUSR,
1728*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 2, 1);
1729*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1730*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 2, 0);
1731*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_temp, S_IRUGO | S_IWUSR,
1732*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 2, 2);
1733*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_temp, S_IRUGO | S_IWUSR,
1734*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 2, 3);
1735*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_temp, S_IRUGO | S_IWUSR,
1736*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 2, 4);
1737*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm3_auto_start, S_IRUGO | S_IWUSR,
1738*4882a593Smuzhiyun show_auto_pwm, set_auto_pwm, 2, 0);
1739*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm3_auto_slope, S_IRUGO | S_IWUSR,
1740*4882a593Smuzhiyun show_auto_pwm_slope, set_auto_pwm_slope, 2);
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm4_enable, S_IRUGO | S_IWUSR,
1743*4882a593Smuzhiyun show_pwm_enable, set_pwm_enable, 3);
1744*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm4, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 3);
1745*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm4_freq, S_IRUGO, show_pwm_freq, NULL, 3);
1746*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm4_auto_channels_temp, S_IRUGO,
1747*4882a593Smuzhiyun show_pwm_temp_map, set_pwm_temp_map, 3);
1748*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm4_auto_point1_temp, S_IRUGO | S_IWUSR,
1749*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 2, 1);
1750*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm4_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1751*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 2, 0);
1752*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm4_auto_point2_temp, S_IRUGO | S_IWUSR,
1753*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 2, 2);
1754*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm4_auto_point3_temp, S_IRUGO | S_IWUSR,
1755*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 2, 3);
1756*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm4_auto_start, S_IRUGO | S_IWUSR,
1757*4882a593Smuzhiyun show_auto_pwm, set_auto_pwm, 3, 0);
1758*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm4_auto_slope, S_IRUGO | S_IWUSR,
1759*4882a593Smuzhiyun show_auto_pwm_slope, set_auto_pwm_slope, 3);
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm5_enable, S_IRUGO | S_IWUSR,
1762*4882a593Smuzhiyun show_pwm_enable, set_pwm_enable, 4);
1763*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm5, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 4);
1764*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm5_freq, S_IRUGO, show_pwm_freq, NULL, 4);
1765*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm5_auto_channels_temp, S_IRUGO,
1766*4882a593Smuzhiyun show_pwm_temp_map, set_pwm_temp_map, 4);
1767*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm5_auto_point1_temp, S_IRUGO | S_IWUSR,
1768*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 2, 1);
1769*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm5_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1770*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 2, 0);
1771*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm5_auto_point2_temp, S_IRUGO | S_IWUSR,
1772*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 2, 2);
1773*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm5_auto_point3_temp, S_IRUGO | S_IWUSR,
1774*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 2, 3);
1775*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm5_auto_start, S_IRUGO | S_IWUSR,
1776*4882a593Smuzhiyun show_auto_pwm, set_auto_pwm, 4, 0);
1777*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm5_auto_slope, S_IRUGO | S_IWUSR,
1778*4882a593Smuzhiyun show_auto_pwm_slope, set_auto_pwm_slope, 4);
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm6_enable, S_IRUGO | S_IWUSR,
1781*4882a593Smuzhiyun show_pwm_enable, set_pwm_enable, 5);
1782*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm6, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 5);
1783*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm6_freq, S_IRUGO, show_pwm_freq, NULL, 5);
1784*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm6_auto_channels_temp, S_IRUGO,
1785*4882a593Smuzhiyun show_pwm_temp_map, set_pwm_temp_map, 5);
1786*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm6_auto_point1_temp, S_IRUGO | S_IWUSR,
1787*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 2, 1);
1788*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm6_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1789*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 2, 0);
1790*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm6_auto_point2_temp, S_IRUGO | S_IWUSR,
1791*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 2, 2);
1792*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm6_auto_point3_temp, S_IRUGO | S_IWUSR,
1793*4882a593Smuzhiyun show_auto_temp, set_auto_temp, 2, 3);
1794*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_2(pwm6_auto_start, S_IRUGO | S_IWUSR,
1795*4882a593Smuzhiyun show_auto_pwm, set_auto_pwm, 5, 0);
1796*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm6_auto_slope, S_IRUGO | S_IWUSR,
1797*4882a593Smuzhiyun show_auto_pwm_slope, set_auto_pwm_slope, 5);
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun /* Alarms */
alarms_show(struct device * dev,struct device_attribute * attr,char * buf)1800*4882a593Smuzhiyun static ssize_t alarms_show(struct device *dev, struct device_attribute *attr,
1801*4882a593Smuzhiyun char *buf)
1802*4882a593Smuzhiyun {
1803*4882a593Smuzhiyun struct it87_data *data = it87_update_device(dev);
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun return sprintf(buf, "%u\n", data->alarms);
1806*4882a593Smuzhiyun }
1807*4882a593Smuzhiyun static DEVICE_ATTR_RO(alarms);
1808*4882a593Smuzhiyun
show_alarm(struct device * dev,struct device_attribute * attr,char * buf)1809*4882a593Smuzhiyun static ssize_t show_alarm(struct device *dev, struct device_attribute *attr,
1810*4882a593Smuzhiyun char *buf)
1811*4882a593Smuzhiyun {
1812*4882a593Smuzhiyun struct it87_data *data = it87_update_device(dev);
1813*4882a593Smuzhiyun int bitnr = to_sensor_dev_attr(attr)->index;
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun return sprintf(buf, "%u\n", (data->alarms >> bitnr) & 1);
1816*4882a593Smuzhiyun }
1817*4882a593Smuzhiyun
clear_intrusion(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1818*4882a593Smuzhiyun static ssize_t clear_intrusion(struct device *dev,
1819*4882a593Smuzhiyun struct device_attribute *attr, const char *buf,
1820*4882a593Smuzhiyun size_t count)
1821*4882a593Smuzhiyun {
1822*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
1823*4882a593Smuzhiyun int config;
1824*4882a593Smuzhiyun long val;
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun if (kstrtol(buf, 10, &val) < 0 || val != 0)
1827*4882a593Smuzhiyun return -EINVAL;
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun mutex_lock(&data->update_lock);
1830*4882a593Smuzhiyun config = it87_read_value(data, IT87_REG_CONFIG);
1831*4882a593Smuzhiyun if (config < 0) {
1832*4882a593Smuzhiyun count = config;
1833*4882a593Smuzhiyun } else {
1834*4882a593Smuzhiyun config |= BIT(5);
1835*4882a593Smuzhiyun it87_write_value(data, IT87_REG_CONFIG, config);
1836*4882a593Smuzhiyun /* Invalidate cache to force re-read */
1837*4882a593Smuzhiyun data->valid = 0;
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun return count;
1842*4882a593Smuzhiyun }
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in0_alarm, S_IRUGO, show_alarm, NULL, 8);
1845*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in1_alarm, S_IRUGO, show_alarm, NULL, 9);
1846*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in2_alarm, S_IRUGO, show_alarm, NULL, 10);
1847*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in3_alarm, S_IRUGO, show_alarm, NULL, 11);
1848*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in4_alarm, S_IRUGO, show_alarm, NULL, 12);
1849*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in5_alarm, S_IRUGO, show_alarm, NULL, 13);
1850*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in6_alarm, S_IRUGO, show_alarm, NULL, 14);
1851*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in7_alarm, S_IRUGO, show_alarm, NULL, 15);
1852*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan1_alarm, S_IRUGO, show_alarm, NULL, 0);
1853*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan2_alarm, S_IRUGO, show_alarm, NULL, 1);
1854*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan3_alarm, S_IRUGO, show_alarm, NULL, 2);
1855*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan4_alarm, S_IRUGO, show_alarm, NULL, 3);
1856*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan5_alarm, S_IRUGO, show_alarm, NULL, 6);
1857*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan6_alarm, S_IRUGO, show_alarm, NULL, 7);
1858*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp1_alarm, S_IRUGO, show_alarm, NULL, 16);
1859*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp2_alarm, S_IRUGO, show_alarm, NULL, 17);
1860*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp3_alarm, S_IRUGO, show_alarm, NULL, 18);
1861*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(intrusion0_alarm, S_IRUGO | S_IWUSR,
1862*4882a593Smuzhiyun show_alarm, clear_intrusion, 4);
1863*4882a593Smuzhiyun
show_beep(struct device * dev,struct device_attribute * attr,char * buf)1864*4882a593Smuzhiyun static ssize_t show_beep(struct device *dev, struct device_attribute *attr,
1865*4882a593Smuzhiyun char *buf)
1866*4882a593Smuzhiyun {
1867*4882a593Smuzhiyun struct it87_data *data = it87_update_device(dev);
1868*4882a593Smuzhiyun int bitnr = to_sensor_dev_attr(attr)->index;
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun return sprintf(buf, "%u\n", (data->beeps >> bitnr) & 1);
1871*4882a593Smuzhiyun }
1872*4882a593Smuzhiyun
set_beep(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1873*4882a593Smuzhiyun static ssize_t set_beep(struct device *dev, struct device_attribute *attr,
1874*4882a593Smuzhiyun const char *buf, size_t count)
1875*4882a593Smuzhiyun {
1876*4882a593Smuzhiyun int bitnr = to_sensor_dev_attr(attr)->index;
1877*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
1878*4882a593Smuzhiyun long val;
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun if (kstrtol(buf, 10, &val) < 0 || (val != 0 && val != 1))
1881*4882a593Smuzhiyun return -EINVAL;
1882*4882a593Smuzhiyun
1883*4882a593Smuzhiyun mutex_lock(&data->update_lock);
1884*4882a593Smuzhiyun data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
1885*4882a593Smuzhiyun if (val)
1886*4882a593Smuzhiyun data->beeps |= BIT(bitnr);
1887*4882a593Smuzhiyun else
1888*4882a593Smuzhiyun data->beeps &= ~BIT(bitnr);
1889*4882a593Smuzhiyun it87_write_value(data, IT87_REG_BEEP_ENABLE, data->beeps);
1890*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
1891*4882a593Smuzhiyun return count;
1892*4882a593Smuzhiyun }
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in0_beep, S_IRUGO | S_IWUSR,
1895*4882a593Smuzhiyun show_beep, set_beep, 1);
1896*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in1_beep, S_IRUGO, show_beep, NULL, 1);
1897*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in2_beep, S_IRUGO, show_beep, NULL, 1);
1898*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in3_beep, S_IRUGO, show_beep, NULL, 1);
1899*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in4_beep, S_IRUGO, show_beep, NULL, 1);
1900*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in5_beep, S_IRUGO, show_beep, NULL, 1);
1901*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in6_beep, S_IRUGO, show_beep, NULL, 1);
1902*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in7_beep, S_IRUGO, show_beep, NULL, 1);
1903*4882a593Smuzhiyun /* fanX_beep writability is set later */
1904*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan1_beep, S_IRUGO, show_beep, set_beep, 0);
1905*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan2_beep, S_IRUGO, show_beep, set_beep, 0);
1906*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan3_beep, S_IRUGO, show_beep, set_beep, 0);
1907*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan4_beep, S_IRUGO, show_beep, set_beep, 0);
1908*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan5_beep, S_IRUGO, show_beep, set_beep, 0);
1909*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan6_beep, S_IRUGO, show_beep, set_beep, 0);
1910*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp1_beep, S_IRUGO | S_IWUSR,
1911*4882a593Smuzhiyun show_beep, set_beep, 2);
1912*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp2_beep, S_IRUGO, show_beep, NULL, 2);
1913*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp3_beep, S_IRUGO, show_beep, NULL, 2);
1914*4882a593Smuzhiyun
vrm_show(struct device * dev,struct device_attribute * attr,char * buf)1915*4882a593Smuzhiyun static ssize_t vrm_show(struct device *dev, struct device_attribute *attr,
1916*4882a593Smuzhiyun char *buf)
1917*4882a593Smuzhiyun {
1918*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun return sprintf(buf, "%u\n", data->vrm);
1921*4882a593Smuzhiyun }
1922*4882a593Smuzhiyun
vrm_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1923*4882a593Smuzhiyun static ssize_t vrm_store(struct device *dev, struct device_attribute *attr,
1924*4882a593Smuzhiyun const char *buf, size_t count)
1925*4882a593Smuzhiyun {
1926*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
1927*4882a593Smuzhiyun unsigned long val;
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun if (kstrtoul(buf, 10, &val) < 0)
1930*4882a593Smuzhiyun return -EINVAL;
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun data->vrm = val;
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun return count;
1935*4882a593Smuzhiyun }
1936*4882a593Smuzhiyun static DEVICE_ATTR_RW(vrm);
1937*4882a593Smuzhiyun
cpu0_vid_show(struct device * dev,struct device_attribute * attr,char * buf)1938*4882a593Smuzhiyun static ssize_t cpu0_vid_show(struct device *dev,
1939*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
1940*4882a593Smuzhiyun {
1941*4882a593Smuzhiyun struct it87_data *data = it87_update_device(dev);
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun return sprintf(buf, "%ld\n", (long)vid_from_reg(data->vid, data->vrm));
1944*4882a593Smuzhiyun }
1945*4882a593Smuzhiyun static DEVICE_ATTR_RO(cpu0_vid);
1946*4882a593Smuzhiyun
show_label(struct device * dev,struct device_attribute * attr,char * buf)1947*4882a593Smuzhiyun static ssize_t show_label(struct device *dev, struct device_attribute *attr,
1948*4882a593Smuzhiyun char *buf)
1949*4882a593Smuzhiyun {
1950*4882a593Smuzhiyun static const char * const labels[] = {
1951*4882a593Smuzhiyun "+5V",
1952*4882a593Smuzhiyun "5VSB",
1953*4882a593Smuzhiyun "Vbat",
1954*4882a593Smuzhiyun "AVCC",
1955*4882a593Smuzhiyun };
1956*4882a593Smuzhiyun static const char * const labels_it8721[] = {
1957*4882a593Smuzhiyun "+3.3V",
1958*4882a593Smuzhiyun "3VSB",
1959*4882a593Smuzhiyun "Vbat",
1960*4882a593Smuzhiyun "+3.3V",
1961*4882a593Smuzhiyun };
1962*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
1963*4882a593Smuzhiyun int nr = to_sensor_dev_attr(attr)->index;
1964*4882a593Smuzhiyun const char *label;
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun if (has_vin3_5v(data) && nr == 0)
1967*4882a593Smuzhiyun label = labels[0];
1968*4882a593Smuzhiyun else if (has_12mv_adc(data) || has_10_9mv_adc(data))
1969*4882a593Smuzhiyun label = labels_it8721[nr];
1970*4882a593Smuzhiyun else
1971*4882a593Smuzhiyun label = labels[nr];
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun return sprintf(buf, "%s\n", label);
1974*4882a593Smuzhiyun }
1975*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in3_label, S_IRUGO, show_label, NULL, 0);
1976*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in7_label, S_IRUGO, show_label, NULL, 1);
1977*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in8_label, S_IRUGO, show_label, NULL, 2);
1978*4882a593Smuzhiyun /* AVCC3 */
1979*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in9_label, S_IRUGO, show_label, NULL, 3);
1980*4882a593Smuzhiyun
it87_in_is_visible(struct kobject * kobj,struct attribute * attr,int index)1981*4882a593Smuzhiyun static umode_t it87_in_is_visible(struct kobject *kobj,
1982*4882a593Smuzhiyun struct attribute *attr, int index)
1983*4882a593Smuzhiyun {
1984*4882a593Smuzhiyun struct device *dev = container_of(kobj, struct device, kobj);
1985*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
1986*4882a593Smuzhiyun int i = index / 5; /* voltage index */
1987*4882a593Smuzhiyun int a = index % 5; /* attribute index */
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun if (index >= 40) { /* in8 and higher only have input attributes */
1990*4882a593Smuzhiyun i = index - 40 + 8;
1991*4882a593Smuzhiyun a = 0;
1992*4882a593Smuzhiyun }
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun if (!(data->has_in & BIT(i)))
1995*4882a593Smuzhiyun return 0;
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun if (a == 4 && !data->has_beep)
1998*4882a593Smuzhiyun return 0;
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun return attr->mode;
2001*4882a593Smuzhiyun }
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun static struct attribute *it87_attributes_in[] = {
2004*4882a593Smuzhiyun &sensor_dev_attr_in0_input.dev_attr.attr,
2005*4882a593Smuzhiyun &sensor_dev_attr_in0_min.dev_attr.attr,
2006*4882a593Smuzhiyun &sensor_dev_attr_in0_max.dev_attr.attr,
2007*4882a593Smuzhiyun &sensor_dev_attr_in0_alarm.dev_attr.attr,
2008*4882a593Smuzhiyun &sensor_dev_attr_in0_beep.dev_attr.attr, /* 4 */
2009*4882a593Smuzhiyun
2010*4882a593Smuzhiyun &sensor_dev_attr_in1_input.dev_attr.attr,
2011*4882a593Smuzhiyun &sensor_dev_attr_in1_min.dev_attr.attr,
2012*4882a593Smuzhiyun &sensor_dev_attr_in1_max.dev_attr.attr,
2013*4882a593Smuzhiyun &sensor_dev_attr_in1_alarm.dev_attr.attr,
2014*4882a593Smuzhiyun &sensor_dev_attr_in1_beep.dev_attr.attr, /* 9 */
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun &sensor_dev_attr_in2_input.dev_attr.attr,
2017*4882a593Smuzhiyun &sensor_dev_attr_in2_min.dev_attr.attr,
2018*4882a593Smuzhiyun &sensor_dev_attr_in2_max.dev_attr.attr,
2019*4882a593Smuzhiyun &sensor_dev_attr_in2_alarm.dev_attr.attr,
2020*4882a593Smuzhiyun &sensor_dev_attr_in2_beep.dev_attr.attr, /* 14 */
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun &sensor_dev_attr_in3_input.dev_attr.attr,
2023*4882a593Smuzhiyun &sensor_dev_attr_in3_min.dev_attr.attr,
2024*4882a593Smuzhiyun &sensor_dev_attr_in3_max.dev_attr.attr,
2025*4882a593Smuzhiyun &sensor_dev_attr_in3_alarm.dev_attr.attr,
2026*4882a593Smuzhiyun &sensor_dev_attr_in3_beep.dev_attr.attr, /* 19 */
2027*4882a593Smuzhiyun
2028*4882a593Smuzhiyun &sensor_dev_attr_in4_input.dev_attr.attr,
2029*4882a593Smuzhiyun &sensor_dev_attr_in4_min.dev_attr.attr,
2030*4882a593Smuzhiyun &sensor_dev_attr_in4_max.dev_attr.attr,
2031*4882a593Smuzhiyun &sensor_dev_attr_in4_alarm.dev_attr.attr,
2032*4882a593Smuzhiyun &sensor_dev_attr_in4_beep.dev_attr.attr, /* 24 */
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun &sensor_dev_attr_in5_input.dev_attr.attr,
2035*4882a593Smuzhiyun &sensor_dev_attr_in5_min.dev_attr.attr,
2036*4882a593Smuzhiyun &sensor_dev_attr_in5_max.dev_attr.attr,
2037*4882a593Smuzhiyun &sensor_dev_attr_in5_alarm.dev_attr.attr,
2038*4882a593Smuzhiyun &sensor_dev_attr_in5_beep.dev_attr.attr, /* 29 */
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun &sensor_dev_attr_in6_input.dev_attr.attr,
2041*4882a593Smuzhiyun &sensor_dev_attr_in6_min.dev_attr.attr,
2042*4882a593Smuzhiyun &sensor_dev_attr_in6_max.dev_attr.attr,
2043*4882a593Smuzhiyun &sensor_dev_attr_in6_alarm.dev_attr.attr,
2044*4882a593Smuzhiyun &sensor_dev_attr_in6_beep.dev_attr.attr, /* 34 */
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun &sensor_dev_attr_in7_input.dev_attr.attr,
2047*4882a593Smuzhiyun &sensor_dev_attr_in7_min.dev_attr.attr,
2048*4882a593Smuzhiyun &sensor_dev_attr_in7_max.dev_attr.attr,
2049*4882a593Smuzhiyun &sensor_dev_attr_in7_alarm.dev_attr.attr,
2050*4882a593Smuzhiyun &sensor_dev_attr_in7_beep.dev_attr.attr, /* 39 */
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun &sensor_dev_attr_in8_input.dev_attr.attr, /* 40 */
2053*4882a593Smuzhiyun &sensor_dev_attr_in9_input.dev_attr.attr,
2054*4882a593Smuzhiyun &sensor_dev_attr_in10_input.dev_attr.attr,
2055*4882a593Smuzhiyun &sensor_dev_attr_in11_input.dev_attr.attr,
2056*4882a593Smuzhiyun &sensor_dev_attr_in12_input.dev_attr.attr,
2057*4882a593Smuzhiyun NULL
2058*4882a593Smuzhiyun };
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun static const struct attribute_group it87_group_in = {
2061*4882a593Smuzhiyun .attrs = it87_attributes_in,
2062*4882a593Smuzhiyun .is_visible = it87_in_is_visible,
2063*4882a593Smuzhiyun };
2064*4882a593Smuzhiyun
it87_temp_is_visible(struct kobject * kobj,struct attribute * attr,int index)2065*4882a593Smuzhiyun static umode_t it87_temp_is_visible(struct kobject *kobj,
2066*4882a593Smuzhiyun struct attribute *attr, int index)
2067*4882a593Smuzhiyun {
2068*4882a593Smuzhiyun struct device *dev = container_of(kobj, struct device, kobj);
2069*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
2070*4882a593Smuzhiyun int i = index / 7; /* temperature index */
2071*4882a593Smuzhiyun int a = index % 7; /* attribute index */
2072*4882a593Smuzhiyun
2073*4882a593Smuzhiyun if (index >= 21) {
2074*4882a593Smuzhiyun i = index - 21 + 3;
2075*4882a593Smuzhiyun a = 0;
2076*4882a593Smuzhiyun }
2077*4882a593Smuzhiyun
2078*4882a593Smuzhiyun if (!(data->has_temp & BIT(i)))
2079*4882a593Smuzhiyun return 0;
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun if (a == 5 && !has_temp_offset(data))
2082*4882a593Smuzhiyun return 0;
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun if (a == 6 && !data->has_beep)
2085*4882a593Smuzhiyun return 0;
2086*4882a593Smuzhiyun
2087*4882a593Smuzhiyun return attr->mode;
2088*4882a593Smuzhiyun }
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun static struct attribute *it87_attributes_temp[] = {
2091*4882a593Smuzhiyun &sensor_dev_attr_temp1_input.dev_attr.attr,
2092*4882a593Smuzhiyun &sensor_dev_attr_temp1_max.dev_attr.attr,
2093*4882a593Smuzhiyun &sensor_dev_attr_temp1_min.dev_attr.attr,
2094*4882a593Smuzhiyun &sensor_dev_attr_temp1_type.dev_attr.attr,
2095*4882a593Smuzhiyun &sensor_dev_attr_temp1_alarm.dev_attr.attr,
2096*4882a593Smuzhiyun &sensor_dev_attr_temp1_offset.dev_attr.attr, /* 5 */
2097*4882a593Smuzhiyun &sensor_dev_attr_temp1_beep.dev_attr.attr, /* 6 */
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun &sensor_dev_attr_temp2_input.dev_attr.attr, /* 7 */
2100*4882a593Smuzhiyun &sensor_dev_attr_temp2_max.dev_attr.attr,
2101*4882a593Smuzhiyun &sensor_dev_attr_temp2_min.dev_attr.attr,
2102*4882a593Smuzhiyun &sensor_dev_attr_temp2_type.dev_attr.attr,
2103*4882a593Smuzhiyun &sensor_dev_attr_temp2_alarm.dev_attr.attr,
2104*4882a593Smuzhiyun &sensor_dev_attr_temp2_offset.dev_attr.attr,
2105*4882a593Smuzhiyun &sensor_dev_attr_temp2_beep.dev_attr.attr,
2106*4882a593Smuzhiyun
2107*4882a593Smuzhiyun &sensor_dev_attr_temp3_input.dev_attr.attr, /* 14 */
2108*4882a593Smuzhiyun &sensor_dev_attr_temp3_max.dev_attr.attr,
2109*4882a593Smuzhiyun &sensor_dev_attr_temp3_min.dev_attr.attr,
2110*4882a593Smuzhiyun &sensor_dev_attr_temp3_type.dev_attr.attr,
2111*4882a593Smuzhiyun &sensor_dev_attr_temp3_alarm.dev_attr.attr,
2112*4882a593Smuzhiyun &sensor_dev_attr_temp3_offset.dev_attr.attr,
2113*4882a593Smuzhiyun &sensor_dev_attr_temp3_beep.dev_attr.attr,
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun &sensor_dev_attr_temp4_input.dev_attr.attr, /* 21 */
2116*4882a593Smuzhiyun &sensor_dev_attr_temp5_input.dev_attr.attr,
2117*4882a593Smuzhiyun &sensor_dev_attr_temp6_input.dev_attr.attr,
2118*4882a593Smuzhiyun NULL
2119*4882a593Smuzhiyun };
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun static const struct attribute_group it87_group_temp = {
2122*4882a593Smuzhiyun .attrs = it87_attributes_temp,
2123*4882a593Smuzhiyun .is_visible = it87_temp_is_visible,
2124*4882a593Smuzhiyun };
2125*4882a593Smuzhiyun
it87_is_visible(struct kobject * kobj,struct attribute * attr,int index)2126*4882a593Smuzhiyun static umode_t it87_is_visible(struct kobject *kobj,
2127*4882a593Smuzhiyun struct attribute *attr, int index)
2128*4882a593Smuzhiyun {
2129*4882a593Smuzhiyun struct device *dev = container_of(kobj, struct device, kobj);
2130*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun if ((index == 2 || index == 3) && !data->has_vid)
2133*4882a593Smuzhiyun return 0;
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun if (index > 3 && !(data->in_internal & BIT(index - 4)))
2136*4882a593Smuzhiyun return 0;
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun return attr->mode;
2139*4882a593Smuzhiyun }
2140*4882a593Smuzhiyun
2141*4882a593Smuzhiyun static struct attribute *it87_attributes[] = {
2142*4882a593Smuzhiyun &dev_attr_alarms.attr,
2143*4882a593Smuzhiyun &sensor_dev_attr_intrusion0_alarm.dev_attr.attr,
2144*4882a593Smuzhiyun &dev_attr_vrm.attr, /* 2 */
2145*4882a593Smuzhiyun &dev_attr_cpu0_vid.attr, /* 3 */
2146*4882a593Smuzhiyun &sensor_dev_attr_in3_label.dev_attr.attr, /* 4 .. 7 */
2147*4882a593Smuzhiyun &sensor_dev_attr_in7_label.dev_attr.attr,
2148*4882a593Smuzhiyun &sensor_dev_attr_in8_label.dev_attr.attr,
2149*4882a593Smuzhiyun &sensor_dev_attr_in9_label.dev_attr.attr,
2150*4882a593Smuzhiyun NULL
2151*4882a593Smuzhiyun };
2152*4882a593Smuzhiyun
2153*4882a593Smuzhiyun static const struct attribute_group it87_group = {
2154*4882a593Smuzhiyun .attrs = it87_attributes,
2155*4882a593Smuzhiyun .is_visible = it87_is_visible,
2156*4882a593Smuzhiyun };
2157*4882a593Smuzhiyun
it87_fan_is_visible(struct kobject * kobj,struct attribute * attr,int index)2158*4882a593Smuzhiyun static umode_t it87_fan_is_visible(struct kobject *kobj,
2159*4882a593Smuzhiyun struct attribute *attr, int index)
2160*4882a593Smuzhiyun {
2161*4882a593Smuzhiyun struct device *dev = container_of(kobj, struct device, kobj);
2162*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
2163*4882a593Smuzhiyun int i = index / 5; /* fan index */
2164*4882a593Smuzhiyun int a = index % 5; /* attribute index */
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun if (index >= 15) { /* fan 4..6 don't have divisor attributes */
2167*4882a593Smuzhiyun i = (index - 15) / 4 + 3;
2168*4882a593Smuzhiyun a = (index - 15) % 4;
2169*4882a593Smuzhiyun }
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun if (!(data->has_fan & BIT(i)))
2172*4882a593Smuzhiyun return 0;
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun if (a == 3) { /* beep */
2175*4882a593Smuzhiyun if (!data->has_beep)
2176*4882a593Smuzhiyun return 0;
2177*4882a593Smuzhiyun /* first fan beep attribute is writable */
2178*4882a593Smuzhiyun if (i == __ffs(data->has_fan))
2179*4882a593Smuzhiyun return attr->mode | S_IWUSR;
2180*4882a593Smuzhiyun }
2181*4882a593Smuzhiyun
2182*4882a593Smuzhiyun if (a == 4 && has_16bit_fans(data)) /* divisor */
2183*4882a593Smuzhiyun return 0;
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun return attr->mode;
2186*4882a593Smuzhiyun }
2187*4882a593Smuzhiyun
2188*4882a593Smuzhiyun static struct attribute *it87_attributes_fan[] = {
2189*4882a593Smuzhiyun &sensor_dev_attr_fan1_input.dev_attr.attr,
2190*4882a593Smuzhiyun &sensor_dev_attr_fan1_min.dev_attr.attr,
2191*4882a593Smuzhiyun &sensor_dev_attr_fan1_alarm.dev_attr.attr,
2192*4882a593Smuzhiyun &sensor_dev_attr_fan1_beep.dev_attr.attr, /* 3 */
2193*4882a593Smuzhiyun &sensor_dev_attr_fan1_div.dev_attr.attr, /* 4 */
2194*4882a593Smuzhiyun
2195*4882a593Smuzhiyun &sensor_dev_attr_fan2_input.dev_attr.attr,
2196*4882a593Smuzhiyun &sensor_dev_attr_fan2_min.dev_attr.attr,
2197*4882a593Smuzhiyun &sensor_dev_attr_fan2_alarm.dev_attr.attr,
2198*4882a593Smuzhiyun &sensor_dev_attr_fan2_beep.dev_attr.attr,
2199*4882a593Smuzhiyun &sensor_dev_attr_fan2_div.dev_attr.attr, /* 9 */
2200*4882a593Smuzhiyun
2201*4882a593Smuzhiyun &sensor_dev_attr_fan3_input.dev_attr.attr,
2202*4882a593Smuzhiyun &sensor_dev_attr_fan3_min.dev_attr.attr,
2203*4882a593Smuzhiyun &sensor_dev_attr_fan3_alarm.dev_attr.attr,
2204*4882a593Smuzhiyun &sensor_dev_attr_fan3_beep.dev_attr.attr,
2205*4882a593Smuzhiyun &sensor_dev_attr_fan3_div.dev_attr.attr, /* 14 */
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun &sensor_dev_attr_fan4_input.dev_attr.attr, /* 15 */
2208*4882a593Smuzhiyun &sensor_dev_attr_fan4_min.dev_attr.attr,
2209*4882a593Smuzhiyun &sensor_dev_attr_fan4_alarm.dev_attr.attr,
2210*4882a593Smuzhiyun &sensor_dev_attr_fan4_beep.dev_attr.attr,
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun &sensor_dev_attr_fan5_input.dev_attr.attr, /* 19 */
2213*4882a593Smuzhiyun &sensor_dev_attr_fan5_min.dev_attr.attr,
2214*4882a593Smuzhiyun &sensor_dev_attr_fan5_alarm.dev_attr.attr,
2215*4882a593Smuzhiyun &sensor_dev_attr_fan5_beep.dev_attr.attr,
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun &sensor_dev_attr_fan6_input.dev_attr.attr, /* 23 */
2218*4882a593Smuzhiyun &sensor_dev_attr_fan6_min.dev_attr.attr,
2219*4882a593Smuzhiyun &sensor_dev_attr_fan6_alarm.dev_attr.attr,
2220*4882a593Smuzhiyun &sensor_dev_attr_fan6_beep.dev_attr.attr,
2221*4882a593Smuzhiyun NULL
2222*4882a593Smuzhiyun };
2223*4882a593Smuzhiyun
2224*4882a593Smuzhiyun static const struct attribute_group it87_group_fan = {
2225*4882a593Smuzhiyun .attrs = it87_attributes_fan,
2226*4882a593Smuzhiyun .is_visible = it87_fan_is_visible,
2227*4882a593Smuzhiyun };
2228*4882a593Smuzhiyun
it87_pwm_is_visible(struct kobject * kobj,struct attribute * attr,int index)2229*4882a593Smuzhiyun static umode_t it87_pwm_is_visible(struct kobject *kobj,
2230*4882a593Smuzhiyun struct attribute *attr, int index)
2231*4882a593Smuzhiyun {
2232*4882a593Smuzhiyun struct device *dev = container_of(kobj, struct device, kobj);
2233*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
2234*4882a593Smuzhiyun int i = index / 4; /* pwm index */
2235*4882a593Smuzhiyun int a = index % 4; /* attribute index */
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun if (!(data->has_pwm & BIT(i)))
2238*4882a593Smuzhiyun return 0;
2239*4882a593Smuzhiyun
2240*4882a593Smuzhiyun /* pwmX_auto_channels_temp is only writable if auto pwm is supported */
2241*4882a593Smuzhiyun if (a == 3 && (has_old_autopwm(data) || has_newer_autopwm(data)))
2242*4882a593Smuzhiyun return attr->mode | S_IWUSR;
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun /* pwm2_freq is writable if there are two pwm frequency selects */
2245*4882a593Smuzhiyun if (has_pwm_freq2(data) && i == 1 && a == 2)
2246*4882a593Smuzhiyun return attr->mode | S_IWUSR;
2247*4882a593Smuzhiyun
2248*4882a593Smuzhiyun return attr->mode;
2249*4882a593Smuzhiyun }
2250*4882a593Smuzhiyun
2251*4882a593Smuzhiyun static struct attribute *it87_attributes_pwm[] = {
2252*4882a593Smuzhiyun &sensor_dev_attr_pwm1_enable.dev_attr.attr,
2253*4882a593Smuzhiyun &sensor_dev_attr_pwm1.dev_attr.attr,
2254*4882a593Smuzhiyun &sensor_dev_attr_pwm1_freq.dev_attr.attr,
2255*4882a593Smuzhiyun &sensor_dev_attr_pwm1_auto_channels_temp.dev_attr.attr,
2256*4882a593Smuzhiyun
2257*4882a593Smuzhiyun &sensor_dev_attr_pwm2_enable.dev_attr.attr,
2258*4882a593Smuzhiyun &sensor_dev_attr_pwm2.dev_attr.attr,
2259*4882a593Smuzhiyun &sensor_dev_attr_pwm2_freq.dev_attr.attr,
2260*4882a593Smuzhiyun &sensor_dev_attr_pwm2_auto_channels_temp.dev_attr.attr,
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun &sensor_dev_attr_pwm3_enable.dev_attr.attr,
2263*4882a593Smuzhiyun &sensor_dev_attr_pwm3.dev_attr.attr,
2264*4882a593Smuzhiyun &sensor_dev_attr_pwm3_freq.dev_attr.attr,
2265*4882a593Smuzhiyun &sensor_dev_attr_pwm3_auto_channels_temp.dev_attr.attr,
2266*4882a593Smuzhiyun
2267*4882a593Smuzhiyun &sensor_dev_attr_pwm4_enable.dev_attr.attr,
2268*4882a593Smuzhiyun &sensor_dev_attr_pwm4.dev_attr.attr,
2269*4882a593Smuzhiyun &sensor_dev_attr_pwm4_freq.dev_attr.attr,
2270*4882a593Smuzhiyun &sensor_dev_attr_pwm4_auto_channels_temp.dev_attr.attr,
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun &sensor_dev_attr_pwm5_enable.dev_attr.attr,
2273*4882a593Smuzhiyun &sensor_dev_attr_pwm5.dev_attr.attr,
2274*4882a593Smuzhiyun &sensor_dev_attr_pwm5_freq.dev_attr.attr,
2275*4882a593Smuzhiyun &sensor_dev_attr_pwm5_auto_channels_temp.dev_attr.attr,
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun &sensor_dev_attr_pwm6_enable.dev_attr.attr,
2278*4882a593Smuzhiyun &sensor_dev_attr_pwm6.dev_attr.attr,
2279*4882a593Smuzhiyun &sensor_dev_attr_pwm6_freq.dev_attr.attr,
2280*4882a593Smuzhiyun &sensor_dev_attr_pwm6_auto_channels_temp.dev_attr.attr,
2281*4882a593Smuzhiyun
2282*4882a593Smuzhiyun NULL
2283*4882a593Smuzhiyun };
2284*4882a593Smuzhiyun
2285*4882a593Smuzhiyun static const struct attribute_group it87_group_pwm = {
2286*4882a593Smuzhiyun .attrs = it87_attributes_pwm,
2287*4882a593Smuzhiyun .is_visible = it87_pwm_is_visible,
2288*4882a593Smuzhiyun };
2289*4882a593Smuzhiyun
it87_auto_pwm_is_visible(struct kobject * kobj,struct attribute * attr,int index)2290*4882a593Smuzhiyun static umode_t it87_auto_pwm_is_visible(struct kobject *kobj,
2291*4882a593Smuzhiyun struct attribute *attr, int index)
2292*4882a593Smuzhiyun {
2293*4882a593Smuzhiyun struct device *dev = container_of(kobj, struct device, kobj);
2294*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
2295*4882a593Smuzhiyun int i = index / 11; /* pwm index */
2296*4882a593Smuzhiyun int a = index % 11; /* attribute index */
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun if (index >= 33) { /* pwm 4..6 */
2299*4882a593Smuzhiyun i = (index - 33) / 6 + 3;
2300*4882a593Smuzhiyun a = (index - 33) % 6 + 4;
2301*4882a593Smuzhiyun }
2302*4882a593Smuzhiyun
2303*4882a593Smuzhiyun if (!(data->has_pwm & BIT(i)))
2304*4882a593Smuzhiyun return 0;
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun if (has_newer_autopwm(data)) {
2307*4882a593Smuzhiyun if (a < 4) /* no auto point pwm */
2308*4882a593Smuzhiyun return 0;
2309*4882a593Smuzhiyun if (a == 8) /* no auto_point4 */
2310*4882a593Smuzhiyun return 0;
2311*4882a593Smuzhiyun }
2312*4882a593Smuzhiyun if (has_old_autopwm(data)) {
2313*4882a593Smuzhiyun if (a >= 9) /* no pwm_auto_start, pwm_auto_slope */
2314*4882a593Smuzhiyun return 0;
2315*4882a593Smuzhiyun }
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun return attr->mode;
2318*4882a593Smuzhiyun }
2319*4882a593Smuzhiyun
2320*4882a593Smuzhiyun static struct attribute *it87_attributes_auto_pwm[] = {
2321*4882a593Smuzhiyun &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
2322*4882a593Smuzhiyun &sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
2323*4882a593Smuzhiyun &sensor_dev_attr_pwm1_auto_point3_pwm.dev_attr.attr,
2324*4882a593Smuzhiyun &sensor_dev_attr_pwm1_auto_point4_pwm.dev_attr.attr,
2325*4882a593Smuzhiyun &sensor_dev_attr_pwm1_auto_point1_temp.dev_attr.attr,
2326*4882a593Smuzhiyun &sensor_dev_attr_pwm1_auto_point1_temp_hyst.dev_attr.attr,
2327*4882a593Smuzhiyun &sensor_dev_attr_pwm1_auto_point2_temp.dev_attr.attr,
2328*4882a593Smuzhiyun &sensor_dev_attr_pwm1_auto_point3_temp.dev_attr.attr,
2329*4882a593Smuzhiyun &sensor_dev_attr_pwm1_auto_point4_temp.dev_attr.attr,
2330*4882a593Smuzhiyun &sensor_dev_attr_pwm1_auto_start.dev_attr.attr,
2331*4882a593Smuzhiyun &sensor_dev_attr_pwm1_auto_slope.dev_attr.attr,
2332*4882a593Smuzhiyun
2333*4882a593Smuzhiyun &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr, /* 11 */
2334*4882a593Smuzhiyun &sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
2335*4882a593Smuzhiyun &sensor_dev_attr_pwm2_auto_point3_pwm.dev_attr.attr,
2336*4882a593Smuzhiyun &sensor_dev_attr_pwm2_auto_point4_pwm.dev_attr.attr,
2337*4882a593Smuzhiyun &sensor_dev_attr_pwm2_auto_point1_temp.dev_attr.attr,
2338*4882a593Smuzhiyun &sensor_dev_attr_pwm2_auto_point1_temp_hyst.dev_attr.attr,
2339*4882a593Smuzhiyun &sensor_dev_attr_pwm2_auto_point2_temp.dev_attr.attr,
2340*4882a593Smuzhiyun &sensor_dev_attr_pwm2_auto_point3_temp.dev_attr.attr,
2341*4882a593Smuzhiyun &sensor_dev_attr_pwm2_auto_point4_temp.dev_attr.attr,
2342*4882a593Smuzhiyun &sensor_dev_attr_pwm2_auto_start.dev_attr.attr,
2343*4882a593Smuzhiyun &sensor_dev_attr_pwm2_auto_slope.dev_attr.attr,
2344*4882a593Smuzhiyun
2345*4882a593Smuzhiyun &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr, /* 22 */
2346*4882a593Smuzhiyun &sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
2347*4882a593Smuzhiyun &sensor_dev_attr_pwm3_auto_point3_pwm.dev_attr.attr,
2348*4882a593Smuzhiyun &sensor_dev_attr_pwm3_auto_point4_pwm.dev_attr.attr,
2349*4882a593Smuzhiyun &sensor_dev_attr_pwm3_auto_point1_temp.dev_attr.attr,
2350*4882a593Smuzhiyun &sensor_dev_attr_pwm3_auto_point1_temp_hyst.dev_attr.attr,
2351*4882a593Smuzhiyun &sensor_dev_attr_pwm3_auto_point2_temp.dev_attr.attr,
2352*4882a593Smuzhiyun &sensor_dev_attr_pwm3_auto_point3_temp.dev_attr.attr,
2353*4882a593Smuzhiyun &sensor_dev_attr_pwm3_auto_point4_temp.dev_attr.attr,
2354*4882a593Smuzhiyun &sensor_dev_attr_pwm3_auto_start.dev_attr.attr,
2355*4882a593Smuzhiyun &sensor_dev_attr_pwm3_auto_slope.dev_attr.attr,
2356*4882a593Smuzhiyun
2357*4882a593Smuzhiyun &sensor_dev_attr_pwm4_auto_point1_temp.dev_attr.attr, /* 33 */
2358*4882a593Smuzhiyun &sensor_dev_attr_pwm4_auto_point1_temp_hyst.dev_attr.attr,
2359*4882a593Smuzhiyun &sensor_dev_attr_pwm4_auto_point2_temp.dev_attr.attr,
2360*4882a593Smuzhiyun &sensor_dev_attr_pwm4_auto_point3_temp.dev_attr.attr,
2361*4882a593Smuzhiyun &sensor_dev_attr_pwm4_auto_start.dev_attr.attr,
2362*4882a593Smuzhiyun &sensor_dev_attr_pwm4_auto_slope.dev_attr.attr,
2363*4882a593Smuzhiyun
2364*4882a593Smuzhiyun &sensor_dev_attr_pwm5_auto_point1_temp.dev_attr.attr,
2365*4882a593Smuzhiyun &sensor_dev_attr_pwm5_auto_point1_temp_hyst.dev_attr.attr,
2366*4882a593Smuzhiyun &sensor_dev_attr_pwm5_auto_point2_temp.dev_attr.attr,
2367*4882a593Smuzhiyun &sensor_dev_attr_pwm5_auto_point3_temp.dev_attr.attr,
2368*4882a593Smuzhiyun &sensor_dev_attr_pwm5_auto_start.dev_attr.attr,
2369*4882a593Smuzhiyun &sensor_dev_attr_pwm5_auto_slope.dev_attr.attr,
2370*4882a593Smuzhiyun
2371*4882a593Smuzhiyun &sensor_dev_attr_pwm6_auto_point1_temp.dev_attr.attr,
2372*4882a593Smuzhiyun &sensor_dev_attr_pwm6_auto_point1_temp_hyst.dev_attr.attr,
2373*4882a593Smuzhiyun &sensor_dev_attr_pwm6_auto_point2_temp.dev_attr.attr,
2374*4882a593Smuzhiyun &sensor_dev_attr_pwm6_auto_point3_temp.dev_attr.attr,
2375*4882a593Smuzhiyun &sensor_dev_attr_pwm6_auto_start.dev_attr.attr,
2376*4882a593Smuzhiyun &sensor_dev_attr_pwm6_auto_slope.dev_attr.attr,
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun NULL,
2379*4882a593Smuzhiyun };
2380*4882a593Smuzhiyun
2381*4882a593Smuzhiyun static const struct attribute_group it87_group_auto_pwm = {
2382*4882a593Smuzhiyun .attrs = it87_attributes_auto_pwm,
2383*4882a593Smuzhiyun .is_visible = it87_auto_pwm_is_visible,
2384*4882a593Smuzhiyun };
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun /* SuperIO detection - will change isa_address if a chip is found */
it87_find(int sioaddr,unsigned short * address,struct it87_sio_data * sio_data)2387*4882a593Smuzhiyun static int __init it87_find(int sioaddr, unsigned short *address,
2388*4882a593Smuzhiyun struct it87_sio_data *sio_data)
2389*4882a593Smuzhiyun {
2390*4882a593Smuzhiyun int err;
2391*4882a593Smuzhiyun u16 chip_type;
2392*4882a593Smuzhiyun const char *board_vendor, *board_name;
2393*4882a593Smuzhiyun const struct it87_devices *config;
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun err = superio_enter(sioaddr);
2396*4882a593Smuzhiyun if (err)
2397*4882a593Smuzhiyun return err;
2398*4882a593Smuzhiyun
2399*4882a593Smuzhiyun err = -ENODEV;
2400*4882a593Smuzhiyun chip_type = force_id ? force_id : superio_inw(sioaddr, DEVID);
2401*4882a593Smuzhiyun
2402*4882a593Smuzhiyun switch (chip_type) {
2403*4882a593Smuzhiyun case IT8705F_DEVID:
2404*4882a593Smuzhiyun sio_data->type = it87;
2405*4882a593Smuzhiyun break;
2406*4882a593Smuzhiyun case IT8712F_DEVID:
2407*4882a593Smuzhiyun sio_data->type = it8712;
2408*4882a593Smuzhiyun break;
2409*4882a593Smuzhiyun case IT8716F_DEVID:
2410*4882a593Smuzhiyun case IT8726F_DEVID:
2411*4882a593Smuzhiyun sio_data->type = it8716;
2412*4882a593Smuzhiyun break;
2413*4882a593Smuzhiyun case IT8718F_DEVID:
2414*4882a593Smuzhiyun sio_data->type = it8718;
2415*4882a593Smuzhiyun break;
2416*4882a593Smuzhiyun case IT8720F_DEVID:
2417*4882a593Smuzhiyun sio_data->type = it8720;
2418*4882a593Smuzhiyun break;
2419*4882a593Smuzhiyun case IT8721F_DEVID:
2420*4882a593Smuzhiyun sio_data->type = it8721;
2421*4882a593Smuzhiyun break;
2422*4882a593Smuzhiyun case IT8728F_DEVID:
2423*4882a593Smuzhiyun sio_data->type = it8728;
2424*4882a593Smuzhiyun break;
2425*4882a593Smuzhiyun case IT8732F_DEVID:
2426*4882a593Smuzhiyun sio_data->type = it8732;
2427*4882a593Smuzhiyun break;
2428*4882a593Smuzhiyun case IT8792E_DEVID:
2429*4882a593Smuzhiyun sio_data->type = it8792;
2430*4882a593Smuzhiyun break;
2431*4882a593Smuzhiyun case IT8771E_DEVID:
2432*4882a593Smuzhiyun sio_data->type = it8771;
2433*4882a593Smuzhiyun break;
2434*4882a593Smuzhiyun case IT8772E_DEVID:
2435*4882a593Smuzhiyun sio_data->type = it8772;
2436*4882a593Smuzhiyun break;
2437*4882a593Smuzhiyun case IT8781F_DEVID:
2438*4882a593Smuzhiyun sio_data->type = it8781;
2439*4882a593Smuzhiyun break;
2440*4882a593Smuzhiyun case IT8782F_DEVID:
2441*4882a593Smuzhiyun sio_data->type = it8782;
2442*4882a593Smuzhiyun break;
2443*4882a593Smuzhiyun case IT8783E_DEVID:
2444*4882a593Smuzhiyun sio_data->type = it8783;
2445*4882a593Smuzhiyun break;
2446*4882a593Smuzhiyun case IT8786E_DEVID:
2447*4882a593Smuzhiyun sio_data->type = it8786;
2448*4882a593Smuzhiyun break;
2449*4882a593Smuzhiyun case IT8790E_DEVID:
2450*4882a593Smuzhiyun sio_data->type = it8790;
2451*4882a593Smuzhiyun break;
2452*4882a593Smuzhiyun case IT8603E_DEVID:
2453*4882a593Smuzhiyun case IT8623E_DEVID:
2454*4882a593Smuzhiyun sio_data->type = it8603;
2455*4882a593Smuzhiyun break;
2456*4882a593Smuzhiyun case IT8620E_DEVID:
2457*4882a593Smuzhiyun sio_data->type = it8620;
2458*4882a593Smuzhiyun break;
2459*4882a593Smuzhiyun case IT8622E_DEVID:
2460*4882a593Smuzhiyun sio_data->type = it8622;
2461*4882a593Smuzhiyun break;
2462*4882a593Smuzhiyun case IT8628E_DEVID:
2463*4882a593Smuzhiyun sio_data->type = it8628;
2464*4882a593Smuzhiyun break;
2465*4882a593Smuzhiyun case 0xffff: /* No device at all */
2466*4882a593Smuzhiyun goto exit;
2467*4882a593Smuzhiyun default:
2468*4882a593Smuzhiyun pr_debug("Unsupported chip (DEVID=0x%x)\n", chip_type);
2469*4882a593Smuzhiyun goto exit;
2470*4882a593Smuzhiyun }
2471*4882a593Smuzhiyun
2472*4882a593Smuzhiyun superio_select(sioaddr, PME);
2473*4882a593Smuzhiyun if (!(superio_inb(sioaddr, IT87_ACT_REG) & 0x01)) {
2474*4882a593Smuzhiyun pr_info("Device not activated, skipping\n");
2475*4882a593Smuzhiyun goto exit;
2476*4882a593Smuzhiyun }
2477*4882a593Smuzhiyun
2478*4882a593Smuzhiyun *address = superio_inw(sioaddr, IT87_BASE_REG) & ~(IT87_EXTENT - 1);
2479*4882a593Smuzhiyun if (*address == 0) {
2480*4882a593Smuzhiyun pr_info("Base address not set, skipping\n");
2481*4882a593Smuzhiyun goto exit;
2482*4882a593Smuzhiyun }
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun err = 0;
2485*4882a593Smuzhiyun sio_data->sioaddr = sioaddr;
2486*4882a593Smuzhiyun sio_data->revision = superio_inb(sioaddr, DEVREV) & 0x0f;
2487*4882a593Smuzhiyun pr_info("Found IT%04x%s chip at 0x%x, revision %d\n", chip_type,
2488*4882a593Smuzhiyun it87_devices[sio_data->type].suffix,
2489*4882a593Smuzhiyun *address, sio_data->revision);
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun config = &it87_devices[sio_data->type];
2492*4882a593Smuzhiyun
2493*4882a593Smuzhiyun /* in7 (VSB or VCCH5V) is always internal on some chips */
2494*4882a593Smuzhiyun if (has_in7_internal(config))
2495*4882a593Smuzhiyun sio_data->internal |= BIT(1);
2496*4882a593Smuzhiyun
2497*4882a593Smuzhiyun /* in8 (Vbat) is always internal */
2498*4882a593Smuzhiyun sio_data->internal |= BIT(2);
2499*4882a593Smuzhiyun
2500*4882a593Smuzhiyun /* in9 (AVCC3), always internal if supported */
2501*4882a593Smuzhiyun if (has_avcc3(config))
2502*4882a593Smuzhiyun sio_data->internal |= BIT(3); /* in9 is AVCC */
2503*4882a593Smuzhiyun else
2504*4882a593Smuzhiyun sio_data->skip_in |= BIT(9);
2505*4882a593Smuzhiyun
2506*4882a593Smuzhiyun if (!has_five_pwm(config))
2507*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(3) | BIT(4) | BIT(5);
2508*4882a593Smuzhiyun else if (!has_six_pwm(config))
2509*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(5);
2510*4882a593Smuzhiyun
2511*4882a593Smuzhiyun if (!has_vid(config))
2512*4882a593Smuzhiyun sio_data->skip_vid = 1;
2513*4882a593Smuzhiyun
2514*4882a593Smuzhiyun /* Read GPIO config and VID value from LDN 7 (GPIO) */
2515*4882a593Smuzhiyun if (sio_data->type == it87) {
2516*4882a593Smuzhiyun /* The IT8705F has a different LD number for GPIO */
2517*4882a593Smuzhiyun superio_select(sioaddr, 5);
2518*4882a593Smuzhiyun sio_data->beep_pin = superio_inb(sioaddr,
2519*4882a593Smuzhiyun IT87_SIO_BEEP_PIN_REG) & 0x3f;
2520*4882a593Smuzhiyun } else if (sio_data->type == it8783) {
2521*4882a593Smuzhiyun int reg25, reg27, reg2a, reg2c, regef;
2522*4882a593Smuzhiyun
2523*4882a593Smuzhiyun superio_select(sioaddr, GPIO);
2524*4882a593Smuzhiyun
2525*4882a593Smuzhiyun reg25 = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
2526*4882a593Smuzhiyun reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2527*4882a593Smuzhiyun reg2a = superio_inb(sioaddr, IT87_SIO_PINX1_REG);
2528*4882a593Smuzhiyun reg2c = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2529*4882a593Smuzhiyun regef = superio_inb(sioaddr, IT87_SIO_SPI_REG);
2530*4882a593Smuzhiyun
2531*4882a593Smuzhiyun /* Check if fan3 is there or not */
2532*4882a593Smuzhiyun if ((reg27 & BIT(0)) || !(reg2c & BIT(2)))
2533*4882a593Smuzhiyun sio_data->skip_fan |= BIT(2);
2534*4882a593Smuzhiyun if ((reg25 & BIT(4)) ||
2535*4882a593Smuzhiyun (!(reg2a & BIT(1)) && (regef & BIT(0))))
2536*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(2);
2537*4882a593Smuzhiyun
2538*4882a593Smuzhiyun /* Check if fan2 is there or not */
2539*4882a593Smuzhiyun if (reg27 & BIT(7))
2540*4882a593Smuzhiyun sio_data->skip_fan |= BIT(1);
2541*4882a593Smuzhiyun if (reg27 & BIT(3))
2542*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(1);
2543*4882a593Smuzhiyun
2544*4882a593Smuzhiyun /* VIN5 */
2545*4882a593Smuzhiyun if ((reg27 & BIT(0)) || (reg2c & BIT(2)))
2546*4882a593Smuzhiyun sio_data->skip_in |= BIT(5); /* No VIN5 */
2547*4882a593Smuzhiyun
2548*4882a593Smuzhiyun /* VIN6 */
2549*4882a593Smuzhiyun if (reg27 & BIT(1))
2550*4882a593Smuzhiyun sio_data->skip_in |= BIT(6); /* No VIN6 */
2551*4882a593Smuzhiyun
2552*4882a593Smuzhiyun /*
2553*4882a593Smuzhiyun * VIN7
2554*4882a593Smuzhiyun * Does not depend on bit 2 of Reg2C, contrary to datasheet.
2555*4882a593Smuzhiyun */
2556*4882a593Smuzhiyun if (reg27 & BIT(2)) {
2557*4882a593Smuzhiyun /*
2558*4882a593Smuzhiyun * The data sheet is a bit unclear regarding the
2559*4882a593Smuzhiyun * internal voltage divider for VCCH5V. It says
2560*4882a593Smuzhiyun * "This bit enables and switches VIN7 (pin 91) to the
2561*4882a593Smuzhiyun * internal voltage divider for VCCH5V".
2562*4882a593Smuzhiyun * This is different to other chips, where the internal
2563*4882a593Smuzhiyun * voltage divider would connect VIN7 to an internal
2564*4882a593Smuzhiyun * voltage source. Maybe that is the case here as well.
2565*4882a593Smuzhiyun *
2566*4882a593Smuzhiyun * Since we don't know for sure, re-route it if that is
2567*4882a593Smuzhiyun * not the case, and ask the user to report if the
2568*4882a593Smuzhiyun * resulting voltage is sane.
2569*4882a593Smuzhiyun */
2570*4882a593Smuzhiyun if (!(reg2c & BIT(1))) {
2571*4882a593Smuzhiyun reg2c |= BIT(1);
2572*4882a593Smuzhiyun superio_outb(sioaddr, IT87_SIO_PINX2_REG,
2573*4882a593Smuzhiyun reg2c);
2574*4882a593Smuzhiyun sio_data->need_in7_reroute = true;
2575*4882a593Smuzhiyun pr_notice("Routing internal VCCH5V to in7.\n");
2576*4882a593Smuzhiyun }
2577*4882a593Smuzhiyun pr_notice("in7 routed to internal voltage divider, with external pin disabled.\n");
2578*4882a593Smuzhiyun pr_notice("Please report if it displays a reasonable voltage.\n");
2579*4882a593Smuzhiyun }
2580*4882a593Smuzhiyun
2581*4882a593Smuzhiyun if (reg2c & BIT(0))
2582*4882a593Smuzhiyun sio_data->internal |= BIT(0);
2583*4882a593Smuzhiyun if (reg2c & BIT(1))
2584*4882a593Smuzhiyun sio_data->internal |= BIT(1);
2585*4882a593Smuzhiyun
2586*4882a593Smuzhiyun sio_data->beep_pin = superio_inb(sioaddr,
2587*4882a593Smuzhiyun IT87_SIO_BEEP_PIN_REG) & 0x3f;
2588*4882a593Smuzhiyun } else if (sio_data->type == it8603) {
2589*4882a593Smuzhiyun int reg27, reg29;
2590*4882a593Smuzhiyun
2591*4882a593Smuzhiyun superio_select(sioaddr, GPIO);
2592*4882a593Smuzhiyun
2593*4882a593Smuzhiyun reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2594*4882a593Smuzhiyun
2595*4882a593Smuzhiyun /* Check if fan3 is there or not */
2596*4882a593Smuzhiyun if (reg27 & BIT(6))
2597*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(2);
2598*4882a593Smuzhiyun if (reg27 & BIT(7))
2599*4882a593Smuzhiyun sio_data->skip_fan |= BIT(2);
2600*4882a593Smuzhiyun
2601*4882a593Smuzhiyun /* Check if fan2 is there or not */
2602*4882a593Smuzhiyun reg29 = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
2603*4882a593Smuzhiyun if (reg29 & BIT(1))
2604*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(1);
2605*4882a593Smuzhiyun if (reg29 & BIT(2))
2606*4882a593Smuzhiyun sio_data->skip_fan |= BIT(1);
2607*4882a593Smuzhiyun
2608*4882a593Smuzhiyun sio_data->skip_in |= BIT(5); /* No VIN5 */
2609*4882a593Smuzhiyun sio_data->skip_in |= BIT(6); /* No VIN6 */
2610*4882a593Smuzhiyun
2611*4882a593Smuzhiyun sio_data->beep_pin = superio_inb(sioaddr,
2612*4882a593Smuzhiyun IT87_SIO_BEEP_PIN_REG) & 0x3f;
2613*4882a593Smuzhiyun } else if (sio_data->type == it8620 || sio_data->type == it8628) {
2614*4882a593Smuzhiyun int reg;
2615*4882a593Smuzhiyun
2616*4882a593Smuzhiyun superio_select(sioaddr, GPIO);
2617*4882a593Smuzhiyun
2618*4882a593Smuzhiyun /* Check for pwm5 */
2619*4882a593Smuzhiyun reg = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
2620*4882a593Smuzhiyun if (reg & BIT(6))
2621*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(4);
2622*4882a593Smuzhiyun
2623*4882a593Smuzhiyun /* Check for fan4, fan5 */
2624*4882a593Smuzhiyun reg = superio_inb(sioaddr, IT87_SIO_GPIO2_REG);
2625*4882a593Smuzhiyun if (!(reg & BIT(5)))
2626*4882a593Smuzhiyun sio_data->skip_fan |= BIT(3);
2627*4882a593Smuzhiyun if (!(reg & BIT(4)))
2628*4882a593Smuzhiyun sio_data->skip_fan |= BIT(4);
2629*4882a593Smuzhiyun
2630*4882a593Smuzhiyun /* Check for pwm3, fan3 */
2631*4882a593Smuzhiyun reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2632*4882a593Smuzhiyun if (reg & BIT(6))
2633*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(2);
2634*4882a593Smuzhiyun if (reg & BIT(7))
2635*4882a593Smuzhiyun sio_data->skip_fan |= BIT(2);
2636*4882a593Smuzhiyun
2637*4882a593Smuzhiyun /* Check for pwm4 */
2638*4882a593Smuzhiyun reg = superio_inb(sioaddr, IT87_SIO_GPIO4_REG);
2639*4882a593Smuzhiyun if (reg & BIT(2))
2640*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(3);
2641*4882a593Smuzhiyun
2642*4882a593Smuzhiyun /* Check for pwm2, fan2 */
2643*4882a593Smuzhiyun reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
2644*4882a593Smuzhiyun if (reg & BIT(1))
2645*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(1);
2646*4882a593Smuzhiyun if (reg & BIT(2))
2647*4882a593Smuzhiyun sio_data->skip_fan |= BIT(1);
2648*4882a593Smuzhiyun /* Check for pwm6, fan6 */
2649*4882a593Smuzhiyun if (!(reg & BIT(7))) {
2650*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(5);
2651*4882a593Smuzhiyun sio_data->skip_fan |= BIT(5);
2652*4882a593Smuzhiyun }
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun /* Check if AVCC is on VIN3 */
2655*4882a593Smuzhiyun reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2656*4882a593Smuzhiyun if (reg & BIT(0))
2657*4882a593Smuzhiyun sio_data->internal |= BIT(0);
2658*4882a593Smuzhiyun else
2659*4882a593Smuzhiyun sio_data->skip_in |= BIT(9);
2660*4882a593Smuzhiyun
2661*4882a593Smuzhiyun sio_data->beep_pin = superio_inb(sioaddr,
2662*4882a593Smuzhiyun IT87_SIO_BEEP_PIN_REG) & 0x3f;
2663*4882a593Smuzhiyun } else if (sio_data->type == it8622) {
2664*4882a593Smuzhiyun int reg;
2665*4882a593Smuzhiyun
2666*4882a593Smuzhiyun superio_select(sioaddr, GPIO);
2667*4882a593Smuzhiyun
2668*4882a593Smuzhiyun /* Check for pwm4, fan4 */
2669*4882a593Smuzhiyun reg = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
2670*4882a593Smuzhiyun if (reg & BIT(6))
2671*4882a593Smuzhiyun sio_data->skip_fan |= BIT(3);
2672*4882a593Smuzhiyun if (reg & BIT(5))
2673*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(3);
2674*4882a593Smuzhiyun
2675*4882a593Smuzhiyun /* Check for pwm3, fan3, pwm5, fan5 */
2676*4882a593Smuzhiyun reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2677*4882a593Smuzhiyun if (reg & BIT(6))
2678*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(2);
2679*4882a593Smuzhiyun if (reg & BIT(7))
2680*4882a593Smuzhiyun sio_data->skip_fan |= BIT(2);
2681*4882a593Smuzhiyun if (reg & BIT(3))
2682*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(4);
2683*4882a593Smuzhiyun if (reg & BIT(1))
2684*4882a593Smuzhiyun sio_data->skip_fan |= BIT(4);
2685*4882a593Smuzhiyun
2686*4882a593Smuzhiyun /* Check for pwm2, fan2 */
2687*4882a593Smuzhiyun reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
2688*4882a593Smuzhiyun if (reg & BIT(1))
2689*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(1);
2690*4882a593Smuzhiyun if (reg & BIT(2))
2691*4882a593Smuzhiyun sio_data->skip_fan |= BIT(1);
2692*4882a593Smuzhiyun
2693*4882a593Smuzhiyun /* Check for AVCC */
2694*4882a593Smuzhiyun reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2695*4882a593Smuzhiyun if (!(reg & BIT(0)))
2696*4882a593Smuzhiyun sio_data->skip_in |= BIT(9);
2697*4882a593Smuzhiyun
2698*4882a593Smuzhiyun sio_data->beep_pin = superio_inb(sioaddr,
2699*4882a593Smuzhiyun IT87_SIO_BEEP_PIN_REG) & 0x3f;
2700*4882a593Smuzhiyun } else {
2701*4882a593Smuzhiyun int reg;
2702*4882a593Smuzhiyun bool uart6;
2703*4882a593Smuzhiyun
2704*4882a593Smuzhiyun superio_select(sioaddr, GPIO);
2705*4882a593Smuzhiyun
2706*4882a593Smuzhiyun /* Check for fan4, fan5 */
2707*4882a593Smuzhiyun if (has_five_fans(config)) {
2708*4882a593Smuzhiyun reg = superio_inb(sioaddr, IT87_SIO_GPIO2_REG);
2709*4882a593Smuzhiyun switch (sio_data->type) {
2710*4882a593Smuzhiyun case it8718:
2711*4882a593Smuzhiyun if (reg & BIT(5))
2712*4882a593Smuzhiyun sio_data->skip_fan |= BIT(3);
2713*4882a593Smuzhiyun if (reg & BIT(4))
2714*4882a593Smuzhiyun sio_data->skip_fan |= BIT(4);
2715*4882a593Smuzhiyun break;
2716*4882a593Smuzhiyun case it8720:
2717*4882a593Smuzhiyun case it8721:
2718*4882a593Smuzhiyun case it8728:
2719*4882a593Smuzhiyun if (!(reg & BIT(5)))
2720*4882a593Smuzhiyun sio_data->skip_fan |= BIT(3);
2721*4882a593Smuzhiyun if (!(reg & BIT(4)))
2722*4882a593Smuzhiyun sio_data->skip_fan |= BIT(4);
2723*4882a593Smuzhiyun break;
2724*4882a593Smuzhiyun default:
2725*4882a593Smuzhiyun break;
2726*4882a593Smuzhiyun }
2727*4882a593Smuzhiyun }
2728*4882a593Smuzhiyun
2729*4882a593Smuzhiyun reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2730*4882a593Smuzhiyun if (!sio_data->skip_vid) {
2731*4882a593Smuzhiyun /* We need at least 4 VID pins */
2732*4882a593Smuzhiyun if (reg & 0x0f) {
2733*4882a593Smuzhiyun pr_info("VID is disabled (pins used for GPIO)\n");
2734*4882a593Smuzhiyun sio_data->skip_vid = 1;
2735*4882a593Smuzhiyun }
2736*4882a593Smuzhiyun }
2737*4882a593Smuzhiyun
2738*4882a593Smuzhiyun /* Check if fan3 is there or not */
2739*4882a593Smuzhiyun if (reg & BIT(6))
2740*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(2);
2741*4882a593Smuzhiyun if (reg & BIT(7))
2742*4882a593Smuzhiyun sio_data->skip_fan |= BIT(2);
2743*4882a593Smuzhiyun
2744*4882a593Smuzhiyun /* Check if fan2 is there or not */
2745*4882a593Smuzhiyun reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
2746*4882a593Smuzhiyun if (reg & BIT(1))
2747*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(1);
2748*4882a593Smuzhiyun if (reg & BIT(2))
2749*4882a593Smuzhiyun sio_data->skip_fan |= BIT(1);
2750*4882a593Smuzhiyun
2751*4882a593Smuzhiyun if ((sio_data->type == it8718 || sio_data->type == it8720) &&
2752*4882a593Smuzhiyun !(sio_data->skip_vid))
2753*4882a593Smuzhiyun sio_data->vid_value = superio_inb(sioaddr,
2754*4882a593Smuzhiyun IT87_SIO_VID_REG);
2755*4882a593Smuzhiyun
2756*4882a593Smuzhiyun reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2757*4882a593Smuzhiyun
2758*4882a593Smuzhiyun uart6 = sio_data->type == it8782 && (reg & BIT(2));
2759*4882a593Smuzhiyun
2760*4882a593Smuzhiyun /*
2761*4882a593Smuzhiyun * The IT8720F has no VIN7 pin, so VCCH5V should always be
2762*4882a593Smuzhiyun * routed internally to VIN7 with an internal divider.
2763*4882a593Smuzhiyun * Curiously, there still is a configuration bit to control
2764*4882a593Smuzhiyun * this, which means it can be set incorrectly. And even
2765*4882a593Smuzhiyun * more curiously, many boards out there are improperly
2766*4882a593Smuzhiyun * configured, even though the IT8720F datasheet claims
2767*4882a593Smuzhiyun * that the internal routing of VCCH5V to VIN7 is the default
2768*4882a593Smuzhiyun * setting. So we force the internal routing in this case.
2769*4882a593Smuzhiyun *
2770*4882a593Smuzhiyun * On IT8782F, VIN7 is multiplexed with one of the UART6 pins.
2771*4882a593Smuzhiyun * If UART6 is enabled, re-route VIN7 to the internal divider
2772*4882a593Smuzhiyun * if that is not already the case.
2773*4882a593Smuzhiyun */
2774*4882a593Smuzhiyun if ((sio_data->type == it8720 || uart6) && !(reg & BIT(1))) {
2775*4882a593Smuzhiyun reg |= BIT(1);
2776*4882a593Smuzhiyun superio_outb(sioaddr, IT87_SIO_PINX2_REG, reg);
2777*4882a593Smuzhiyun sio_data->need_in7_reroute = true;
2778*4882a593Smuzhiyun pr_notice("Routing internal VCCH5V to in7\n");
2779*4882a593Smuzhiyun }
2780*4882a593Smuzhiyun if (reg & BIT(0))
2781*4882a593Smuzhiyun sio_data->internal |= BIT(0);
2782*4882a593Smuzhiyun if (reg & BIT(1))
2783*4882a593Smuzhiyun sio_data->internal |= BIT(1);
2784*4882a593Smuzhiyun
2785*4882a593Smuzhiyun /*
2786*4882a593Smuzhiyun * On IT8782F, UART6 pins overlap with VIN5, VIN6, and VIN7.
2787*4882a593Smuzhiyun * While VIN7 can be routed to the internal voltage divider,
2788*4882a593Smuzhiyun * VIN5 and VIN6 are not available if UART6 is enabled.
2789*4882a593Smuzhiyun *
2790*4882a593Smuzhiyun * Also, temp3 is not available if UART6 is enabled and TEMPIN3
2791*4882a593Smuzhiyun * is the temperature source. Since we can not read the
2792*4882a593Smuzhiyun * temperature source here, skip_temp is preliminary.
2793*4882a593Smuzhiyun */
2794*4882a593Smuzhiyun if (uart6) {
2795*4882a593Smuzhiyun sio_data->skip_in |= BIT(5) | BIT(6);
2796*4882a593Smuzhiyun sio_data->skip_temp |= BIT(2);
2797*4882a593Smuzhiyun }
2798*4882a593Smuzhiyun
2799*4882a593Smuzhiyun sio_data->beep_pin = superio_inb(sioaddr,
2800*4882a593Smuzhiyun IT87_SIO_BEEP_PIN_REG) & 0x3f;
2801*4882a593Smuzhiyun }
2802*4882a593Smuzhiyun if (sio_data->beep_pin)
2803*4882a593Smuzhiyun pr_info("Beeping is supported\n");
2804*4882a593Smuzhiyun
2805*4882a593Smuzhiyun /* Disable specific features based on DMI strings */
2806*4882a593Smuzhiyun board_vendor = dmi_get_system_info(DMI_BOARD_VENDOR);
2807*4882a593Smuzhiyun board_name = dmi_get_system_info(DMI_BOARD_NAME);
2808*4882a593Smuzhiyun if (board_vendor && board_name) {
2809*4882a593Smuzhiyun if (strcmp(board_vendor, "nVIDIA") == 0 &&
2810*4882a593Smuzhiyun strcmp(board_name, "FN68PT") == 0) {
2811*4882a593Smuzhiyun /*
2812*4882a593Smuzhiyun * On the Shuttle SN68PT, FAN_CTL2 is apparently not
2813*4882a593Smuzhiyun * connected to a fan, but to something else. One user
2814*4882a593Smuzhiyun * has reported instant system power-off when changing
2815*4882a593Smuzhiyun * the PWM2 duty cycle, so we disable it.
2816*4882a593Smuzhiyun * I use the board name string as the trigger in case
2817*4882a593Smuzhiyun * the same board is ever used in other systems.
2818*4882a593Smuzhiyun */
2819*4882a593Smuzhiyun pr_info("Disabling pwm2 due to hardware constraints\n");
2820*4882a593Smuzhiyun sio_data->skip_pwm = BIT(1);
2821*4882a593Smuzhiyun }
2822*4882a593Smuzhiyun }
2823*4882a593Smuzhiyun
2824*4882a593Smuzhiyun exit:
2825*4882a593Smuzhiyun superio_exit(sioaddr);
2826*4882a593Smuzhiyun return err;
2827*4882a593Smuzhiyun }
2828*4882a593Smuzhiyun
2829*4882a593Smuzhiyun /*
2830*4882a593Smuzhiyun * Some chips seem to have default value 0xff for all limit
2831*4882a593Smuzhiyun * registers. For low voltage limits it makes no sense and triggers
2832*4882a593Smuzhiyun * alarms, so change to 0 instead. For high temperature limits, it
2833*4882a593Smuzhiyun * means -1 degree C, which surprisingly doesn't trigger an alarm,
2834*4882a593Smuzhiyun * but is still confusing, so change to 127 degrees C.
2835*4882a593Smuzhiyun */
it87_check_limit_regs(struct it87_data * data)2836*4882a593Smuzhiyun static void it87_check_limit_regs(struct it87_data *data)
2837*4882a593Smuzhiyun {
2838*4882a593Smuzhiyun int i, reg;
2839*4882a593Smuzhiyun
2840*4882a593Smuzhiyun for (i = 0; i < NUM_VIN_LIMIT; i++) {
2841*4882a593Smuzhiyun reg = it87_read_value(data, IT87_REG_VIN_MIN(i));
2842*4882a593Smuzhiyun if (reg == 0xff)
2843*4882a593Smuzhiyun it87_write_value(data, IT87_REG_VIN_MIN(i), 0);
2844*4882a593Smuzhiyun }
2845*4882a593Smuzhiyun for (i = 0; i < NUM_TEMP_LIMIT; i++) {
2846*4882a593Smuzhiyun reg = it87_read_value(data, IT87_REG_TEMP_HIGH(i));
2847*4882a593Smuzhiyun if (reg == 0xff)
2848*4882a593Smuzhiyun it87_write_value(data, IT87_REG_TEMP_HIGH(i), 127);
2849*4882a593Smuzhiyun }
2850*4882a593Smuzhiyun }
2851*4882a593Smuzhiyun
2852*4882a593Smuzhiyun /* Check if voltage monitors are reset manually or by some reason */
it87_check_voltage_monitors_reset(struct it87_data * data)2853*4882a593Smuzhiyun static void it87_check_voltage_monitors_reset(struct it87_data *data)
2854*4882a593Smuzhiyun {
2855*4882a593Smuzhiyun int reg;
2856*4882a593Smuzhiyun
2857*4882a593Smuzhiyun reg = it87_read_value(data, IT87_REG_VIN_ENABLE);
2858*4882a593Smuzhiyun if ((reg & 0xff) == 0) {
2859*4882a593Smuzhiyun /* Enable all voltage monitors */
2860*4882a593Smuzhiyun it87_write_value(data, IT87_REG_VIN_ENABLE, 0xff);
2861*4882a593Smuzhiyun }
2862*4882a593Smuzhiyun }
2863*4882a593Smuzhiyun
2864*4882a593Smuzhiyun /* Check if tachometers are reset manually or by some reason */
it87_check_tachometers_reset(struct platform_device * pdev)2865*4882a593Smuzhiyun static void it87_check_tachometers_reset(struct platform_device *pdev)
2866*4882a593Smuzhiyun {
2867*4882a593Smuzhiyun struct it87_sio_data *sio_data = dev_get_platdata(&pdev->dev);
2868*4882a593Smuzhiyun struct it87_data *data = platform_get_drvdata(pdev);
2869*4882a593Smuzhiyun u8 mask, fan_main_ctrl;
2870*4882a593Smuzhiyun
2871*4882a593Smuzhiyun mask = 0x70 & ~(sio_data->skip_fan << 4);
2872*4882a593Smuzhiyun fan_main_ctrl = it87_read_value(data, IT87_REG_FAN_MAIN_CTRL);
2873*4882a593Smuzhiyun if ((fan_main_ctrl & mask) == 0) {
2874*4882a593Smuzhiyun /* Enable all fan tachometers */
2875*4882a593Smuzhiyun fan_main_ctrl |= mask;
2876*4882a593Smuzhiyun it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
2877*4882a593Smuzhiyun fan_main_ctrl);
2878*4882a593Smuzhiyun }
2879*4882a593Smuzhiyun }
2880*4882a593Smuzhiyun
2881*4882a593Smuzhiyun /* Set tachometers to 16-bit mode if needed */
it87_check_tachometers_16bit_mode(struct platform_device * pdev)2882*4882a593Smuzhiyun static void it87_check_tachometers_16bit_mode(struct platform_device *pdev)
2883*4882a593Smuzhiyun {
2884*4882a593Smuzhiyun struct it87_data *data = platform_get_drvdata(pdev);
2885*4882a593Smuzhiyun int reg;
2886*4882a593Smuzhiyun
2887*4882a593Smuzhiyun if (!has_fan16_config(data))
2888*4882a593Smuzhiyun return;
2889*4882a593Smuzhiyun
2890*4882a593Smuzhiyun reg = it87_read_value(data, IT87_REG_FAN_16BIT);
2891*4882a593Smuzhiyun if (~reg & 0x07 & data->has_fan) {
2892*4882a593Smuzhiyun dev_dbg(&pdev->dev,
2893*4882a593Smuzhiyun "Setting fan1-3 to 16-bit mode\n");
2894*4882a593Smuzhiyun it87_write_value(data, IT87_REG_FAN_16BIT,
2895*4882a593Smuzhiyun reg | 0x07);
2896*4882a593Smuzhiyun }
2897*4882a593Smuzhiyun }
2898*4882a593Smuzhiyun
it87_start_monitoring(struct it87_data * data)2899*4882a593Smuzhiyun static void it87_start_monitoring(struct it87_data *data)
2900*4882a593Smuzhiyun {
2901*4882a593Smuzhiyun it87_write_value(data, IT87_REG_CONFIG,
2902*4882a593Smuzhiyun (it87_read_value(data, IT87_REG_CONFIG) & 0x3e)
2903*4882a593Smuzhiyun | (update_vbat ? 0x41 : 0x01));
2904*4882a593Smuzhiyun }
2905*4882a593Smuzhiyun
2906*4882a593Smuzhiyun /* Called when we have found a new IT87. */
it87_init_device(struct platform_device * pdev)2907*4882a593Smuzhiyun static void it87_init_device(struct platform_device *pdev)
2908*4882a593Smuzhiyun {
2909*4882a593Smuzhiyun struct it87_sio_data *sio_data = dev_get_platdata(&pdev->dev);
2910*4882a593Smuzhiyun struct it87_data *data = platform_get_drvdata(pdev);
2911*4882a593Smuzhiyun int tmp, i;
2912*4882a593Smuzhiyun
2913*4882a593Smuzhiyun /*
2914*4882a593Smuzhiyun * For each PWM channel:
2915*4882a593Smuzhiyun * - If it is in automatic mode, setting to manual mode should set
2916*4882a593Smuzhiyun * the fan to full speed by default.
2917*4882a593Smuzhiyun * - If it is in manual mode, we need a mapping to temperature
2918*4882a593Smuzhiyun * channels to use when later setting to automatic mode later.
2919*4882a593Smuzhiyun * Use a 1:1 mapping by default (we are clueless.)
2920*4882a593Smuzhiyun * In both cases, the value can (and should) be changed by the user
2921*4882a593Smuzhiyun * prior to switching to a different mode.
2922*4882a593Smuzhiyun * Note that this is no longer needed for the IT8721F and later, as
2923*4882a593Smuzhiyun * these have separate registers for the temperature mapping and the
2924*4882a593Smuzhiyun * manual duty cycle.
2925*4882a593Smuzhiyun */
2926*4882a593Smuzhiyun for (i = 0; i < NUM_AUTO_PWM; i++) {
2927*4882a593Smuzhiyun data->pwm_temp_map[i] = i;
2928*4882a593Smuzhiyun data->pwm_duty[i] = 0x7f; /* Full speed */
2929*4882a593Smuzhiyun data->auto_pwm[i][3] = 0x7f; /* Full speed, hard-coded */
2930*4882a593Smuzhiyun }
2931*4882a593Smuzhiyun
2932*4882a593Smuzhiyun it87_check_limit_regs(data);
2933*4882a593Smuzhiyun
2934*4882a593Smuzhiyun /*
2935*4882a593Smuzhiyun * Temperature channels are not forcibly enabled, as they can be
2936*4882a593Smuzhiyun * set to two different sensor types and we can't guess which one
2937*4882a593Smuzhiyun * is correct for a given system. These channels can be enabled at
2938*4882a593Smuzhiyun * run-time through the temp{1-3}_type sysfs accessors if needed.
2939*4882a593Smuzhiyun */
2940*4882a593Smuzhiyun
2941*4882a593Smuzhiyun it87_check_voltage_monitors_reset(data);
2942*4882a593Smuzhiyun
2943*4882a593Smuzhiyun it87_check_tachometers_reset(pdev);
2944*4882a593Smuzhiyun
2945*4882a593Smuzhiyun data->fan_main_ctrl = it87_read_value(data, IT87_REG_FAN_MAIN_CTRL);
2946*4882a593Smuzhiyun data->has_fan = (data->fan_main_ctrl >> 4) & 0x07;
2947*4882a593Smuzhiyun
2948*4882a593Smuzhiyun it87_check_tachometers_16bit_mode(pdev);
2949*4882a593Smuzhiyun
2950*4882a593Smuzhiyun /* Check for additional fans */
2951*4882a593Smuzhiyun if (has_five_fans(data)) {
2952*4882a593Smuzhiyun tmp = it87_read_value(data, IT87_REG_FAN_16BIT);
2953*4882a593Smuzhiyun
2954*4882a593Smuzhiyun if (tmp & BIT(4))
2955*4882a593Smuzhiyun data->has_fan |= BIT(3); /* fan4 enabled */
2956*4882a593Smuzhiyun if (tmp & BIT(5))
2957*4882a593Smuzhiyun data->has_fan |= BIT(4); /* fan5 enabled */
2958*4882a593Smuzhiyun if (has_six_fans(data) && (tmp & BIT(2)))
2959*4882a593Smuzhiyun data->has_fan |= BIT(5); /* fan6 enabled */
2960*4882a593Smuzhiyun }
2961*4882a593Smuzhiyun
2962*4882a593Smuzhiyun /* Fan input pins may be used for alternative functions */
2963*4882a593Smuzhiyun data->has_fan &= ~sio_data->skip_fan;
2964*4882a593Smuzhiyun
2965*4882a593Smuzhiyun /* Check if pwm5, pwm6 are enabled */
2966*4882a593Smuzhiyun if (has_six_pwm(data)) {
2967*4882a593Smuzhiyun /* The following code may be IT8620E specific */
2968*4882a593Smuzhiyun tmp = it87_read_value(data, IT87_REG_FAN_DIV);
2969*4882a593Smuzhiyun if ((tmp & 0xc0) == 0xc0)
2970*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(4);
2971*4882a593Smuzhiyun if (!(tmp & BIT(3)))
2972*4882a593Smuzhiyun sio_data->skip_pwm |= BIT(5);
2973*4882a593Smuzhiyun }
2974*4882a593Smuzhiyun
2975*4882a593Smuzhiyun it87_start_monitoring(data);
2976*4882a593Smuzhiyun }
2977*4882a593Smuzhiyun
2978*4882a593Smuzhiyun /* Return 1 if and only if the PWM interface is safe to use */
it87_check_pwm(struct device * dev)2979*4882a593Smuzhiyun static int it87_check_pwm(struct device *dev)
2980*4882a593Smuzhiyun {
2981*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
2982*4882a593Smuzhiyun /*
2983*4882a593Smuzhiyun * Some BIOSes fail to correctly configure the IT87 fans. All fans off
2984*4882a593Smuzhiyun * and polarity set to active low is sign that this is the case so we
2985*4882a593Smuzhiyun * disable pwm control to protect the user.
2986*4882a593Smuzhiyun */
2987*4882a593Smuzhiyun int tmp = it87_read_value(data, IT87_REG_FAN_CTL);
2988*4882a593Smuzhiyun
2989*4882a593Smuzhiyun if ((tmp & 0x87) == 0) {
2990*4882a593Smuzhiyun if (fix_pwm_polarity) {
2991*4882a593Smuzhiyun /*
2992*4882a593Smuzhiyun * The user asks us to attempt a chip reconfiguration.
2993*4882a593Smuzhiyun * This means switching to active high polarity and
2994*4882a593Smuzhiyun * inverting all fan speed values.
2995*4882a593Smuzhiyun */
2996*4882a593Smuzhiyun int i;
2997*4882a593Smuzhiyun u8 pwm[3];
2998*4882a593Smuzhiyun
2999*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pwm); i++)
3000*4882a593Smuzhiyun pwm[i] = it87_read_value(data,
3001*4882a593Smuzhiyun IT87_REG_PWM[i]);
3002*4882a593Smuzhiyun
3003*4882a593Smuzhiyun /*
3004*4882a593Smuzhiyun * If any fan is in automatic pwm mode, the polarity
3005*4882a593Smuzhiyun * might be correct, as suspicious as it seems, so we
3006*4882a593Smuzhiyun * better don't change anything (but still disable the
3007*4882a593Smuzhiyun * PWM interface).
3008*4882a593Smuzhiyun */
3009*4882a593Smuzhiyun if (!((pwm[0] | pwm[1] | pwm[2]) & 0x80)) {
3010*4882a593Smuzhiyun dev_info(dev,
3011*4882a593Smuzhiyun "Reconfiguring PWM to active high polarity\n");
3012*4882a593Smuzhiyun it87_write_value(data, IT87_REG_FAN_CTL,
3013*4882a593Smuzhiyun tmp | 0x87);
3014*4882a593Smuzhiyun for (i = 0; i < 3; i++)
3015*4882a593Smuzhiyun it87_write_value(data,
3016*4882a593Smuzhiyun IT87_REG_PWM[i],
3017*4882a593Smuzhiyun 0x7f & ~pwm[i]);
3018*4882a593Smuzhiyun return 1;
3019*4882a593Smuzhiyun }
3020*4882a593Smuzhiyun
3021*4882a593Smuzhiyun dev_info(dev,
3022*4882a593Smuzhiyun "PWM configuration is too broken to be fixed\n");
3023*4882a593Smuzhiyun }
3024*4882a593Smuzhiyun
3025*4882a593Smuzhiyun return 0;
3026*4882a593Smuzhiyun } else if (fix_pwm_polarity) {
3027*4882a593Smuzhiyun dev_info(dev,
3028*4882a593Smuzhiyun "PWM configuration looks sane, won't touch\n");
3029*4882a593Smuzhiyun }
3030*4882a593Smuzhiyun
3031*4882a593Smuzhiyun return 1;
3032*4882a593Smuzhiyun }
3033*4882a593Smuzhiyun
it87_probe(struct platform_device * pdev)3034*4882a593Smuzhiyun static int it87_probe(struct platform_device *pdev)
3035*4882a593Smuzhiyun {
3036*4882a593Smuzhiyun struct it87_data *data;
3037*4882a593Smuzhiyun struct resource *res;
3038*4882a593Smuzhiyun struct device *dev = &pdev->dev;
3039*4882a593Smuzhiyun struct it87_sio_data *sio_data = dev_get_platdata(dev);
3040*4882a593Smuzhiyun int enable_pwm_interface;
3041*4882a593Smuzhiyun struct device *hwmon_dev;
3042*4882a593Smuzhiyun
3043*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_IO, 0);
3044*4882a593Smuzhiyun if (!devm_request_region(&pdev->dev, res->start, IT87_EC_EXTENT,
3045*4882a593Smuzhiyun DRVNAME)) {
3046*4882a593Smuzhiyun dev_err(dev, "Failed to request region 0x%lx-0x%lx\n",
3047*4882a593Smuzhiyun (unsigned long)res->start,
3048*4882a593Smuzhiyun (unsigned long)(res->start + IT87_EC_EXTENT - 1));
3049*4882a593Smuzhiyun return -EBUSY;
3050*4882a593Smuzhiyun }
3051*4882a593Smuzhiyun
3052*4882a593Smuzhiyun data = devm_kzalloc(&pdev->dev, sizeof(struct it87_data), GFP_KERNEL);
3053*4882a593Smuzhiyun if (!data)
3054*4882a593Smuzhiyun return -ENOMEM;
3055*4882a593Smuzhiyun
3056*4882a593Smuzhiyun data->addr = res->start;
3057*4882a593Smuzhiyun data->sioaddr = sio_data->sioaddr;
3058*4882a593Smuzhiyun data->type = sio_data->type;
3059*4882a593Smuzhiyun data->features = it87_devices[sio_data->type].features;
3060*4882a593Smuzhiyun data->peci_mask = it87_devices[sio_data->type].peci_mask;
3061*4882a593Smuzhiyun data->old_peci_mask = it87_devices[sio_data->type].old_peci_mask;
3062*4882a593Smuzhiyun /*
3063*4882a593Smuzhiyun * IT8705F Datasheet 0.4.1, 3h == Version G.
3064*4882a593Smuzhiyun * IT8712F Datasheet 0.9.1, section 8.3.5 indicates 8h == Version J.
3065*4882a593Smuzhiyun * These are the first revisions with 16-bit tachometer support.
3066*4882a593Smuzhiyun */
3067*4882a593Smuzhiyun switch (data->type) {
3068*4882a593Smuzhiyun case it87:
3069*4882a593Smuzhiyun if (sio_data->revision >= 0x03) {
3070*4882a593Smuzhiyun data->features &= ~FEAT_OLD_AUTOPWM;
3071*4882a593Smuzhiyun data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS;
3072*4882a593Smuzhiyun }
3073*4882a593Smuzhiyun break;
3074*4882a593Smuzhiyun case it8712:
3075*4882a593Smuzhiyun if (sio_data->revision >= 0x08) {
3076*4882a593Smuzhiyun data->features &= ~FEAT_OLD_AUTOPWM;
3077*4882a593Smuzhiyun data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS |
3078*4882a593Smuzhiyun FEAT_FIVE_FANS;
3079*4882a593Smuzhiyun }
3080*4882a593Smuzhiyun break;
3081*4882a593Smuzhiyun default:
3082*4882a593Smuzhiyun break;
3083*4882a593Smuzhiyun }
3084*4882a593Smuzhiyun
3085*4882a593Smuzhiyun /* Now, we do the remaining detection. */
3086*4882a593Smuzhiyun if ((it87_read_value(data, IT87_REG_CONFIG) & 0x80) ||
3087*4882a593Smuzhiyun it87_read_value(data, IT87_REG_CHIPID) != 0x90)
3088*4882a593Smuzhiyun return -ENODEV;
3089*4882a593Smuzhiyun
3090*4882a593Smuzhiyun platform_set_drvdata(pdev, data);
3091*4882a593Smuzhiyun
3092*4882a593Smuzhiyun mutex_init(&data->update_lock);
3093*4882a593Smuzhiyun
3094*4882a593Smuzhiyun /* Check PWM configuration */
3095*4882a593Smuzhiyun enable_pwm_interface = it87_check_pwm(dev);
3096*4882a593Smuzhiyun if (!enable_pwm_interface)
3097*4882a593Smuzhiyun dev_info(dev,
3098*4882a593Smuzhiyun "Detected broken BIOS defaults, disabling PWM interface\n");
3099*4882a593Smuzhiyun
3100*4882a593Smuzhiyun /* Starting with IT8721F, we handle scaling of internal voltages */
3101*4882a593Smuzhiyun if (has_12mv_adc(data)) {
3102*4882a593Smuzhiyun if (sio_data->internal & BIT(0))
3103*4882a593Smuzhiyun data->in_scaled |= BIT(3); /* in3 is AVCC */
3104*4882a593Smuzhiyun if (sio_data->internal & BIT(1))
3105*4882a593Smuzhiyun data->in_scaled |= BIT(7); /* in7 is VSB */
3106*4882a593Smuzhiyun if (sio_data->internal & BIT(2))
3107*4882a593Smuzhiyun data->in_scaled |= BIT(8); /* in8 is Vbat */
3108*4882a593Smuzhiyun if (sio_data->internal & BIT(3))
3109*4882a593Smuzhiyun data->in_scaled |= BIT(9); /* in9 is AVCC */
3110*4882a593Smuzhiyun } else if (sio_data->type == it8781 || sio_data->type == it8782 ||
3111*4882a593Smuzhiyun sio_data->type == it8783) {
3112*4882a593Smuzhiyun if (sio_data->internal & BIT(0))
3113*4882a593Smuzhiyun data->in_scaled |= BIT(3); /* in3 is VCC5V */
3114*4882a593Smuzhiyun if (sio_data->internal & BIT(1))
3115*4882a593Smuzhiyun data->in_scaled |= BIT(7); /* in7 is VCCH5V */
3116*4882a593Smuzhiyun }
3117*4882a593Smuzhiyun
3118*4882a593Smuzhiyun data->has_temp = 0x07;
3119*4882a593Smuzhiyun if (sio_data->skip_temp & BIT(2)) {
3120*4882a593Smuzhiyun if (sio_data->type == it8782 &&
3121*4882a593Smuzhiyun !(it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x80))
3122*4882a593Smuzhiyun data->has_temp &= ~BIT(2);
3123*4882a593Smuzhiyun }
3124*4882a593Smuzhiyun
3125*4882a593Smuzhiyun data->in_internal = sio_data->internal;
3126*4882a593Smuzhiyun data->need_in7_reroute = sio_data->need_in7_reroute;
3127*4882a593Smuzhiyun data->has_in = 0x3ff & ~sio_data->skip_in;
3128*4882a593Smuzhiyun
3129*4882a593Smuzhiyun if (has_six_temp(data)) {
3130*4882a593Smuzhiyun u8 reg = it87_read_value(data, IT87_REG_TEMP456_ENABLE);
3131*4882a593Smuzhiyun
3132*4882a593Smuzhiyun /* Check for additional temperature sensors */
3133*4882a593Smuzhiyun if ((reg & 0x03) >= 0x02)
3134*4882a593Smuzhiyun data->has_temp |= BIT(3);
3135*4882a593Smuzhiyun if (((reg >> 2) & 0x03) >= 0x02)
3136*4882a593Smuzhiyun data->has_temp |= BIT(4);
3137*4882a593Smuzhiyun if (((reg >> 4) & 0x03) >= 0x02)
3138*4882a593Smuzhiyun data->has_temp |= BIT(5);
3139*4882a593Smuzhiyun
3140*4882a593Smuzhiyun /* Check for additional voltage sensors */
3141*4882a593Smuzhiyun if ((reg & 0x03) == 0x01)
3142*4882a593Smuzhiyun data->has_in |= BIT(10);
3143*4882a593Smuzhiyun if (((reg >> 2) & 0x03) == 0x01)
3144*4882a593Smuzhiyun data->has_in |= BIT(11);
3145*4882a593Smuzhiyun if (((reg >> 4) & 0x03) == 0x01)
3146*4882a593Smuzhiyun data->has_in |= BIT(12);
3147*4882a593Smuzhiyun }
3148*4882a593Smuzhiyun
3149*4882a593Smuzhiyun data->has_beep = !!sio_data->beep_pin;
3150*4882a593Smuzhiyun
3151*4882a593Smuzhiyun /* Initialize the IT87 chip */
3152*4882a593Smuzhiyun it87_init_device(pdev);
3153*4882a593Smuzhiyun
3154*4882a593Smuzhiyun if (!sio_data->skip_vid) {
3155*4882a593Smuzhiyun data->has_vid = true;
3156*4882a593Smuzhiyun data->vrm = vid_which_vrm();
3157*4882a593Smuzhiyun /* VID reading from Super-I/O config space if available */
3158*4882a593Smuzhiyun data->vid = sio_data->vid_value;
3159*4882a593Smuzhiyun }
3160*4882a593Smuzhiyun
3161*4882a593Smuzhiyun /* Prepare for sysfs hooks */
3162*4882a593Smuzhiyun data->groups[0] = &it87_group;
3163*4882a593Smuzhiyun data->groups[1] = &it87_group_in;
3164*4882a593Smuzhiyun data->groups[2] = &it87_group_temp;
3165*4882a593Smuzhiyun data->groups[3] = &it87_group_fan;
3166*4882a593Smuzhiyun
3167*4882a593Smuzhiyun if (enable_pwm_interface) {
3168*4882a593Smuzhiyun data->has_pwm = BIT(ARRAY_SIZE(IT87_REG_PWM)) - 1;
3169*4882a593Smuzhiyun data->has_pwm &= ~sio_data->skip_pwm;
3170*4882a593Smuzhiyun
3171*4882a593Smuzhiyun data->groups[4] = &it87_group_pwm;
3172*4882a593Smuzhiyun if (has_old_autopwm(data) || has_newer_autopwm(data))
3173*4882a593Smuzhiyun data->groups[5] = &it87_group_auto_pwm;
3174*4882a593Smuzhiyun }
3175*4882a593Smuzhiyun
3176*4882a593Smuzhiyun hwmon_dev = devm_hwmon_device_register_with_groups(dev,
3177*4882a593Smuzhiyun it87_devices[sio_data->type].name,
3178*4882a593Smuzhiyun data, data->groups);
3179*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(hwmon_dev);
3180*4882a593Smuzhiyun }
3181*4882a593Smuzhiyun
it87_resume_sio(struct platform_device * pdev)3182*4882a593Smuzhiyun static void __maybe_unused it87_resume_sio(struct platform_device *pdev)
3183*4882a593Smuzhiyun {
3184*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(&pdev->dev);
3185*4882a593Smuzhiyun int err;
3186*4882a593Smuzhiyun int reg2c;
3187*4882a593Smuzhiyun
3188*4882a593Smuzhiyun if (!data->need_in7_reroute)
3189*4882a593Smuzhiyun return;
3190*4882a593Smuzhiyun
3191*4882a593Smuzhiyun err = superio_enter(data->sioaddr);
3192*4882a593Smuzhiyun if (err) {
3193*4882a593Smuzhiyun dev_warn(&pdev->dev,
3194*4882a593Smuzhiyun "Unable to enter Super I/O to reroute in7 (%d)",
3195*4882a593Smuzhiyun err);
3196*4882a593Smuzhiyun return;
3197*4882a593Smuzhiyun }
3198*4882a593Smuzhiyun
3199*4882a593Smuzhiyun superio_select(data->sioaddr, GPIO);
3200*4882a593Smuzhiyun
3201*4882a593Smuzhiyun reg2c = superio_inb(data->sioaddr, IT87_SIO_PINX2_REG);
3202*4882a593Smuzhiyun if (!(reg2c & BIT(1))) {
3203*4882a593Smuzhiyun dev_dbg(&pdev->dev,
3204*4882a593Smuzhiyun "Routing internal VCCH5V to in7 again");
3205*4882a593Smuzhiyun
3206*4882a593Smuzhiyun reg2c |= BIT(1);
3207*4882a593Smuzhiyun superio_outb(data->sioaddr, IT87_SIO_PINX2_REG,
3208*4882a593Smuzhiyun reg2c);
3209*4882a593Smuzhiyun }
3210*4882a593Smuzhiyun
3211*4882a593Smuzhiyun superio_exit(data->sioaddr);
3212*4882a593Smuzhiyun }
3213*4882a593Smuzhiyun
it87_resume(struct device * dev)3214*4882a593Smuzhiyun static int __maybe_unused it87_resume(struct device *dev)
3215*4882a593Smuzhiyun {
3216*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(dev);
3217*4882a593Smuzhiyun struct it87_data *data = dev_get_drvdata(dev);
3218*4882a593Smuzhiyun
3219*4882a593Smuzhiyun it87_resume_sio(pdev);
3220*4882a593Smuzhiyun
3221*4882a593Smuzhiyun mutex_lock(&data->update_lock);
3222*4882a593Smuzhiyun
3223*4882a593Smuzhiyun it87_check_pwm(dev);
3224*4882a593Smuzhiyun it87_check_limit_regs(data);
3225*4882a593Smuzhiyun it87_check_voltage_monitors_reset(data);
3226*4882a593Smuzhiyun it87_check_tachometers_reset(pdev);
3227*4882a593Smuzhiyun it87_check_tachometers_16bit_mode(pdev);
3228*4882a593Smuzhiyun
3229*4882a593Smuzhiyun it87_start_monitoring(data);
3230*4882a593Smuzhiyun
3231*4882a593Smuzhiyun /* force update */
3232*4882a593Smuzhiyun data->valid = 0;
3233*4882a593Smuzhiyun
3234*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
3235*4882a593Smuzhiyun
3236*4882a593Smuzhiyun it87_update_device(dev);
3237*4882a593Smuzhiyun
3238*4882a593Smuzhiyun return 0;
3239*4882a593Smuzhiyun }
3240*4882a593Smuzhiyun
3241*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(it87_dev_pm_ops, NULL, it87_resume);
3242*4882a593Smuzhiyun
3243*4882a593Smuzhiyun static struct platform_driver it87_driver = {
3244*4882a593Smuzhiyun .driver = {
3245*4882a593Smuzhiyun .name = DRVNAME,
3246*4882a593Smuzhiyun .pm = &it87_dev_pm_ops,
3247*4882a593Smuzhiyun },
3248*4882a593Smuzhiyun .probe = it87_probe,
3249*4882a593Smuzhiyun };
3250*4882a593Smuzhiyun
it87_device_add(int index,unsigned short address,const struct it87_sio_data * sio_data)3251*4882a593Smuzhiyun static int __init it87_device_add(int index, unsigned short address,
3252*4882a593Smuzhiyun const struct it87_sio_data *sio_data)
3253*4882a593Smuzhiyun {
3254*4882a593Smuzhiyun struct platform_device *pdev;
3255*4882a593Smuzhiyun struct resource res = {
3256*4882a593Smuzhiyun .start = address + IT87_EC_OFFSET,
3257*4882a593Smuzhiyun .end = address + IT87_EC_OFFSET + IT87_EC_EXTENT - 1,
3258*4882a593Smuzhiyun .name = DRVNAME,
3259*4882a593Smuzhiyun .flags = IORESOURCE_IO,
3260*4882a593Smuzhiyun };
3261*4882a593Smuzhiyun int err;
3262*4882a593Smuzhiyun
3263*4882a593Smuzhiyun err = acpi_check_resource_conflict(&res);
3264*4882a593Smuzhiyun if (err)
3265*4882a593Smuzhiyun return err;
3266*4882a593Smuzhiyun
3267*4882a593Smuzhiyun pdev = platform_device_alloc(DRVNAME, address);
3268*4882a593Smuzhiyun if (!pdev)
3269*4882a593Smuzhiyun return -ENOMEM;
3270*4882a593Smuzhiyun
3271*4882a593Smuzhiyun err = platform_device_add_resources(pdev, &res, 1);
3272*4882a593Smuzhiyun if (err) {
3273*4882a593Smuzhiyun pr_err("Device resource addition failed (%d)\n", err);
3274*4882a593Smuzhiyun goto exit_device_put;
3275*4882a593Smuzhiyun }
3276*4882a593Smuzhiyun
3277*4882a593Smuzhiyun err = platform_device_add_data(pdev, sio_data,
3278*4882a593Smuzhiyun sizeof(struct it87_sio_data));
3279*4882a593Smuzhiyun if (err) {
3280*4882a593Smuzhiyun pr_err("Platform data allocation failed\n");
3281*4882a593Smuzhiyun goto exit_device_put;
3282*4882a593Smuzhiyun }
3283*4882a593Smuzhiyun
3284*4882a593Smuzhiyun err = platform_device_add(pdev);
3285*4882a593Smuzhiyun if (err) {
3286*4882a593Smuzhiyun pr_err("Device addition failed (%d)\n", err);
3287*4882a593Smuzhiyun goto exit_device_put;
3288*4882a593Smuzhiyun }
3289*4882a593Smuzhiyun
3290*4882a593Smuzhiyun it87_pdev[index] = pdev;
3291*4882a593Smuzhiyun return 0;
3292*4882a593Smuzhiyun
3293*4882a593Smuzhiyun exit_device_put:
3294*4882a593Smuzhiyun platform_device_put(pdev);
3295*4882a593Smuzhiyun return err;
3296*4882a593Smuzhiyun }
3297*4882a593Smuzhiyun
sm_it87_init(void)3298*4882a593Smuzhiyun static int __init sm_it87_init(void)
3299*4882a593Smuzhiyun {
3300*4882a593Smuzhiyun int sioaddr[2] = { REG_2E, REG_4E };
3301*4882a593Smuzhiyun struct it87_sio_data sio_data;
3302*4882a593Smuzhiyun unsigned short isa_address[2];
3303*4882a593Smuzhiyun bool found = false;
3304*4882a593Smuzhiyun int i, err;
3305*4882a593Smuzhiyun
3306*4882a593Smuzhiyun err = platform_driver_register(&it87_driver);
3307*4882a593Smuzhiyun if (err)
3308*4882a593Smuzhiyun return err;
3309*4882a593Smuzhiyun
3310*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(sioaddr); i++) {
3311*4882a593Smuzhiyun memset(&sio_data, 0, sizeof(struct it87_sio_data));
3312*4882a593Smuzhiyun isa_address[i] = 0;
3313*4882a593Smuzhiyun err = it87_find(sioaddr[i], &isa_address[i], &sio_data);
3314*4882a593Smuzhiyun if (err || isa_address[i] == 0)
3315*4882a593Smuzhiyun continue;
3316*4882a593Smuzhiyun /*
3317*4882a593Smuzhiyun * Don't register second chip if its ISA address matches
3318*4882a593Smuzhiyun * the first chip's ISA address.
3319*4882a593Smuzhiyun */
3320*4882a593Smuzhiyun if (i && isa_address[i] == isa_address[0])
3321*4882a593Smuzhiyun break;
3322*4882a593Smuzhiyun
3323*4882a593Smuzhiyun err = it87_device_add(i, isa_address[i], &sio_data);
3324*4882a593Smuzhiyun if (err)
3325*4882a593Smuzhiyun goto exit_dev_unregister;
3326*4882a593Smuzhiyun
3327*4882a593Smuzhiyun found = true;
3328*4882a593Smuzhiyun
3329*4882a593Smuzhiyun /*
3330*4882a593Smuzhiyun * IT8705F may respond on both SIO addresses.
3331*4882a593Smuzhiyun * Stop probing after finding one.
3332*4882a593Smuzhiyun */
3333*4882a593Smuzhiyun if (sio_data.type == it87)
3334*4882a593Smuzhiyun break;
3335*4882a593Smuzhiyun }
3336*4882a593Smuzhiyun
3337*4882a593Smuzhiyun if (!found) {
3338*4882a593Smuzhiyun err = -ENODEV;
3339*4882a593Smuzhiyun goto exit_unregister;
3340*4882a593Smuzhiyun }
3341*4882a593Smuzhiyun return 0;
3342*4882a593Smuzhiyun
3343*4882a593Smuzhiyun exit_dev_unregister:
3344*4882a593Smuzhiyun /* NULL check handled by platform_device_unregister */
3345*4882a593Smuzhiyun platform_device_unregister(it87_pdev[0]);
3346*4882a593Smuzhiyun exit_unregister:
3347*4882a593Smuzhiyun platform_driver_unregister(&it87_driver);
3348*4882a593Smuzhiyun return err;
3349*4882a593Smuzhiyun }
3350*4882a593Smuzhiyun
sm_it87_exit(void)3351*4882a593Smuzhiyun static void __exit sm_it87_exit(void)
3352*4882a593Smuzhiyun {
3353*4882a593Smuzhiyun /* NULL check handled by platform_device_unregister */
3354*4882a593Smuzhiyun platform_device_unregister(it87_pdev[1]);
3355*4882a593Smuzhiyun platform_device_unregister(it87_pdev[0]);
3356*4882a593Smuzhiyun platform_driver_unregister(&it87_driver);
3357*4882a593Smuzhiyun }
3358*4882a593Smuzhiyun
3359*4882a593Smuzhiyun MODULE_AUTHOR("Chris Gauthron, Jean Delvare <jdelvare@suse.de>");
3360*4882a593Smuzhiyun MODULE_DESCRIPTION("IT8705F/IT871xF/IT872xF hardware monitoring driver");
3361*4882a593Smuzhiyun module_param(update_vbat, bool, 0);
3362*4882a593Smuzhiyun MODULE_PARM_DESC(update_vbat, "Update vbat if set else return powerup value");
3363*4882a593Smuzhiyun module_param(fix_pwm_polarity, bool, 0);
3364*4882a593Smuzhiyun MODULE_PARM_DESC(fix_pwm_polarity,
3365*4882a593Smuzhiyun "Force PWM polarity to active high (DANGEROUS)");
3366*4882a593Smuzhiyun MODULE_LICENSE("GPL");
3367*4882a593Smuzhiyun
3368*4882a593Smuzhiyun module_init(sm_it87_init);
3369*4882a593Smuzhiyun module_exit(sm_it87_exit);
3370