1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016 Google, Inc
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/errno.h>
9*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
10*4882a593Smuzhiyun #include <linux/hwmon.h>
11*4882a593Smuzhiyun #include <linux/hwmon-sysfs.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/of_platform.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <linux/reset.h>
20*4882a593Smuzhiyun #include <linux/sysfs.h>
21*4882a593Smuzhiyun #include <linux/thermal.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* ASPEED PWM & FAN Tach Register Definition */
24*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL 0x00
25*4882a593Smuzhiyun #define ASPEED_PTCR_CLK_CTRL 0x04
26*4882a593Smuzhiyun #define ASPEED_PTCR_DUTY0_CTRL 0x08
27*4882a593Smuzhiyun #define ASPEED_PTCR_DUTY1_CTRL 0x0c
28*4882a593Smuzhiyun #define ASPEED_PTCR_TYPEM_CTRL 0x10
29*4882a593Smuzhiyun #define ASPEED_PTCR_TYPEM_CTRL1 0x14
30*4882a593Smuzhiyun #define ASPEED_PTCR_TYPEN_CTRL 0x18
31*4882a593Smuzhiyun #define ASPEED_PTCR_TYPEN_CTRL1 0x1c
32*4882a593Smuzhiyun #define ASPEED_PTCR_TACH_SOURCE 0x20
33*4882a593Smuzhiyun #define ASPEED_PTCR_TRIGGER 0x28
34*4882a593Smuzhiyun #define ASPEED_PTCR_RESULT 0x2c
35*4882a593Smuzhiyun #define ASPEED_PTCR_INTR_CTRL 0x30
36*4882a593Smuzhiyun #define ASPEED_PTCR_INTR_STS 0x34
37*4882a593Smuzhiyun #define ASPEED_PTCR_TYPEM_LIMIT 0x38
38*4882a593Smuzhiyun #define ASPEED_PTCR_TYPEN_LIMIT 0x3C
39*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_EXT 0x40
40*4882a593Smuzhiyun #define ASPEED_PTCR_CLK_CTRL_EXT 0x44
41*4882a593Smuzhiyun #define ASPEED_PTCR_DUTY2_CTRL 0x48
42*4882a593Smuzhiyun #define ASPEED_PTCR_DUTY3_CTRL 0x4c
43*4882a593Smuzhiyun #define ASPEED_PTCR_TYPEO_CTRL 0x50
44*4882a593Smuzhiyun #define ASPEED_PTCR_TYPEO_CTRL1 0x54
45*4882a593Smuzhiyun #define ASPEED_PTCR_TACH_SOURCE_EXT 0x60
46*4882a593Smuzhiyun #define ASPEED_PTCR_TYPEO_LIMIT 0x78
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* ASPEED_PTCR_CTRL : 0x00 - General Control Register */
49*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMD_TYPE_PART1 15
50*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMD_TYPE_PART2 6
51*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMD_TYPE_MASK (BIT(7) | BIT(15))
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMC_TYPE_PART1 14
54*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMC_TYPE_PART2 5
55*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMC_TYPE_MASK (BIT(6) | BIT(14))
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMB_TYPE_PART1 13
58*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMB_TYPE_PART2 4
59*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMB_TYPE_MASK (BIT(5) | BIT(13))
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMA_TYPE_PART1 12
62*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMA_TYPE_PART2 3
63*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMA_TYPE_MASK (BIT(4) | BIT(12))
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_FAN_NUM_EN(x) BIT(16 + (x))
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_PWMD_EN BIT(11)
68*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_PWMC_EN BIT(10)
69*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_PWMB_EN BIT(9)
70*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_PWMA_EN BIT(8)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_CLK_SRC BIT(1)
73*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_CLK_EN BIT(0)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* ASPEED_PTCR_CLK_CTRL : 0x04 - Clock Control Register */
76*4882a593Smuzhiyun /* TYPE N */
77*4882a593Smuzhiyun #define ASPEED_PTCR_CLK_CTRL_TYPEN_MASK GENMASK(31, 16)
78*4882a593Smuzhiyun #define ASPEED_PTCR_CLK_CTRL_TYPEN_UNIT 24
79*4882a593Smuzhiyun #define ASPEED_PTCR_CLK_CTRL_TYPEN_H 20
80*4882a593Smuzhiyun #define ASPEED_PTCR_CLK_CTRL_TYPEN_L 16
81*4882a593Smuzhiyun /* TYPE M */
82*4882a593Smuzhiyun #define ASPEED_PTCR_CLK_CTRL_TYPEM_MASK GENMASK(15, 0)
83*4882a593Smuzhiyun #define ASPEED_PTCR_CLK_CTRL_TYPEM_UNIT 8
84*4882a593Smuzhiyun #define ASPEED_PTCR_CLK_CTRL_TYPEM_H 4
85*4882a593Smuzhiyun #define ASPEED_PTCR_CLK_CTRL_TYPEM_L 0
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun * ASPEED_PTCR_DUTY_CTRL/1/2/3 : 0x08/0x0C/0x48/0x4C - PWM-FAN duty control
89*4882a593Smuzhiyun * 0/1/2/3 register
90*4882a593Smuzhiyun */
91*4882a593Smuzhiyun #define DUTY_CTRL_PWM2_FALL_POINT 24
92*4882a593Smuzhiyun #define DUTY_CTRL_PWM2_RISE_POINT 16
93*4882a593Smuzhiyun #define DUTY_CTRL_PWM2_RISE_FALL_MASK GENMASK(31, 16)
94*4882a593Smuzhiyun #define DUTY_CTRL_PWM1_FALL_POINT 8
95*4882a593Smuzhiyun #define DUTY_CTRL_PWM1_RISE_POINT 0
96*4882a593Smuzhiyun #define DUTY_CTRL_PWM1_RISE_FALL_MASK GENMASK(15, 0)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* ASPEED_PTCR_TYPEM_CTRL : 0x10/0x18/0x50 - Type M/N/O Ctrl 0 Register */
99*4882a593Smuzhiyun #define TYPE_CTRL_FAN_MASK (GENMASK(5, 1) | GENMASK(31, 16))
100*4882a593Smuzhiyun #define TYPE_CTRL_FAN1_MASK GENMASK(31, 0)
101*4882a593Smuzhiyun #define TYPE_CTRL_FAN_PERIOD 16
102*4882a593Smuzhiyun #define TYPE_CTRL_FAN_MODE 4
103*4882a593Smuzhiyun #define TYPE_CTRL_FAN_DIVISION 1
104*4882a593Smuzhiyun #define TYPE_CTRL_FAN_TYPE_EN 1
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* ASPEED_PTCR_TACH_SOURCE : 0x20/0x60 - Tach Source Register */
107*4882a593Smuzhiyun /* bit [0,1] at 0x20, bit [2] at 0x60 */
108*4882a593Smuzhiyun #define TACH_PWM_SOURCE_BIT01(x) ((x) * 2)
109*4882a593Smuzhiyun #define TACH_PWM_SOURCE_BIT2(x) ((x) * 2)
110*4882a593Smuzhiyun #define TACH_PWM_SOURCE_MASK_BIT01(x) (0x3 << ((x) * 2))
111*4882a593Smuzhiyun #define TACH_PWM_SOURCE_MASK_BIT2(x) BIT((x) * 2)
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* ASPEED_PTCR_RESULT : 0x2c - Result Register */
114*4882a593Smuzhiyun #define RESULT_STATUS_MASK BIT(31)
115*4882a593Smuzhiyun #define RESULT_VALUE_MASK 0xfffff
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* ASPEED_PTCR_CTRL_EXT : 0x40 - General Control Extension #1 Register */
118*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMH_TYPE_PART1 15
119*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMH_TYPE_PART2 6
120*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMH_TYPE_MASK (BIT(7) | BIT(15))
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMG_TYPE_PART1 14
123*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMG_TYPE_PART2 5
124*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMG_TYPE_MASK (BIT(6) | BIT(14))
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMF_TYPE_PART1 13
127*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMF_TYPE_PART2 4
128*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWMF_TYPE_MASK (BIT(5) | BIT(13))
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWME_TYPE_PART1 12
131*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWME_TYPE_PART2 3
132*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_SET_PWME_TYPE_MASK (BIT(4) | BIT(12))
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_PWMH_EN BIT(11)
135*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_PWMG_EN BIT(10)
136*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_PWMF_EN BIT(9)
137*4882a593Smuzhiyun #define ASPEED_PTCR_CTRL_PWME_EN BIT(8)
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* ASPEED_PTCR_CLK_EXT_CTRL : 0x44 - Clock Control Extension #1 Register */
140*4882a593Smuzhiyun /* TYPE O */
141*4882a593Smuzhiyun #define ASPEED_PTCR_CLK_CTRL_TYPEO_MASK GENMASK(15, 0)
142*4882a593Smuzhiyun #define ASPEED_PTCR_CLK_CTRL_TYPEO_UNIT 8
143*4882a593Smuzhiyun #define ASPEED_PTCR_CLK_CTRL_TYPEO_H 4
144*4882a593Smuzhiyun #define ASPEED_PTCR_CLK_CTRL_TYPEO_L 0
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define PWM_MAX 255
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun #define BOTH_EDGES 0x02 /* 10b */
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun #define M_PWM_DIV_H 0x00
151*4882a593Smuzhiyun #define M_PWM_DIV_L 0x05
152*4882a593Smuzhiyun #define M_PWM_PERIOD 0x5F
153*4882a593Smuzhiyun #define M_TACH_CLK_DIV 0x00
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun * 5:4 Type N fan tach mode selection bit:
156*4882a593Smuzhiyun * 00: falling
157*4882a593Smuzhiyun * 01: rising
158*4882a593Smuzhiyun * 10: both
159*4882a593Smuzhiyun * 11: reserved.
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun #define M_TACH_MODE 0x02 /* 10b */
162*4882a593Smuzhiyun #define M_TACH_UNIT 0x0210
163*4882a593Smuzhiyun #define INIT_FAN_CTRL 0xFF
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* How long we sleep in us while waiting for an RPM result. */
166*4882a593Smuzhiyun #define ASPEED_RPM_STATUS_SLEEP_USEC 500
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun #define MAX_CDEV_NAME_LEN 16
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun struct aspeed_cooling_device {
171*4882a593Smuzhiyun char name[16];
172*4882a593Smuzhiyun struct aspeed_pwm_tacho_data *priv;
173*4882a593Smuzhiyun struct thermal_cooling_device *tcdev;
174*4882a593Smuzhiyun int pwm_port;
175*4882a593Smuzhiyun u8 *cooling_levels;
176*4882a593Smuzhiyun u8 max_state;
177*4882a593Smuzhiyun u8 cur_state;
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun struct aspeed_pwm_tacho_data {
181*4882a593Smuzhiyun struct regmap *regmap;
182*4882a593Smuzhiyun struct reset_control *rst;
183*4882a593Smuzhiyun unsigned long clk_freq;
184*4882a593Smuzhiyun bool pwm_present[8];
185*4882a593Smuzhiyun bool fan_tach_present[16];
186*4882a593Smuzhiyun u8 type_pwm_clock_unit[3];
187*4882a593Smuzhiyun u8 type_pwm_clock_division_h[3];
188*4882a593Smuzhiyun u8 type_pwm_clock_division_l[3];
189*4882a593Smuzhiyun u8 type_fan_tach_clock_division[3];
190*4882a593Smuzhiyun u8 type_fan_tach_mode[3];
191*4882a593Smuzhiyun u16 type_fan_tach_unit[3];
192*4882a593Smuzhiyun u8 pwm_port_type[8];
193*4882a593Smuzhiyun u8 pwm_port_fan_ctrl[8];
194*4882a593Smuzhiyun u8 fan_tach_ch_source[16];
195*4882a593Smuzhiyun struct aspeed_cooling_device *cdev[8];
196*4882a593Smuzhiyun const struct attribute_group *groups[3];
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun enum type { TYPEM, TYPEN, TYPEO };
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun struct type_params {
202*4882a593Smuzhiyun u32 l_value;
203*4882a593Smuzhiyun u32 h_value;
204*4882a593Smuzhiyun u32 unit_value;
205*4882a593Smuzhiyun u32 clk_ctrl_mask;
206*4882a593Smuzhiyun u32 clk_ctrl_reg;
207*4882a593Smuzhiyun u32 ctrl_reg;
208*4882a593Smuzhiyun u32 ctrl_reg1;
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun static const struct type_params type_params[] = {
212*4882a593Smuzhiyun [TYPEM] = {
213*4882a593Smuzhiyun .l_value = ASPEED_PTCR_CLK_CTRL_TYPEM_L,
214*4882a593Smuzhiyun .h_value = ASPEED_PTCR_CLK_CTRL_TYPEM_H,
215*4882a593Smuzhiyun .unit_value = ASPEED_PTCR_CLK_CTRL_TYPEM_UNIT,
216*4882a593Smuzhiyun .clk_ctrl_mask = ASPEED_PTCR_CLK_CTRL_TYPEM_MASK,
217*4882a593Smuzhiyun .clk_ctrl_reg = ASPEED_PTCR_CLK_CTRL,
218*4882a593Smuzhiyun .ctrl_reg = ASPEED_PTCR_TYPEM_CTRL,
219*4882a593Smuzhiyun .ctrl_reg1 = ASPEED_PTCR_TYPEM_CTRL1,
220*4882a593Smuzhiyun },
221*4882a593Smuzhiyun [TYPEN] = {
222*4882a593Smuzhiyun .l_value = ASPEED_PTCR_CLK_CTRL_TYPEN_L,
223*4882a593Smuzhiyun .h_value = ASPEED_PTCR_CLK_CTRL_TYPEN_H,
224*4882a593Smuzhiyun .unit_value = ASPEED_PTCR_CLK_CTRL_TYPEN_UNIT,
225*4882a593Smuzhiyun .clk_ctrl_mask = ASPEED_PTCR_CLK_CTRL_TYPEN_MASK,
226*4882a593Smuzhiyun .clk_ctrl_reg = ASPEED_PTCR_CLK_CTRL,
227*4882a593Smuzhiyun .ctrl_reg = ASPEED_PTCR_TYPEN_CTRL,
228*4882a593Smuzhiyun .ctrl_reg1 = ASPEED_PTCR_TYPEN_CTRL1,
229*4882a593Smuzhiyun },
230*4882a593Smuzhiyun [TYPEO] = {
231*4882a593Smuzhiyun .l_value = ASPEED_PTCR_CLK_CTRL_TYPEO_L,
232*4882a593Smuzhiyun .h_value = ASPEED_PTCR_CLK_CTRL_TYPEO_H,
233*4882a593Smuzhiyun .unit_value = ASPEED_PTCR_CLK_CTRL_TYPEO_UNIT,
234*4882a593Smuzhiyun .clk_ctrl_mask = ASPEED_PTCR_CLK_CTRL_TYPEO_MASK,
235*4882a593Smuzhiyun .clk_ctrl_reg = ASPEED_PTCR_CLK_CTRL_EXT,
236*4882a593Smuzhiyun .ctrl_reg = ASPEED_PTCR_TYPEO_CTRL,
237*4882a593Smuzhiyun .ctrl_reg1 = ASPEED_PTCR_TYPEO_CTRL1,
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun enum pwm_port { PWMA, PWMB, PWMC, PWMD, PWME, PWMF, PWMG, PWMH };
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun struct pwm_port_params {
244*4882a593Smuzhiyun u32 pwm_en;
245*4882a593Smuzhiyun u32 ctrl_reg;
246*4882a593Smuzhiyun u32 type_part1;
247*4882a593Smuzhiyun u32 type_part2;
248*4882a593Smuzhiyun u32 type_mask;
249*4882a593Smuzhiyun u32 duty_ctrl_rise_point;
250*4882a593Smuzhiyun u32 duty_ctrl_fall_point;
251*4882a593Smuzhiyun u32 duty_ctrl_reg;
252*4882a593Smuzhiyun u32 duty_ctrl_rise_fall_mask;
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun static const struct pwm_port_params pwm_port_params[] = {
256*4882a593Smuzhiyun [PWMA] = {
257*4882a593Smuzhiyun .pwm_en = ASPEED_PTCR_CTRL_PWMA_EN,
258*4882a593Smuzhiyun .ctrl_reg = ASPEED_PTCR_CTRL,
259*4882a593Smuzhiyun .type_part1 = ASPEED_PTCR_CTRL_SET_PWMA_TYPE_PART1,
260*4882a593Smuzhiyun .type_part2 = ASPEED_PTCR_CTRL_SET_PWMA_TYPE_PART2,
261*4882a593Smuzhiyun .type_mask = ASPEED_PTCR_CTRL_SET_PWMA_TYPE_MASK,
262*4882a593Smuzhiyun .duty_ctrl_rise_point = DUTY_CTRL_PWM1_RISE_POINT,
263*4882a593Smuzhiyun .duty_ctrl_fall_point = DUTY_CTRL_PWM1_FALL_POINT,
264*4882a593Smuzhiyun .duty_ctrl_reg = ASPEED_PTCR_DUTY0_CTRL,
265*4882a593Smuzhiyun .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM1_RISE_FALL_MASK,
266*4882a593Smuzhiyun },
267*4882a593Smuzhiyun [PWMB] = {
268*4882a593Smuzhiyun .pwm_en = ASPEED_PTCR_CTRL_PWMB_EN,
269*4882a593Smuzhiyun .ctrl_reg = ASPEED_PTCR_CTRL,
270*4882a593Smuzhiyun .type_part1 = ASPEED_PTCR_CTRL_SET_PWMB_TYPE_PART1,
271*4882a593Smuzhiyun .type_part2 = ASPEED_PTCR_CTRL_SET_PWMB_TYPE_PART2,
272*4882a593Smuzhiyun .type_mask = ASPEED_PTCR_CTRL_SET_PWMB_TYPE_MASK,
273*4882a593Smuzhiyun .duty_ctrl_rise_point = DUTY_CTRL_PWM2_RISE_POINT,
274*4882a593Smuzhiyun .duty_ctrl_fall_point = DUTY_CTRL_PWM2_FALL_POINT,
275*4882a593Smuzhiyun .duty_ctrl_reg = ASPEED_PTCR_DUTY0_CTRL,
276*4882a593Smuzhiyun .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM2_RISE_FALL_MASK,
277*4882a593Smuzhiyun },
278*4882a593Smuzhiyun [PWMC] = {
279*4882a593Smuzhiyun .pwm_en = ASPEED_PTCR_CTRL_PWMC_EN,
280*4882a593Smuzhiyun .ctrl_reg = ASPEED_PTCR_CTRL,
281*4882a593Smuzhiyun .type_part1 = ASPEED_PTCR_CTRL_SET_PWMC_TYPE_PART1,
282*4882a593Smuzhiyun .type_part2 = ASPEED_PTCR_CTRL_SET_PWMC_TYPE_PART2,
283*4882a593Smuzhiyun .type_mask = ASPEED_PTCR_CTRL_SET_PWMC_TYPE_MASK,
284*4882a593Smuzhiyun .duty_ctrl_rise_point = DUTY_CTRL_PWM1_RISE_POINT,
285*4882a593Smuzhiyun .duty_ctrl_fall_point = DUTY_CTRL_PWM1_FALL_POINT,
286*4882a593Smuzhiyun .duty_ctrl_reg = ASPEED_PTCR_DUTY1_CTRL,
287*4882a593Smuzhiyun .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM1_RISE_FALL_MASK,
288*4882a593Smuzhiyun },
289*4882a593Smuzhiyun [PWMD] = {
290*4882a593Smuzhiyun .pwm_en = ASPEED_PTCR_CTRL_PWMD_EN,
291*4882a593Smuzhiyun .ctrl_reg = ASPEED_PTCR_CTRL,
292*4882a593Smuzhiyun .type_part1 = ASPEED_PTCR_CTRL_SET_PWMD_TYPE_PART1,
293*4882a593Smuzhiyun .type_part2 = ASPEED_PTCR_CTRL_SET_PWMD_TYPE_PART2,
294*4882a593Smuzhiyun .type_mask = ASPEED_PTCR_CTRL_SET_PWMD_TYPE_MASK,
295*4882a593Smuzhiyun .duty_ctrl_rise_point = DUTY_CTRL_PWM2_RISE_POINT,
296*4882a593Smuzhiyun .duty_ctrl_fall_point = DUTY_CTRL_PWM2_FALL_POINT,
297*4882a593Smuzhiyun .duty_ctrl_reg = ASPEED_PTCR_DUTY1_CTRL,
298*4882a593Smuzhiyun .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM2_RISE_FALL_MASK,
299*4882a593Smuzhiyun },
300*4882a593Smuzhiyun [PWME] = {
301*4882a593Smuzhiyun .pwm_en = ASPEED_PTCR_CTRL_PWME_EN,
302*4882a593Smuzhiyun .ctrl_reg = ASPEED_PTCR_CTRL_EXT,
303*4882a593Smuzhiyun .type_part1 = ASPEED_PTCR_CTRL_SET_PWME_TYPE_PART1,
304*4882a593Smuzhiyun .type_part2 = ASPEED_PTCR_CTRL_SET_PWME_TYPE_PART2,
305*4882a593Smuzhiyun .type_mask = ASPEED_PTCR_CTRL_SET_PWME_TYPE_MASK,
306*4882a593Smuzhiyun .duty_ctrl_rise_point = DUTY_CTRL_PWM1_RISE_POINT,
307*4882a593Smuzhiyun .duty_ctrl_fall_point = DUTY_CTRL_PWM1_FALL_POINT,
308*4882a593Smuzhiyun .duty_ctrl_reg = ASPEED_PTCR_DUTY2_CTRL,
309*4882a593Smuzhiyun .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM1_RISE_FALL_MASK,
310*4882a593Smuzhiyun },
311*4882a593Smuzhiyun [PWMF] = {
312*4882a593Smuzhiyun .pwm_en = ASPEED_PTCR_CTRL_PWMF_EN,
313*4882a593Smuzhiyun .ctrl_reg = ASPEED_PTCR_CTRL_EXT,
314*4882a593Smuzhiyun .type_part1 = ASPEED_PTCR_CTRL_SET_PWMF_TYPE_PART1,
315*4882a593Smuzhiyun .type_part2 = ASPEED_PTCR_CTRL_SET_PWMF_TYPE_PART2,
316*4882a593Smuzhiyun .type_mask = ASPEED_PTCR_CTRL_SET_PWMF_TYPE_MASK,
317*4882a593Smuzhiyun .duty_ctrl_rise_point = DUTY_CTRL_PWM2_RISE_POINT,
318*4882a593Smuzhiyun .duty_ctrl_fall_point = DUTY_CTRL_PWM2_FALL_POINT,
319*4882a593Smuzhiyun .duty_ctrl_reg = ASPEED_PTCR_DUTY2_CTRL,
320*4882a593Smuzhiyun .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM2_RISE_FALL_MASK,
321*4882a593Smuzhiyun },
322*4882a593Smuzhiyun [PWMG] = {
323*4882a593Smuzhiyun .pwm_en = ASPEED_PTCR_CTRL_PWMG_EN,
324*4882a593Smuzhiyun .ctrl_reg = ASPEED_PTCR_CTRL_EXT,
325*4882a593Smuzhiyun .type_part1 = ASPEED_PTCR_CTRL_SET_PWMG_TYPE_PART1,
326*4882a593Smuzhiyun .type_part2 = ASPEED_PTCR_CTRL_SET_PWMG_TYPE_PART2,
327*4882a593Smuzhiyun .type_mask = ASPEED_PTCR_CTRL_SET_PWMG_TYPE_MASK,
328*4882a593Smuzhiyun .duty_ctrl_rise_point = DUTY_CTRL_PWM1_RISE_POINT,
329*4882a593Smuzhiyun .duty_ctrl_fall_point = DUTY_CTRL_PWM1_FALL_POINT,
330*4882a593Smuzhiyun .duty_ctrl_reg = ASPEED_PTCR_DUTY3_CTRL,
331*4882a593Smuzhiyun .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM1_RISE_FALL_MASK,
332*4882a593Smuzhiyun },
333*4882a593Smuzhiyun [PWMH] = {
334*4882a593Smuzhiyun .pwm_en = ASPEED_PTCR_CTRL_PWMH_EN,
335*4882a593Smuzhiyun .ctrl_reg = ASPEED_PTCR_CTRL_EXT,
336*4882a593Smuzhiyun .type_part1 = ASPEED_PTCR_CTRL_SET_PWMH_TYPE_PART1,
337*4882a593Smuzhiyun .type_part2 = ASPEED_PTCR_CTRL_SET_PWMH_TYPE_PART2,
338*4882a593Smuzhiyun .type_mask = ASPEED_PTCR_CTRL_SET_PWMH_TYPE_MASK,
339*4882a593Smuzhiyun .duty_ctrl_rise_point = DUTY_CTRL_PWM2_RISE_POINT,
340*4882a593Smuzhiyun .duty_ctrl_fall_point = DUTY_CTRL_PWM2_FALL_POINT,
341*4882a593Smuzhiyun .duty_ctrl_reg = ASPEED_PTCR_DUTY3_CTRL,
342*4882a593Smuzhiyun .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM2_RISE_FALL_MASK,
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun
regmap_aspeed_pwm_tacho_reg_write(void * context,unsigned int reg,unsigned int val)346*4882a593Smuzhiyun static int regmap_aspeed_pwm_tacho_reg_write(void *context, unsigned int reg,
347*4882a593Smuzhiyun unsigned int val)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun void __iomem *regs = (void __iomem *)context;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun writel(val, regs + reg);
352*4882a593Smuzhiyun return 0;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
regmap_aspeed_pwm_tacho_reg_read(void * context,unsigned int reg,unsigned int * val)355*4882a593Smuzhiyun static int regmap_aspeed_pwm_tacho_reg_read(void *context, unsigned int reg,
356*4882a593Smuzhiyun unsigned int *val)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun void __iomem *regs = (void __iomem *)context;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun *val = readl(regs + reg);
361*4882a593Smuzhiyun return 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun static const struct regmap_config aspeed_pwm_tacho_regmap_config = {
365*4882a593Smuzhiyun .reg_bits = 32,
366*4882a593Smuzhiyun .val_bits = 32,
367*4882a593Smuzhiyun .reg_stride = 4,
368*4882a593Smuzhiyun .max_register = ASPEED_PTCR_TYPEO_LIMIT,
369*4882a593Smuzhiyun .reg_write = regmap_aspeed_pwm_tacho_reg_write,
370*4882a593Smuzhiyun .reg_read = regmap_aspeed_pwm_tacho_reg_read,
371*4882a593Smuzhiyun .fast_io = true,
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun
aspeed_set_clock_enable(struct regmap * regmap,bool val)374*4882a593Smuzhiyun static void aspeed_set_clock_enable(struct regmap *regmap, bool val)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun regmap_update_bits(regmap, ASPEED_PTCR_CTRL,
377*4882a593Smuzhiyun ASPEED_PTCR_CTRL_CLK_EN,
378*4882a593Smuzhiyun val ? ASPEED_PTCR_CTRL_CLK_EN : 0);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
aspeed_set_clock_source(struct regmap * regmap,int val)381*4882a593Smuzhiyun static void aspeed_set_clock_source(struct regmap *regmap, int val)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun regmap_update_bits(regmap, ASPEED_PTCR_CTRL,
384*4882a593Smuzhiyun ASPEED_PTCR_CTRL_CLK_SRC,
385*4882a593Smuzhiyun val ? ASPEED_PTCR_CTRL_CLK_SRC : 0);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
aspeed_set_pwm_clock_values(struct regmap * regmap,u8 type,u8 div_high,u8 div_low,u8 unit)388*4882a593Smuzhiyun static void aspeed_set_pwm_clock_values(struct regmap *regmap, u8 type,
389*4882a593Smuzhiyun u8 div_high, u8 div_low, u8 unit)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun u32 reg_value = ((div_high << type_params[type].h_value) |
392*4882a593Smuzhiyun (div_low << type_params[type].l_value) |
393*4882a593Smuzhiyun (unit << type_params[type].unit_value));
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun regmap_update_bits(regmap, type_params[type].clk_ctrl_reg,
396*4882a593Smuzhiyun type_params[type].clk_ctrl_mask, reg_value);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
aspeed_set_pwm_port_enable(struct regmap * regmap,u8 pwm_port,bool enable)399*4882a593Smuzhiyun static void aspeed_set_pwm_port_enable(struct regmap *regmap, u8 pwm_port,
400*4882a593Smuzhiyun bool enable)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun regmap_update_bits(regmap, pwm_port_params[pwm_port].ctrl_reg,
403*4882a593Smuzhiyun pwm_port_params[pwm_port].pwm_en,
404*4882a593Smuzhiyun enable ? pwm_port_params[pwm_port].pwm_en : 0);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
aspeed_set_pwm_port_type(struct regmap * regmap,u8 pwm_port,u8 type)407*4882a593Smuzhiyun static void aspeed_set_pwm_port_type(struct regmap *regmap,
408*4882a593Smuzhiyun u8 pwm_port, u8 type)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun u32 reg_value = (type & 0x1) << pwm_port_params[pwm_port].type_part1;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun reg_value |= (type & 0x2) << pwm_port_params[pwm_port].type_part2;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun regmap_update_bits(regmap, pwm_port_params[pwm_port].ctrl_reg,
415*4882a593Smuzhiyun pwm_port_params[pwm_port].type_mask, reg_value);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
aspeed_set_pwm_port_duty_rising_falling(struct regmap * regmap,u8 pwm_port,u8 rising,u8 falling)418*4882a593Smuzhiyun static void aspeed_set_pwm_port_duty_rising_falling(struct regmap *regmap,
419*4882a593Smuzhiyun u8 pwm_port, u8 rising,
420*4882a593Smuzhiyun u8 falling)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun u32 reg_value = (rising <<
423*4882a593Smuzhiyun pwm_port_params[pwm_port].duty_ctrl_rise_point);
424*4882a593Smuzhiyun reg_value |= (falling <<
425*4882a593Smuzhiyun pwm_port_params[pwm_port].duty_ctrl_fall_point);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun regmap_update_bits(regmap, pwm_port_params[pwm_port].duty_ctrl_reg,
428*4882a593Smuzhiyun pwm_port_params[pwm_port].duty_ctrl_rise_fall_mask,
429*4882a593Smuzhiyun reg_value);
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
aspeed_set_tacho_type_enable(struct regmap * regmap,u8 type,bool enable)432*4882a593Smuzhiyun static void aspeed_set_tacho_type_enable(struct regmap *regmap, u8 type,
433*4882a593Smuzhiyun bool enable)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun regmap_update_bits(regmap, type_params[type].ctrl_reg,
436*4882a593Smuzhiyun TYPE_CTRL_FAN_TYPE_EN,
437*4882a593Smuzhiyun enable ? TYPE_CTRL_FAN_TYPE_EN : 0);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
aspeed_set_tacho_type_values(struct regmap * regmap,u8 type,u8 mode,u16 unit,u8 division)440*4882a593Smuzhiyun static void aspeed_set_tacho_type_values(struct regmap *regmap, u8 type,
441*4882a593Smuzhiyun u8 mode, u16 unit, u8 division)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun u32 reg_value = ((mode << TYPE_CTRL_FAN_MODE) |
444*4882a593Smuzhiyun (unit << TYPE_CTRL_FAN_PERIOD) |
445*4882a593Smuzhiyun (division << TYPE_CTRL_FAN_DIVISION));
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun regmap_update_bits(regmap, type_params[type].ctrl_reg,
448*4882a593Smuzhiyun TYPE_CTRL_FAN_MASK, reg_value);
449*4882a593Smuzhiyun regmap_update_bits(regmap, type_params[type].ctrl_reg1,
450*4882a593Smuzhiyun TYPE_CTRL_FAN1_MASK, unit << 16);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
aspeed_set_fan_tach_ch_enable(struct regmap * regmap,u8 fan_tach_ch,bool enable)453*4882a593Smuzhiyun static void aspeed_set_fan_tach_ch_enable(struct regmap *regmap, u8 fan_tach_ch,
454*4882a593Smuzhiyun bool enable)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun regmap_update_bits(regmap, ASPEED_PTCR_CTRL,
457*4882a593Smuzhiyun ASPEED_PTCR_CTRL_FAN_NUM_EN(fan_tach_ch),
458*4882a593Smuzhiyun enable ?
459*4882a593Smuzhiyun ASPEED_PTCR_CTRL_FAN_NUM_EN(fan_tach_ch) : 0);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
aspeed_set_fan_tach_ch_source(struct regmap * regmap,u8 fan_tach_ch,u8 fan_tach_ch_source)462*4882a593Smuzhiyun static void aspeed_set_fan_tach_ch_source(struct regmap *regmap, u8 fan_tach_ch,
463*4882a593Smuzhiyun u8 fan_tach_ch_source)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun u32 reg_value1 = ((fan_tach_ch_source & 0x3) <<
466*4882a593Smuzhiyun TACH_PWM_SOURCE_BIT01(fan_tach_ch));
467*4882a593Smuzhiyun u32 reg_value2 = (((fan_tach_ch_source & 0x4) >> 2) <<
468*4882a593Smuzhiyun TACH_PWM_SOURCE_BIT2(fan_tach_ch));
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun regmap_update_bits(regmap, ASPEED_PTCR_TACH_SOURCE,
471*4882a593Smuzhiyun TACH_PWM_SOURCE_MASK_BIT01(fan_tach_ch),
472*4882a593Smuzhiyun reg_value1);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun regmap_update_bits(regmap, ASPEED_PTCR_TACH_SOURCE_EXT,
475*4882a593Smuzhiyun TACH_PWM_SOURCE_MASK_BIT2(fan_tach_ch),
476*4882a593Smuzhiyun reg_value2);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
aspeed_set_pwm_port_fan_ctrl(struct aspeed_pwm_tacho_data * priv,u8 index,u8 fan_ctrl)479*4882a593Smuzhiyun static void aspeed_set_pwm_port_fan_ctrl(struct aspeed_pwm_tacho_data *priv,
480*4882a593Smuzhiyun u8 index, u8 fan_ctrl)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun u16 period, dc_time_on;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun period = priv->type_pwm_clock_unit[priv->pwm_port_type[index]];
485*4882a593Smuzhiyun period += 1;
486*4882a593Smuzhiyun dc_time_on = (fan_ctrl * period) / PWM_MAX;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun if (dc_time_on == 0) {
489*4882a593Smuzhiyun aspeed_set_pwm_port_enable(priv->regmap, index, false);
490*4882a593Smuzhiyun } else {
491*4882a593Smuzhiyun if (dc_time_on == period)
492*4882a593Smuzhiyun dc_time_on = 0;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun aspeed_set_pwm_port_duty_rising_falling(priv->regmap, index, 0,
495*4882a593Smuzhiyun dc_time_on);
496*4882a593Smuzhiyun aspeed_set_pwm_port_enable(priv->regmap, index, true);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
aspeed_get_fan_tach_ch_measure_period(struct aspeed_pwm_tacho_data * priv,u8 type)500*4882a593Smuzhiyun static u32 aspeed_get_fan_tach_ch_measure_period(struct aspeed_pwm_tacho_data
501*4882a593Smuzhiyun *priv, u8 type)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun u32 clk;
504*4882a593Smuzhiyun u16 tacho_unit;
505*4882a593Smuzhiyun u8 clk_unit, div_h, div_l, tacho_div;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun clk = priv->clk_freq;
508*4882a593Smuzhiyun clk_unit = priv->type_pwm_clock_unit[type];
509*4882a593Smuzhiyun div_h = priv->type_pwm_clock_division_h[type];
510*4882a593Smuzhiyun div_h = 0x1 << div_h;
511*4882a593Smuzhiyun div_l = priv->type_pwm_clock_division_l[type];
512*4882a593Smuzhiyun if (div_l == 0)
513*4882a593Smuzhiyun div_l = 1;
514*4882a593Smuzhiyun else
515*4882a593Smuzhiyun div_l = div_l * 2;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun tacho_unit = priv->type_fan_tach_unit[type];
518*4882a593Smuzhiyun tacho_div = priv->type_fan_tach_clock_division[type];
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun tacho_div = 0x4 << (tacho_div * 2);
521*4882a593Smuzhiyun return clk / (clk_unit * div_h * div_l * tacho_div * tacho_unit);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
aspeed_get_fan_tach_ch_rpm(struct aspeed_pwm_tacho_data * priv,u8 fan_tach_ch)524*4882a593Smuzhiyun static int aspeed_get_fan_tach_ch_rpm(struct aspeed_pwm_tacho_data *priv,
525*4882a593Smuzhiyun u8 fan_tach_ch)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun u32 raw_data, tach_div, clk_source, msec, usec, val;
528*4882a593Smuzhiyun u8 fan_tach_ch_source, type, mode, both;
529*4882a593Smuzhiyun int ret;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun regmap_write(priv->regmap, ASPEED_PTCR_TRIGGER, 0);
532*4882a593Smuzhiyun regmap_write(priv->regmap, ASPEED_PTCR_TRIGGER, 0x1 << fan_tach_ch);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun fan_tach_ch_source = priv->fan_tach_ch_source[fan_tach_ch];
535*4882a593Smuzhiyun type = priv->pwm_port_type[fan_tach_ch_source];
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun msec = (1000 / aspeed_get_fan_tach_ch_measure_period(priv, type));
538*4882a593Smuzhiyun usec = msec * 1000;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun ret = regmap_read_poll_timeout(
541*4882a593Smuzhiyun priv->regmap,
542*4882a593Smuzhiyun ASPEED_PTCR_RESULT,
543*4882a593Smuzhiyun val,
544*4882a593Smuzhiyun (val & RESULT_STATUS_MASK),
545*4882a593Smuzhiyun ASPEED_RPM_STATUS_SLEEP_USEC,
546*4882a593Smuzhiyun usec);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* return -ETIMEDOUT if we didn't get an answer. */
549*4882a593Smuzhiyun if (ret)
550*4882a593Smuzhiyun return ret;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun raw_data = val & RESULT_VALUE_MASK;
553*4882a593Smuzhiyun tach_div = priv->type_fan_tach_clock_division[type];
554*4882a593Smuzhiyun /*
555*4882a593Smuzhiyun * We need the mode to determine if the raw_data is double (from
556*4882a593Smuzhiyun * counting both edges).
557*4882a593Smuzhiyun */
558*4882a593Smuzhiyun mode = priv->type_fan_tach_mode[type];
559*4882a593Smuzhiyun both = (mode & BOTH_EDGES) ? 1 : 0;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun tach_div = (0x4 << both) << (tach_div * 2);
562*4882a593Smuzhiyun clk_source = priv->clk_freq;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (raw_data == 0)
565*4882a593Smuzhiyun return 0;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun return (clk_source * 60) / (2 * raw_data * tach_div);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
pwm_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)570*4882a593Smuzhiyun static ssize_t pwm_store(struct device *dev, struct device_attribute *attr,
571*4882a593Smuzhiyun const char *buf, size_t count)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
574*4882a593Smuzhiyun int index = sensor_attr->index;
575*4882a593Smuzhiyun int ret;
576*4882a593Smuzhiyun struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
577*4882a593Smuzhiyun long fan_ctrl;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun ret = kstrtol(buf, 10, &fan_ctrl);
580*4882a593Smuzhiyun if (ret != 0)
581*4882a593Smuzhiyun return ret;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun if (fan_ctrl < 0 || fan_ctrl > PWM_MAX)
584*4882a593Smuzhiyun return -EINVAL;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun if (priv->pwm_port_fan_ctrl[index] == fan_ctrl)
587*4882a593Smuzhiyun return count;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun priv->pwm_port_fan_ctrl[index] = fan_ctrl;
590*4882a593Smuzhiyun aspeed_set_pwm_port_fan_ctrl(priv, index, fan_ctrl);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun return count;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
pwm_show(struct device * dev,struct device_attribute * attr,char * buf)595*4882a593Smuzhiyun static ssize_t pwm_show(struct device *dev, struct device_attribute *attr,
596*4882a593Smuzhiyun char *buf)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
599*4882a593Smuzhiyun int index = sensor_attr->index;
600*4882a593Smuzhiyun struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun return sprintf(buf, "%u\n", priv->pwm_port_fan_ctrl[index]);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
rpm_show(struct device * dev,struct device_attribute * attr,char * buf)605*4882a593Smuzhiyun static ssize_t rpm_show(struct device *dev, struct device_attribute *attr,
606*4882a593Smuzhiyun char *buf)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
609*4882a593Smuzhiyun int index = sensor_attr->index;
610*4882a593Smuzhiyun int rpm;
611*4882a593Smuzhiyun struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun rpm = aspeed_get_fan_tach_ch_rpm(priv, index);
614*4882a593Smuzhiyun if (rpm < 0)
615*4882a593Smuzhiyun return rpm;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun return sprintf(buf, "%d\n", rpm);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
pwm_is_visible(struct kobject * kobj,struct attribute * a,int index)620*4882a593Smuzhiyun static umode_t pwm_is_visible(struct kobject *kobj,
621*4882a593Smuzhiyun struct attribute *a, int index)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun struct device *dev = container_of(kobj, struct device, kobj);
624*4882a593Smuzhiyun struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun if (!priv->pwm_present[index])
627*4882a593Smuzhiyun return 0;
628*4882a593Smuzhiyun return a->mode;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
fan_dev_is_visible(struct kobject * kobj,struct attribute * a,int index)631*4882a593Smuzhiyun static umode_t fan_dev_is_visible(struct kobject *kobj,
632*4882a593Smuzhiyun struct attribute *a, int index)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun struct device *dev = container_of(kobj, struct device, kobj);
635*4882a593Smuzhiyun struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun if (!priv->fan_tach_present[index])
638*4882a593Smuzhiyun return 0;
639*4882a593Smuzhiyun return a->mode;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RW(pwm1, pwm, 0);
643*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RW(pwm2, pwm, 1);
644*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RW(pwm3, pwm, 2);
645*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RW(pwm4, pwm, 3);
646*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RW(pwm5, pwm, 4);
647*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RW(pwm6, pwm, 5);
648*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RW(pwm7, pwm, 6);
649*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RW(pwm8, pwm, 7);
650*4882a593Smuzhiyun static struct attribute *pwm_dev_attrs[] = {
651*4882a593Smuzhiyun &sensor_dev_attr_pwm1.dev_attr.attr,
652*4882a593Smuzhiyun &sensor_dev_attr_pwm2.dev_attr.attr,
653*4882a593Smuzhiyun &sensor_dev_attr_pwm3.dev_attr.attr,
654*4882a593Smuzhiyun &sensor_dev_attr_pwm4.dev_attr.attr,
655*4882a593Smuzhiyun &sensor_dev_attr_pwm5.dev_attr.attr,
656*4882a593Smuzhiyun &sensor_dev_attr_pwm6.dev_attr.attr,
657*4882a593Smuzhiyun &sensor_dev_attr_pwm7.dev_attr.attr,
658*4882a593Smuzhiyun &sensor_dev_attr_pwm8.dev_attr.attr,
659*4882a593Smuzhiyun NULL,
660*4882a593Smuzhiyun };
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun static const struct attribute_group pwm_dev_group = {
663*4882a593Smuzhiyun .attrs = pwm_dev_attrs,
664*4882a593Smuzhiyun .is_visible = pwm_is_visible,
665*4882a593Smuzhiyun };
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RO(fan1_input, rpm, 0);
668*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RO(fan2_input, rpm, 1);
669*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RO(fan3_input, rpm, 2);
670*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RO(fan4_input, rpm, 3);
671*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RO(fan5_input, rpm, 4);
672*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RO(fan6_input, rpm, 5);
673*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RO(fan7_input, rpm, 6);
674*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RO(fan8_input, rpm, 7);
675*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RO(fan9_input, rpm, 8);
676*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RO(fan10_input, rpm, 9);
677*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RO(fan11_input, rpm, 10);
678*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RO(fan12_input, rpm, 11);
679*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RO(fan13_input, rpm, 12);
680*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RO(fan14_input, rpm, 13);
681*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RO(fan15_input, rpm, 14);
682*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR_RO(fan16_input, rpm, 15);
683*4882a593Smuzhiyun static struct attribute *fan_dev_attrs[] = {
684*4882a593Smuzhiyun &sensor_dev_attr_fan1_input.dev_attr.attr,
685*4882a593Smuzhiyun &sensor_dev_attr_fan2_input.dev_attr.attr,
686*4882a593Smuzhiyun &sensor_dev_attr_fan3_input.dev_attr.attr,
687*4882a593Smuzhiyun &sensor_dev_attr_fan4_input.dev_attr.attr,
688*4882a593Smuzhiyun &sensor_dev_attr_fan5_input.dev_attr.attr,
689*4882a593Smuzhiyun &sensor_dev_attr_fan6_input.dev_attr.attr,
690*4882a593Smuzhiyun &sensor_dev_attr_fan7_input.dev_attr.attr,
691*4882a593Smuzhiyun &sensor_dev_attr_fan8_input.dev_attr.attr,
692*4882a593Smuzhiyun &sensor_dev_attr_fan9_input.dev_attr.attr,
693*4882a593Smuzhiyun &sensor_dev_attr_fan10_input.dev_attr.attr,
694*4882a593Smuzhiyun &sensor_dev_attr_fan11_input.dev_attr.attr,
695*4882a593Smuzhiyun &sensor_dev_attr_fan12_input.dev_attr.attr,
696*4882a593Smuzhiyun &sensor_dev_attr_fan13_input.dev_attr.attr,
697*4882a593Smuzhiyun &sensor_dev_attr_fan14_input.dev_attr.attr,
698*4882a593Smuzhiyun &sensor_dev_attr_fan15_input.dev_attr.attr,
699*4882a593Smuzhiyun &sensor_dev_attr_fan16_input.dev_attr.attr,
700*4882a593Smuzhiyun NULL
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun static const struct attribute_group fan_dev_group = {
704*4882a593Smuzhiyun .attrs = fan_dev_attrs,
705*4882a593Smuzhiyun .is_visible = fan_dev_is_visible,
706*4882a593Smuzhiyun };
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun /*
709*4882a593Smuzhiyun * The clock type is type M :
710*4882a593Smuzhiyun * The PWM frequency = 24MHz / (type M clock division L bit *
711*4882a593Smuzhiyun * type M clock division H bit * (type M PWM period bit + 1))
712*4882a593Smuzhiyun */
aspeed_create_type(struct aspeed_pwm_tacho_data * priv)713*4882a593Smuzhiyun static void aspeed_create_type(struct aspeed_pwm_tacho_data *priv)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun priv->type_pwm_clock_division_h[TYPEM] = M_PWM_DIV_H;
716*4882a593Smuzhiyun priv->type_pwm_clock_division_l[TYPEM] = M_PWM_DIV_L;
717*4882a593Smuzhiyun priv->type_pwm_clock_unit[TYPEM] = M_PWM_PERIOD;
718*4882a593Smuzhiyun aspeed_set_pwm_clock_values(priv->regmap, TYPEM, M_PWM_DIV_H,
719*4882a593Smuzhiyun M_PWM_DIV_L, M_PWM_PERIOD);
720*4882a593Smuzhiyun aspeed_set_tacho_type_enable(priv->regmap, TYPEM, true);
721*4882a593Smuzhiyun priv->type_fan_tach_clock_division[TYPEM] = M_TACH_CLK_DIV;
722*4882a593Smuzhiyun priv->type_fan_tach_unit[TYPEM] = M_TACH_UNIT;
723*4882a593Smuzhiyun priv->type_fan_tach_mode[TYPEM] = M_TACH_MODE;
724*4882a593Smuzhiyun aspeed_set_tacho_type_values(priv->regmap, TYPEM, M_TACH_MODE,
725*4882a593Smuzhiyun M_TACH_UNIT, M_TACH_CLK_DIV);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
aspeed_create_pwm_port(struct aspeed_pwm_tacho_data * priv,u8 pwm_port)728*4882a593Smuzhiyun static void aspeed_create_pwm_port(struct aspeed_pwm_tacho_data *priv,
729*4882a593Smuzhiyun u8 pwm_port)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun aspeed_set_pwm_port_enable(priv->regmap, pwm_port, true);
732*4882a593Smuzhiyun priv->pwm_present[pwm_port] = true;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun priv->pwm_port_type[pwm_port] = TYPEM;
735*4882a593Smuzhiyun aspeed_set_pwm_port_type(priv->regmap, pwm_port, TYPEM);
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun priv->pwm_port_fan_ctrl[pwm_port] = INIT_FAN_CTRL;
738*4882a593Smuzhiyun aspeed_set_pwm_port_fan_ctrl(priv, pwm_port, INIT_FAN_CTRL);
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
aspeed_create_fan_tach_channel(struct aspeed_pwm_tacho_data * priv,u8 * fan_tach_ch,int count,u8 pwm_source)741*4882a593Smuzhiyun static void aspeed_create_fan_tach_channel(struct aspeed_pwm_tacho_data *priv,
742*4882a593Smuzhiyun u8 *fan_tach_ch,
743*4882a593Smuzhiyun int count,
744*4882a593Smuzhiyun u8 pwm_source)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun u8 val, index;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun for (val = 0; val < count; val++) {
749*4882a593Smuzhiyun index = fan_tach_ch[val];
750*4882a593Smuzhiyun aspeed_set_fan_tach_ch_enable(priv->regmap, index, true);
751*4882a593Smuzhiyun priv->fan_tach_present[index] = true;
752*4882a593Smuzhiyun priv->fan_tach_ch_source[index] = pwm_source;
753*4882a593Smuzhiyun aspeed_set_fan_tach_ch_source(priv->regmap, index, pwm_source);
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun static int
aspeed_pwm_cz_get_max_state(struct thermal_cooling_device * tcdev,unsigned long * state)758*4882a593Smuzhiyun aspeed_pwm_cz_get_max_state(struct thermal_cooling_device *tcdev,
759*4882a593Smuzhiyun unsigned long *state)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun struct aspeed_cooling_device *cdev = tcdev->devdata;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun *state = cdev->max_state;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun return 0;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun static int
aspeed_pwm_cz_get_cur_state(struct thermal_cooling_device * tcdev,unsigned long * state)769*4882a593Smuzhiyun aspeed_pwm_cz_get_cur_state(struct thermal_cooling_device *tcdev,
770*4882a593Smuzhiyun unsigned long *state)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun struct aspeed_cooling_device *cdev = tcdev->devdata;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun *state = cdev->cur_state;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun return 0;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun static int
aspeed_pwm_cz_set_cur_state(struct thermal_cooling_device * tcdev,unsigned long state)780*4882a593Smuzhiyun aspeed_pwm_cz_set_cur_state(struct thermal_cooling_device *tcdev,
781*4882a593Smuzhiyun unsigned long state)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun struct aspeed_cooling_device *cdev = tcdev->devdata;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun if (state > cdev->max_state)
786*4882a593Smuzhiyun return -EINVAL;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun cdev->cur_state = state;
789*4882a593Smuzhiyun cdev->priv->pwm_port_fan_ctrl[cdev->pwm_port] =
790*4882a593Smuzhiyun cdev->cooling_levels[cdev->cur_state];
791*4882a593Smuzhiyun aspeed_set_pwm_port_fan_ctrl(cdev->priv, cdev->pwm_port,
792*4882a593Smuzhiyun cdev->cooling_levels[cdev->cur_state]);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun return 0;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun static const struct thermal_cooling_device_ops aspeed_pwm_cool_ops = {
798*4882a593Smuzhiyun .get_max_state = aspeed_pwm_cz_get_max_state,
799*4882a593Smuzhiyun .get_cur_state = aspeed_pwm_cz_get_cur_state,
800*4882a593Smuzhiyun .set_cur_state = aspeed_pwm_cz_set_cur_state,
801*4882a593Smuzhiyun };
802*4882a593Smuzhiyun
aspeed_create_pwm_cooling(struct device * dev,struct device_node * child,struct aspeed_pwm_tacho_data * priv,u32 pwm_port,u8 num_levels)803*4882a593Smuzhiyun static int aspeed_create_pwm_cooling(struct device *dev,
804*4882a593Smuzhiyun struct device_node *child,
805*4882a593Smuzhiyun struct aspeed_pwm_tacho_data *priv,
806*4882a593Smuzhiyun u32 pwm_port, u8 num_levels)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun int ret;
809*4882a593Smuzhiyun struct aspeed_cooling_device *cdev;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun cdev = devm_kzalloc(dev, sizeof(*cdev), GFP_KERNEL);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun if (!cdev)
814*4882a593Smuzhiyun return -ENOMEM;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun cdev->cooling_levels = devm_kzalloc(dev, num_levels, GFP_KERNEL);
817*4882a593Smuzhiyun if (!cdev->cooling_levels)
818*4882a593Smuzhiyun return -ENOMEM;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun cdev->max_state = num_levels - 1;
821*4882a593Smuzhiyun ret = of_property_read_u8_array(child, "cooling-levels",
822*4882a593Smuzhiyun cdev->cooling_levels,
823*4882a593Smuzhiyun num_levels);
824*4882a593Smuzhiyun if (ret) {
825*4882a593Smuzhiyun dev_err(dev, "Property 'cooling-levels' cannot be read.\n");
826*4882a593Smuzhiyun return ret;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun snprintf(cdev->name, MAX_CDEV_NAME_LEN, "%pOFn%d", child, pwm_port);
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun cdev->tcdev = devm_thermal_of_cooling_device_register(dev, child,
831*4882a593Smuzhiyun cdev->name, cdev, &aspeed_pwm_cool_ops);
832*4882a593Smuzhiyun if (IS_ERR(cdev->tcdev))
833*4882a593Smuzhiyun return PTR_ERR(cdev->tcdev);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun cdev->priv = priv;
836*4882a593Smuzhiyun cdev->pwm_port = pwm_port;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun priv->cdev[pwm_port] = cdev;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun return 0;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
aspeed_create_fan(struct device * dev,struct device_node * child,struct aspeed_pwm_tacho_data * priv)843*4882a593Smuzhiyun static int aspeed_create_fan(struct device *dev,
844*4882a593Smuzhiyun struct device_node *child,
845*4882a593Smuzhiyun struct aspeed_pwm_tacho_data *priv)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun u8 *fan_tach_ch;
848*4882a593Smuzhiyun u32 pwm_port;
849*4882a593Smuzhiyun int ret, count;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun ret = of_property_read_u32(child, "reg", &pwm_port);
852*4882a593Smuzhiyun if (ret)
853*4882a593Smuzhiyun return ret;
854*4882a593Smuzhiyun if (pwm_port >= ARRAY_SIZE(pwm_port_params))
855*4882a593Smuzhiyun return -EINVAL;
856*4882a593Smuzhiyun aspeed_create_pwm_port(priv, (u8)pwm_port);
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun ret = of_property_count_u8_elems(child, "cooling-levels");
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun if (ret > 0) {
861*4882a593Smuzhiyun ret = aspeed_create_pwm_cooling(dev, child, priv, pwm_port,
862*4882a593Smuzhiyun ret);
863*4882a593Smuzhiyun if (ret)
864*4882a593Smuzhiyun return ret;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun count = of_property_count_u8_elems(child, "aspeed,fan-tach-ch");
868*4882a593Smuzhiyun if (count < 1)
869*4882a593Smuzhiyun return -EINVAL;
870*4882a593Smuzhiyun fan_tach_ch = devm_kcalloc(dev, count, sizeof(*fan_tach_ch),
871*4882a593Smuzhiyun GFP_KERNEL);
872*4882a593Smuzhiyun if (!fan_tach_ch)
873*4882a593Smuzhiyun return -ENOMEM;
874*4882a593Smuzhiyun ret = of_property_read_u8_array(child, "aspeed,fan-tach-ch",
875*4882a593Smuzhiyun fan_tach_ch, count);
876*4882a593Smuzhiyun if (ret)
877*4882a593Smuzhiyun return ret;
878*4882a593Smuzhiyun aspeed_create_fan_tach_channel(priv, fan_tach_ch, count, pwm_port);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun return 0;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
aspeed_pwm_tacho_remove(void * data)883*4882a593Smuzhiyun static void aspeed_pwm_tacho_remove(void *data)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun struct aspeed_pwm_tacho_data *priv = data;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun reset_control_assert(priv->rst);
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
aspeed_pwm_tacho_probe(struct platform_device * pdev)890*4882a593Smuzhiyun static int aspeed_pwm_tacho_probe(struct platform_device *pdev)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun struct device *dev = &pdev->dev;
893*4882a593Smuzhiyun struct device_node *np, *child;
894*4882a593Smuzhiyun struct aspeed_pwm_tacho_data *priv;
895*4882a593Smuzhiyun void __iomem *regs;
896*4882a593Smuzhiyun struct device *hwmon;
897*4882a593Smuzhiyun struct clk *clk;
898*4882a593Smuzhiyun int ret;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun np = dev->of_node;
901*4882a593Smuzhiyun regs = devm_platform_ioremap_resource(pdev, 0);
902*4882a593Smuzhiyun if (IS_ERR(regs))
903*4882a593Smuzhiyun return PTR_ERR(regs);
904*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
905*4882a593Smuzhiyun if (!priv)
906*4882a593Smuzhiyun return -ENOMEM;
907*4882a593Smuzhiyun priv->regmap = devm_regmap_init(dev, NULL, (__force void *)regs,
908*4882a593Smuzhiyun &aspeed_pwm_tacho_regmap_config);
909*4882a593Smuzhiyun if (IS_ERR(priv->regmap))
910*4882a593Smuzhiyun return PTR_ERR(priv->regmap);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun priv->rst = devm_reset_control_get_exclusive(dev, NULL);
913*4882a593Smuzhiyun if (IS_ERR(priv->rst)) {
914*4882a593Smuzhiyun dev_err(dev,
915*4882a593Smuzhiyun "missing or invalid reset controller device tree entry");
916*4882a593Smuzhiyun return PTR_ERR(priv->rst);
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun reset_control_deassert(priv->rst);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, aspeed_pwm_tacho_remove, priv);
921*4882a593Smuzhiyun if (ret)
922*4882a593Smuzhiyun return ret;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun regmap_write(priv->regmap, ASPEED_PTCR_TACH_SOURCE, 0);
925*4882a593Smuzhiyun regmap_write(priv->regmap, ASPEED_PTCR_TACH_SOURCE_EXT, 0);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun clk = devm_clk_get(dev, NULL);
928*4882a593Smuzhiyun if (IS_ERR(clk))
929*4882a593Smuzhiyun return -ENODEV;
930*4882a593Smuzhiyun priv->clk_freq = clk_get_rate(clk);
931*4882a593Smuzhiyun aspeed_set_clock_enable(priv->regmap, true);
932*4882a593Smuzhiyun aspeed_set_clock_source(priv->regmap, 0);
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun aspeed_create_type(priv);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun for_each_child_of_node(np, child) {
937*4882a593Smuzhiyun ret = aspeed_create_fan(dev, child, priv);
938*4882a593Smuzhiyun if (ret) {
939*4882a593Smuzhiyun of_node_put(child);
940*4882a593Smuzhiyun return ret;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun priv->groups[0] = &pwm_dev_group;
945*4882a593Smuzhiyun priv->groups[1] = &fan_dev_group;
946*4882a593Smuzhiyun priv->groups[2] = NULL;
947*4882a593Smuzhiyun hwmon = devm_hwmon_device_register_with_groups(dev,
948*4882a593Smuzhiyun "aspeed_pwm_tacho",
949*4882a593Smuzhiyun priv, priv->groups);
950*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(hwmon);
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun static const struct of_device_id of_pwm_tacho_match_table[] = {
954*4882a593Smuzhiyun { .compatible = "aspeed,ast2400-pwm-tacho", },
955*4882a593Smuzhiyun { .compatible = "aspeed,ast2500-pwm-tacho", },
956*4882a593Smuzhiyun {},
957*4882a593Smuzhiyun };
958*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, of_pwm_tacho_match_table);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun static struct platform_driver aspeed_pwm_tacho_driver = {
961*4882a593Smuzhiyun .probe = aspeed_pwm_tacho_probe,
962*4882a593Smuzhiyun .driver = {
963*4882a593Smuzhiyun .name = "aspeed_pwm_tacho",
964*4882a593Smuzhiyun .of_match_table = of_pwm_tacho_match_table,
965*4882a593Smuzhiyun },
966*4882a593Smuzhiyun };
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun module_platform_driver(aspeed_pwm_tacho_driver);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun MODULE_AUTHOR("Jaghathiswari Rankappagounder Natarajan <jaghu@google.com>");
971*4882a593Smuzhiyun MODULE_DESCRIPTION("ASPEED PWM and Fan Tacho device driver");
972*4882a593Smuzhiyun MODULE_LICENSE("GPL");
973