1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* Hardware definitions for SSI. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2010 Nokia Corporation. All rights reserved. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Contact: Carlos Chinea <carlos.chinea@nokia.com> 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __OMAP_SSI_REGS_H__ 10*4882a593Smuzhiyun #define __OMAP_SSI_REGS_H__ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun /* 13*4882a593Smuzhiyun * SSI SYS registers 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun #define SSI_REVISION_REG 0 16*4882a593Smuzhiyun # define SSI_REV_MAJOR 0xf0 17*4882a593Smuzhiyun # define SSI_REV_MINOR 0xf 18*4882a593Smuzhiyun #define SSI_SYSCONFIG_REG 0x10 19*4882a593Smuzhiyun # define SSI_AUTOIDLE (1 << 0) 20*4882a593Smuzhiyun # define SSI_SOFTRESET (1 << 1) 21*4882a593Smuzhiyun # define SSI_SIDLEMODE_FORCE 0 22*4882a593Smuzhiyun # define SSI_SIDLEMODE_NO (1 << 3) 23*4882a593Smuzhiyun # define SSI_SIDLEMODE_SMART (1 << 4) 24*4882a593Smuzhiyun # define SSI_SIDLEMODE_MASK 0x18 25*4882a593Smuzhiyun # define SSI_MIDLEMODE_FORCE 0 26*4882a593Smuzhiyun # define SSI_MIDLEMODE_NO (1 << 12) 27*4882a593Smuzhiyun # define SSI_MIDLEMODE_SMART (1 << 13) 28*4882a593Smuzhiyun # define SSI_MIDLEMODE_MASK 0x3000 29*4882a593Smuzhiyun #define SSI_SYSSTATUS_REG 0x14 30*4882a593Smuzhiyun # define SSI_RESETDONE 1 31*4882a593Smuzhiyun #define SSI_MPU_STATUS_REG(port, irq) (0x808 + ((port) * 0x10) + ((irq) * 2)) 32*4882a593Smuzhiyun #define SSI_MPU_ENABLE_REG(port, irq) (0x80c + ((port) * 0x10) + ((irq) * 8)) 33*4882a593Smuzhiyun # define SSI_DATAACCEPT(channel) (1 << (channel)) 34*4882a593Smuzhiyun # define SSI_DATAAVAILABLE(channel) (1 << ((channel) + 8)) 35*4882a593Smuzhiyun # define SSI_DATAOVERRUN(channel) (1 << ((channel) + 16)) 36*4882a593Smuzhiyun # define SSI_ERROROCCURED (1 << 24) 37*4882a593Smuzhiyun # define SSI_BREAKDETECTED (1 << 25) 38*4882a593Smuzhiyun #define SSI_GDD_MPU_IRQ_STATUS_REG 0x0800 39*4882a593Smuzhiyun #define SSI_GDD_MPU_IRQ_ENABLE_REG 0x0804 40*4882a593Smuzhiyun # define SSI_GDD_LCH(channel) (1 << (channel)) 41*4882a593Smuzhiyun #define SSI_WAKE_REG(port) (0xc00 + ((port) * 0x10)) 42*4882a593Smuzhiyun #define SSI_CLEAR_WAKE_REG(port) (0xc04 + ((port) * 0x10)) 43*4882a593Smuzhiyun #define SSI_SET_WAKE_REG(port) (0xc08 + ((port) * 0x10)) 44*4882a593Smuzhiyun # define SSI_WAKE(channel) (1 << (channel)) 45*4882a593Smuzhiyun # define SSI_WAKE_MASK 0xff 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun /* 48*4882a593Smuzhiyun * SSI SST registers 49*4882a593Smuzhiyun */ 50*4882a593Smuzhiyun #define SSI_SST_ID_REG 0 51*4882a593Smuzhiyun #define SSI_SST_MODE_REG 4 52*4882a593Smuzhiyun # define SSI_MODE_VAL_MASK 3 53*4882a593Smuzhiyun # define SSI_MODE_SLEEP 0 54*4882a593Smuzhiyun # define SSI_MODE_STREAM 1 55*4882a593Smuzhiyun # define SSI_MODE_FRAME 2 56*4882a593Smuzhiyun # define SSI_MODE_MULTIPOINTS 3 57*4882a593Smuzhiyun #define SSI_SST_FRAMESIZE_REG 8 58*4882a593Smuzhiyun # define SSI_FRAMESIZE_DEFAULT 31 59*4882a593Smuzhiyun #define SSI_SST_TXSTATE_REG 0xc 60*4882a593Smuzhiyun # define SSI_TXSTATE_IDLE 0 61*4882a593Smuzhiyun #define SSI_SST_BUFSTATE_REG 0x10 62*4882a593Smuzhiyun # define SSI_FULL(channel) (1 << (channel)) 63*4882a593Smuzhiyun #define SSI_SST_DIVISOR_REG 0x18 64*4882a593Smuzhiyun # define SSI_MAX_DIVISOR 127 65*4882a593Smuzhiyun #define SSI_SST_BREAK_REG 0x20 66*4882a593Smuzhiyun #define SSI_SST_CHANNELS_REG 0x24 67*4882a593Smuzhiyun # define SSI_CHANNELS_DEFAULT 4 68*4882a593Smuzhiyun #define SSI_SST_ARBMODE_REG 0x28 69*4882a593Smuzhiyun # define SSI_ARBMODE_ROUNDROBIN 0 70*4882a593Smuzhiyun # define SSI_ARBMODE_PRIORITY 1 71*4882a593Smuzhiyun #define SSI_SST_BUFFER_CH_REG(channel) (0x80 + ((channel) * 4)) 72*4882a593Smuzhiyun #define SSI_SST_SWAPBUF_CH_REG(channel) (0xc0 + ((channel) * 4)) 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun /* 75*4882a593Smuzhiyun * SSI SSR registers 76*4882a593Smuzhiyun */ 77*4882a593Smuzhiyun #define SSI_SSR_ID_REG 0 78*4882a593Smuzhiyun #define SSI_SSR_MODE_REG 4 79*4882a593Smuzhiyun #define SSI_SSR_FRAMESIZE_REG 8 80*4882a593Smuzhiyun #define SSI_SSR_RXSTATE_REG 0xc 81*4882a593Smuzhiyun #define SSI_SSR_BUFSTATE_REG 0x10 82*4882a593Smuzhiyun # define SSI_NOTEMPTY(channel) (1 << (channel)) 83*4882a593Smuzhiyun #define SSI_SSR_BREAK_REG 0x1c 84*4882a593Smuzhiyun #define SSI_SSR_ERROR_REG 0x20 85*4882a593Smuzhiyun #define SSI_SSR_ERRORACK_REG 0x24 86*4882a593Smuzhiyun #define SSI_SSR_OVERRUN_REG 0x2c 87*4882a593Smuzhiyun #define SSI_SSR_OVERRUNACK_REG 0x30 88*4882a593Smuzhiyun #define SSI_SSR_TIMEOUT_REG 0x34 89*4882a593Smuzhiyun # define SSI_TIMEOUT_DEFAULT 0 90*4882a593Smuzhiyun #define SSI_SSR_CHANNELS_REG 0x28 91*4882a593Smuzhiyun #define SSI_SSR_BUFFER_CH_REG(channel) (0x80 + ((channel) * 4)) 92*4882a593Smuzhiyun #define SSI_SSR_SWAPBUF_CH_REG(channel) (0xc0 + ((channel) * 4)) 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* 95*4882a593Smuzhiyun * SSI GDD registers 96*4882a593Smuzhiyun */ 97*4882a593Smuzhiyun #define SSI_GDD_HW_ID_REG 0 98*4882a593Smuzhiyun #define SSI_GDD_PPORT_ID_REG 0x10 99*4882a593Smuzhiyun #define SSI_GDD_MPORT_ID_REG 0x14 100*4882a593Smuzhiyun #define SSI_GDD_PPORT_SR_REG 0x20 101*4882a593Smuzhiyun #define SSI_GDD_MPORT_SR_REG 0x24 102*4882a593Smuzhiyun # define SSI_ACTIVE_LCH_NUM_MASK 0xff 103*4882a593Smuzhiyun #define SSI_GDD_TEST_REG 0x40 104*4882a593Smuzhiyun # define SSI_TEST 1 105*4882a593Smuzhiyun #define SSI_GDD_GCR_REG 0x100 106*4882a593Smuzhiyun # define SSI_CLK_AUTOGATING_ON (1 << 3) 107*4882a593Smuzhiyun # define SSI_FREE (1 << 2) 108*4882a593Smuzhiyun # define SSI_SWITCH_OFF (1 << 0) 109*4882a593Smuzhiyun #define SSI_GDD_GRST_REG 0x200 110*4882a593Smuzhiyun # define SSI_SWRESET 1 111*4882a593Smuzhiyun #define SSI_GDD_CSDP_REG(channel) (0x800 + ((channel) * 0x40)) 112*4882a593Smuzhiyun # define SSI_DST_BURST_EN_MASK 0xc000 113*4882a593Smuzhiyun # define SSI_DST_SINGLE_ACCESS0 0 114*4882a593Smuzhiyun # define SSI_DST_SINGLE_ACCESS (1 << 14) 115*4882a593Smuzhiyun # define SSI_DST_BURST_4x32_BIT (2 << 14) 116*4882a593Smuzhiyun # define SSI_DST_BURST_8x32_BIT (3 << 14) 117*4882a593Smuzhiyun # define SSI_DST_MASK 0x1e00 118*4882a593Smuzhiyun # define SSI_DST_MEMORY_PORT (8 << 9) 119*4882a593Smuzhiyun # define SSI_DST_PERIPHERAL_PORT (9 << 9) 120*4882a593Smuzhiyun # define SSI_SRC_BURST_EN_MASK 0x180 121*4882a593Smuzhiyun # define SSI_SRC_SINGLE_ACCESS0 0 122*4882a593Smuzhiyun # define SSI_SRC_SINGLE_ACCESS (1 << 7) 123*4882a593Smuzhiyun # define SSI_SRC_BURST_4x32_BIT (2 << 7) 124*4882a593Smuzhiyun # define SSI_SRC_BURST_8x32_BIT (3 << 7) 125*4882a593Smuzhiyun # define SSI_SRC_MASK 0x3c 126*4882a593Smuzhiyun # define SSI_SRC_MEMORY_PORT (8 << 2) 127*4882a593Smuzhiyun # define SSI_SRC_PERIPHERAL_PORT (9 << 2) 128*4882a593Smuzhiyun # define SSI_DATA_TYPE_MASK 3 129*4882a593Smuzhiyun # define SSI_DATA_TYPE_S32 2 130*4882a593Smuzhiyun #define SSI_GDD_CCR_REG(channel) (0x802 + ((channel) * 0x40)) 131*4882a593Smuzhiyun # define SSI_DST_AMODE_MASK (3 << 14) 132*4882a593Smuzhiyun # define SSI_DST_AMODE_CONST 0 133*4882a593Smuzhiyun # define SSI_DST_AMODE_POSTINC (1 << 12) 134*4882a593Smuzhiyun # define SSI_SRC_AMODE_MASK (3 << 12) 135*4882a593Smuzhiyun # define SSI_SRC_AMODE_CONST 0 136*4882a593Smuzhiyun # define SSI_SRC_AMODE_POSTINC (1 << 12) 137*4882a593Smuzhiyun # define SSI_CCR_ENABLE (1 << 7) 138*4882a593Smuzhiyun # define SSI_CCR_SYNC_MASK 0x1f 139*4882a593Smuzhiyun #define SSI_GDD_CICR_REG(channel) (0x804 + ((channel) * 0x40)) 140*4882a593Smuzhiyun # define SSI_BLOCK_IE (1 << 5) 141*4882a593Smuzhiyun # define SSI_HALF_IE (1 << 2) 142*4882a593Smuzhiyun # define SSI_TOUT_IE (1 << 0) 143*4882a593Smuzhiyun #define SSI_GDD_CSR_REG(channel) (0x806 + ((channel) * 0x40)) 144*4882a593Smuzhiyun # define SSI_CSR_SYNC (1 << 6) 145*4882a593Smuzhiyun # define SSI_CSR_BLOCK (1 << 5) 146*4882a593Smuzhiyun # define SSI_CSR_HALF (1 << 2) 147*4882a593Smuzhiyun # define SSI_CSR_TOUR (1 << 0) 148*4882a593Smuzhiyun #define SSI_GDD_CSSA_REG(channel) (0x808 + ((channel) * 0x40)) 149*4882a593Smuzhiyun #define SSI_GDD_CDSA_REG(channel) (0x80c + ((channel) * 0x40)) 150*4882a593Smuzhiyun #define SSI_GDD_CEN_REG(channel) (0x810 + ((channel) * 0x40)) 151*4882a593Smuzhiyun #define SSI_GDD_CSAC_REG(channel) (0x818 + ((channel) * 0x40)) 152*4882a593Smuzhiyun #define SSI_GDD_CDAC_REG(channel) (0x81a + ((channel) * 0x40)) 153*4882a593Smuzhiyun #define SSI_GDD_CLNK_CTRL_REG(channel) (0x828 + ((channel) * 0x40)) 154*4882a593Smuzhiyun # define SSI_ENABLE_LNK (1 << 15) 155*4882a593Smuzhiyun # define SSI_STOP_LNK (1 << 14) 156*4882a593Smuzhiyun # define SSI_NEXT_CH_ID_MASK 0xf 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun #endif /* __OMAP_SSI_REGS_H__ */ 159