xref: /OK3568_Linux_fs/kernel/drivers/gpu/ipu-v3/ipu-prv.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2010 Sascha Hauer <s.hauer@pengutronix.de>
4*4882a593Smuzhiyun  * Copyright (C) 2005-2009 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #ifndef __IPU_PRV_H__
7*4882a593Smuzhiyun #define __IPU_PRV_H__
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun struct ipu_soc;
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <video/imx-ipu-v3.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define IPU_MCU_T_DEFAULT	8
19*4882a593Smuzhiyun #define IPU_CM_IDMAC_REG_OFS	0x00008000
20*4882a593Smuzhiyun #define IPU_CM_IC_REG_OFS	0x00020000
21*4882a593Smuzhiyun #define IPU_CM_IRT_REG_OFS	0x00028000
22*4882a593Smuzhiyun #define IPU_CM_CSI0_REG_OFS	0x00030000
23*4882a593Smuzhiyun #define IPU_CM_CSI1_REG_OFS	0x00038000
24*4882a593Smuzhiyun #define IPU_CM_SMFC_REG_OFS	0x00050000
25*4882a593Smuzhiyun #define IPU_CM_DC_REG_OFS	0x00058000
26*4882a593Smuzhiyun #define IPU_CM_DMFC_REG_OFS	0x00060000
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Register addresses */
29*4882a593Smuzhiyun /* IPU Common registers */
30*4882a593Smuzhiyun #define IPU_CM_REG(offset)	(offset)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define IPU_CONF			IPU_CM_REG(0)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define IPU_SRM_PRI1			IPU_CM_REG(0x00a0)
35*4882a593Smuzhiyun #define IPU_SRM_PRI2			IPU_CM_REG(0x00a4)
36*4882a593Smuzhiyun #define IPU_FS_PROC_FLOW1		IPU_CM_REG(0x00a8)
37*4882a593Smuzhiyun #define IPU_FS_PROC_FLOW2		IPU_CM_REG(0x00ac)
38*4882a593Smuzhiyun #define IPU_FS_PROC_FLOW3		IPU_CM_REG(0x00b0)
39*4882a593Smuzhiyun #define IPU_FS_DISP_FLOW1		IPU_CM_REG(0x00b4)
40*4882a593Smuzhiyun #define IPU_FS_DISP_FLOW2		IPU_CM_REG(0x00b8)
41*4882a593Smuzhiyun #define IPU_SKIP			IPU_CM_REG(0x00bc)
42*4882a593Smuzhiyun #define IPU_DISP_ALT_CONF		IPU_CM_REG(0x00c0)
43*4882a593Smuzhiyun #define IPU_DISP_GEN			IPU_CM_REG(0x00c4)
44*4882a593Smuzhiyun #define IPU_DISP_ALT1			IPU_CM_REG(0x00c8)
45*4882a593Smuzhiyun #define IPU_DISP_ALT2			IPU_CM_REG(0x00cc)
46*4882a593Smuzhiyun #define IPU_DISP_ALT3			IPU_CM_REG(0x00d0)
47*4882a593Smuzhiyun #define IPU_DISP_ALT4			IPU_CM_REG(0x00d4)
48*4882a593Smuzhiyun #define IPU_SNOOP			IPU_CM_REG(0x00d8)
49*4882a593Smuzhiyun #define IPU_MEM_RST			IPU_CM_REG(0x00dc)
50*4882a593Smuzhiyun #define IPU_PM				IPU_CM_REG(0x00e0)
51*4882a593Smuzhiyun #define IPU_GPR				IPU_CM_REG(0x00e4)
52*4882a593Smuzhiyun #define IPU_CHA_DB_MODE_SEL(ch)		IPU_CM_REG(0x0150 + 4 * ((ch) / 32))
53*4882a593Smuzhiyun #define IPU_ALT_CHA_DB_MODE_SEL(ch)	IPU_CM_REG(0x0168 + 4 * ((ch) / 32))
54*4882a593Smuzhiyun #define IPU_CHA_CUR_BUF(ch)		IPU_CM_REG(0x023C + 4 * ((ch) / 32))
55*4882a593Smuzhiyun #define IPU_ALT_CUR_BUF0		IPU_CM_REG(0x0244)
56*4882a593Smuzhiyun #define IPU_ALT_CUR_BUF1		IPU_CM_REG(0x0248)
57*4882a593Smuzhiyun #define IPU_SRM_STAT			IPU_CM_REG(0x024C)
58*4882a593Smuzhiyun #define IPU_PROC_TASK_STAT		IPU_CM_REG(0x0250)
59*4882a593Smuzhiyun #define IPU_DISP_TASK_STAT		IPU_CM_REG(0x0254)
60*4882a593Smuzhiyun #define IPU_CHA_BUF0_RDY(ch)		IPU_CM_REG(0x0268 + 4 * ((ch) / 32))
61*4882a593Smuzhiyun #define IPU_CHA_BUF1_RDY(ch)		IPU_CM_REG(0x0270 + 4 * ((ch) / 32))
62*4882a593Smuzhiyun #define IPU_CHA_BUF2_RDY(ch)		IPU_CM_REG(0x0288 + 4 * ((ch) / 32))
63*4882a593Smuzhiyun #define IPU_ALT_CHA_BUF0_RDY(ch)	IPU_CM_REG(0x0278 + 4 * ((ch) / 32))
64*4882a593Smuzhiyun #define IPU_ALT_CHA_BUF1_RDY(ch)	IPU_CM_REG(0x0280 + 4 * ((ch) / 32))
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define IPU_INT_CTRL(n)		IPU_CM_REG(0x003C + 4 * (n))
67*4882a593Smuzhiyun #define IPU_INT_STAT(n)		IPU_CM_REG(0x0200 + 4 * (n))
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* SRM_PRI2 */
70*4882a593Smuzhiyun #define DP_S_SRM_MODE_MASK		(0x3 << 3)
71*4882a593Smuzhiyun #define DP_S_SRM_MODE_NOW		(0x3 << 3)
72*4882a593Smuzhiyun #define DP_S_SRM_MODE_NEXT_FRAME	(0x1 << 3)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* FS_PROC_FLOW1 */
75*4882a593Smuzhiyun #define FS_PRPENC_ROT_SRC_SEL_MASK	(0xf << 0)
76*4882a593Smuzhiyun #define FS_PRPENC_ROT_SRC_SEL_ENC		(0x7 << 0)
77*4882a593Smuzhiyun #define FS_PRPVF_ROT_SRC_SEL_MASK	(0xf << 8)
78*4882a593Smuzhiyun #define FS_PRPVF_ROT_SRC_SEL_VF			(0x8 << 8)
79*4882a593Smuzhiyun #define FS_PP_SRC_SEL_MASK		(0xf << 12)
80*4882a593Smuzhiyun #define FS_PP_ROT_SRC_SEL_MASK		(0xf << 16)
81*4882a593Smuzhiyun #define FS_PP_ROT_SRC_SEL_PP			(0x5 << 16)
82*4882a593Smuzhiyun #define FS_VDI1_SRC_SEL_MASK		(0x3 << 20)
83*4882a593Smuzhiyun #define FS_VDI3_SRC_SEL_MASK		(0x3 << 20)
84*4882a593Smuzhiyun #define FS_PRP_SRC_SEL_MASK		(0xf << 24)
85*4882a593Smuzhiyun #define FS_VDI_SRC_SEL_MASK		(0x3 << 28)
86*4882a593Smuzhiyun #define FS_VDI_SRC_SEL_CSI_DIRECT		(0x1 << 28)
87*4882a593Smuzhiyun #define FS_VDI_SRC_SEL_VDOA			(0x2 << 28)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* FS_PROC_FLOW2 */
90*4882a593Smuzhiyun #define FS_PRP_ENC_DEST_SEL_MASK	(0xf << 0)
91*4882a593Smuzhiyun #define FS_PRP_ENC_DEST_SEL_IRT_ENC		(0x1 << 0)
92*4882a593Smuzhiyun #define FS_PRPVF_DEST_SEL_MASK		(0xf << 4)
93*4882a593Smuzhiyun #define FS_PRPVF_DEST_SEL_IRT_VF		(0x1 << 4)
94*4882a593Smuzhiyun #define FS_PRPVF_ROT_DEST_SEL_MASK	(0xf << 8)
95*4882a593Smuzhiyun #define FS_PP_DEST_SEL_MASK		(0xf << 12)
96*4882a593Smuzhiyun #define FS_PP_DEST_SEL_IRT_PP			(0x3 << 12)
97*4882a593Smuzhiyun #define FS_PP_ROT_DEST_SEL_MASK		(0xf << 16)
98*4882a593Smuzhiyun #define FS_PRPENC_ROT_DEST_SEL_MASK	(0xf << 20)
99*4882a593Smuzhiyun #define FS_PRP_DEST_SEL_MASK		(0xf << 24)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define IPU_DI0_COUNTER_RELEASE			(1 << 24)
102*4882a593Smuzhiyun #define IPU_DI1_COUNTER_RELEASE			(1 << 25)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define IPU_IDMAC_REG(offset)	(offset)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define IDMAC_CONF			IPU_IDMAC_REG(0x0000)
107*4882a593Smuzhiyun #define IDMAC_CHA_EN(ch)		IPU_IDMAC_REG(0x0004 + 4 * ((ch) / 32))
108*4882a593Smuzhiyun #define IDMAC_SEP_ALPHA			IPU_IDMAC_REG(0x000c)
109*4882a593Smuzhiyun #define IDMAC_ALT_SEP_ALPHA		IPU_IDMAC_REG(0x0010)
110*4882a593Smuzhiyun #define IDMAC_CHA_PRI(ch)		IPU_IDMAC_REG(0x0014 + 4 * ((ch) / 32))
111*4882a593Smuzhiyun #define IDMAC_WM_EN(ch)			IPU_IDMAC_REG(0x001c + 4 * ((ch) / 32))
112*4882a593Smuzhiyun #define IDMAC_CH_LOCK_EN_1		IPU_IDMAC_REG(0x0024)
113*4882a593Smuzhiyun #define IDMAC_CH_LOCK_EN_2		IPU_IDMAC_REG(0x0028)
114*4882a593Smuzhiyun #define IDMAC_SUB_ADDR_0		IPU_IDMAC_REG(0x002c)
115*4882a593Smuzhiyun #define IDMAC_SUB_ADDR_1		IPU_IDMAC_REG(0x0030)
116*4882a593Smuzhiyun #define IDMAC_SUB_ADDR_2		IPU_IDMAC_REG(0x0034)
117*4882a593Smuzhiyun #define IDMAC_BAND_EN(ch)		IPU_IDMAC_REG(0x0040 + 4 * ((ch) / 32))
118*4882a593Smuzhiyun #define IDMAC_CHA_BUSY(ch)		IPU_IDMAC_REG(0x0100 + 4 * ((ch) / 32))
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define IPU_NUM_IRQS	(32 * 15)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun enum ipu_modules {
123*4882a593Smuzhiyun 	IPU_CONF_CSI0_EN		= (1 << 0),
124*4882a593Smuzhiyun 	IPU_CONF_CSI1_EN		= (1 << 1),
125*4882a593Smuzhiyun 	IPU_CONF_IC_EN			= (1 << 2),
126*4882a593Smuzhiyun 	IPU_CONF_ROT_EN			= (1 << 3),
127*4882a593Smuzhiyun 	IPU_CONF_ISP_EN			= (1 << 4),
128*4882a593Smuzhiyun 	IPU_CONF_DP_EN			= (1 << 5),
129*4882a593Smuzhiyun 	IPU_CONF_DI0_EN			= (1 << 6),
130*4882a593Smuzhiyun 	IPU_CONF_DI1_EN			= (1 << 7),
131*4882a593Smuzhiyun 	IPU_CONF_SMFC_EN		= (1 << 8),
132*4882a593Smuzhiyun 	IPU_CONF_DC_EN			= (1 << 9),
133*4882a593Smuzhiyun 	IPU_CONF_DMFC_EN		= (1 << 10),
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	IPU_CONF_VDI_EN			= (1 << 12),
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	IPU_CONF_IDMAC_DIS		= (1 << 22),
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	IPU_CONF_IC_DMFC_SEL		= (1 << 25),
140*4882a593Smuzhiyun 	IPU_CONF_IC_DMFC_SYNC		= (1 << 26),
141*4882a593Smuzhiyun 	IPU_CONF_VDI_DMFC_SYNC		= (1 << 27),
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	IPU_CONF_CSI0_DATA_SOURCE	= (1 << 28),
144*4882a593Smuzhiyun 	IPU_CONF_CSI1_DATA_SOURCE	= (1 << 29),
145*4882a593Smuzhiyun 	IPU_CONF_IC_INPUT		= (1 << 30),
146*4882a593Smuzhiyun 	IPU_CONF_CSI_SEL		= (1 << 31),
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun struct ipuv3_channel {
150*4882a593Smuzhiyun 	unsigned int num;
151*4882a593Smuzhiyun 	struct ipu_soc *ipu;
152*4882a593Smuzhiyun 	struct list_head list;
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun struct ipu_cpmem;
156*4882a593Smuzhiyun struct ipu_csi;
157*4882a593Smuzhiyun struct ipu_dc_priv;
158*4882a593Smuzhiyun struct ipu_dmfc_priv;
159*4882a593Smuzhiyun struct ipu_di;
160*4882a593Smuzhiyun struct ipu_ic_priv;
161*4882a593Smuzhiyun struct ipu_vdi;
162*4882a593Smuzhiyun struct ipu_image_convert_priv;
163*4882a593Smuzhiyun struct ipu_smfc_priv;
164*4882a593Smuzhiyun struct ipu_pre;
165*4882a593Smuzhiyun struct ipu_prg;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun struct ipu_devtype;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun struct ipu_soc {
170*4882a593Smuzhiyun 	struct device		*dev;
171*4882a593Smuzhiyun 	const struct ipu_devtype	*devtype;
172*4882a593Smuzhiyun 	enum ipuv3_type		ipu_type;
173*4882a593Smuzhiyun 	spinlock_t		lock;
174*4882a593Smuzhiyun 	struct mutex		channel_lock;
175*4882a593Smuzhiyun 	struct list_head	channels;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	void __iomem		*cm_reg;
178*4882a593Smuzhiyun 	void __iomem		*idmac_reg;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	int			id;
181*4882a593Smuzhiyun 	int			usecount;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	struct clk		*clk;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	int			irq_sync;
186*4882a593Smuzhiyun 	int			irq_err;
187*4882a593Smuzhiyun 	struct irq_domain	*domain;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	struct ipu_cpmem	*cpmem_priv;
190*4882a593Smuzhiyun 	struct ipu_dc_priv	*dc_priv;
191*4882a593Smuzhiyun 	struct ipu_dp_priv	*dp_priv;
192*4882a593Smuzhiyun 	struct ipu_dmfc_priv	*dmfc_priv;
193*4882a593Smuzhiyun 	struct ipu_di		*di_priv[2];
194*4882a593Smuzhiyun 	struct ipu_csi		*csi_priv[2];
195*4882a593Smuzhiyun 	struct ipu_ic_priv	*ic_priv;
196*4882a593Smuzhiyun 	struct ipu_vdi          *vdi_priv;
197*4882a593Smuzhiyun 	struct ipu_image_convert_priv *image_convert_priv;
198*4882a593Smuzhiyun 	struct ipu_smfc_priv	*smfc_priv;
199*4882a593Smuzhiyun 	struct ipu_prg		*prg_priv;
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
ipu_idmac_read(struct ipu_soc * ipu,unsigned offset)202*4882a593Smuzhiyun static inline u32 ipu_idmac_read(struct ipu_soc *ipu, unsigned offset)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	return readl(ipu->idmac_reg + offset);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
ipu_idmac_write(struct ipu_soc * ipu,u32 value,unsigned offset)207*4882a593Smuzhiyun static inline void ipu_idmac_write(struct ipu_soc *ipu, u32 value,
208*4882a593Smuzhiyun 				   unsigned offset)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	writel(value, ipu->idmac_reg + offset);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun void ipu_srm_dp_update(struct ipu_soc *ipu, bool sync);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun int ipu_module_enable(struct ipu_soc *ipu, u32 mask);
216*4882a593Smuzhiyun int ipu_module_disable(struct ipu_soc *ipu, u32 mask);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun bool ipu_idmac_channel_busy(struct ipu_soc *ipu, unsigned int chno);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun int ipu_csi_init(struct ipu_soc *ipu, struct device *dev, int id,
221*4882a593Smuzhiyun 		 unsigned long base, u32 module, struct clk *clk_ipu);
222*4882a593Smuzhiyun void ipu_csi_exit(struct ipu_soc *ipu, int id);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun int ipu_ic_init(struct ipu_soc *ipu, struct device *dev,
225*4882a593Smuzhiyun 		unsigned long base, unsigned long tpmem_base);
226*4882a593Smuzhiyun void ipu_ic_exit(struct ipu_soc *ipu);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun int ipu_vdi_init(struct ipu_soc *ipu, struct device *dev,
229*4882a593Smuzhiyun 		 unsigned long base, u32 module);
230*4882a593Smuzhiyun void ipu_vdi_exit(struct ipu_soc *ipu);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun int ipu_image_convert_init(struct ipu_soc *ipu, struct device *dev);
233*4882a593Smuzhiyun void ipu_image_convert_exit(struct ipu_soc *ipu);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun int ipu_di_init(struct ipu_soc *ipu, struct device *dev, int id,
236*4882a593Smuzhiyun 		unsigned long base, u32 module, struct clk *ipu_clk);
237*4882a593Smuzhiyun void ipu_di_exit(struct ipu_soc *ipu, int id);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun int ipu_dmfc_init(struct ipu_soc *ipu, struct device *dev, unsigned long base,
240*4882a593Smuzhiyun 		struct clk *ipu_clk);
241*4882a593Smuzhiyun void ipu_dmfc_exit(struct ipu_soc *ipu);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun int ipu_dp_init(struct ipu_soc *ipu, struct device *dev, unsigned long base);
244*4882a593Smuzhiyun void ipu_dp_exit(struct ipu_soc *ipu);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun int ipu_dc_init(struct ipu_soc *ipu, struct device *dev, unsigned long base,
247*4882a593Smuzhiyun 		unsigned long template_base);
248*4882a593Smuzhiyun void ipu_dc_exit(struct ipu_soc *ipu);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun int ipu_cpmem_init(struct ipu_soc *ipu, struct device *dev, unsigned long base);
251*4882a593Smuzhiyun void ipu_cpmem_exit(struct ipu_soc *ipu);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun int ipu_smfc_init(struct ipu_soc *ipu, struct device *dev, unsigned long base);
254*4882a593Smuzhiyun void ipu_smfc_exit(struct ipu_soc *ipu);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun struct ipu_pre *ipu_pre_lookup_by_phandle(struct device *dev, const char *name,
257*4882a593Smuzhiyun 					  int index);
258*4882a593Smuzhiyun int ipu_pre_get_available_count(void);
259*4882a593Smuzhiyun int ipu_pre_get(struct ipu_pre *pre);
260*4882a593Smuzhiyun void ipu_pre_put(struct ipu_pre *pre);
261*4882a593Smuzhiyun u32 ipu_pre_get_baddr(struct ipu_pre *pre);
262*4882a593Smuzhiyun void ipu_pre_configure(struct ipu_pre *pre, unsigned int width,
263*4882a593Smuzhiyun 		       unsigned int height, unsigned int stride, u32 format,
264*4882a593Smuzhiyun 		       uint64_t modifier, unsigned int bufaddr);
265*4882a593Smuzhiyun void ipu_pre_update(struct ipu_pre *pre, unsigned int bufaddr);
266*4882a593Smuzhiyun bool ipu_pre_update_pending(struct ipu_pre *pre);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun struct ipu_prg *ipu_prg_lookup_by_phandle(struct device *dev, const char *name,
269*4882a593Smuzhiyun 					  int ipu_id);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun extern struct platform_driver ipu_pre_drv;
272*4882a593Smuzhiyun extern struct platform_driver ipu_prg_drv;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun #endif				/* __IPU_PRV_H__ */
275