1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016-2017 Lucas Stach, Pengutronix
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/iopoll.h>
10*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
11*4882a593Smuzhiyun #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/pm_runtime.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <video/imx-ipu-v3.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "ipu-prv.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define IPU_PRG_CTL 0x00
22*4882a593Smuzhiyun #define IPU_PRG_CTL_BYPASS(i) (1 << (0 + i))
23*4882a593Smuzhiyun #define IPU_PRG_CTL_SOFT_ARID_MASK 0x3
24*4882a593Smuzhiyun #define IPU_PRG_CTL_SOFT_ARID_SHIFT(i) (8 + i * 2)
25*4882a593Smuzhiyun #define IPU_PRG_CTL_SOFT_ARID(i, v) ((v & 0x3) << (8 + 2 * i))
26*4882a593Smuzhiyun #define IPU_PRG_CTL_SO(i) (1 << (16 + i))
27*4882a593Smuzhiyun #define IPU_PRG_CTL_VFLIP(i) (1 << (19 + i))
28*4882a593Smuzhiyun #define IPU_PRG_CTL_BLOCK_MODE(i) (1 << (22 + i))
29*4882a593Smuzhiyun #define IPU_PRG_CTL_CNT_LOAD_EN(i) (1 << (25 + i))
30*4882a593Smuzhiyun #define IPU_PRG_CTL_SOFTRST (1 << 30)
31*4882a593Smuzhiyun #define IPU_PRG_CTL_SHADOW_EN (1 << 31)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define IPU_PRG_STATUS 0x04
34*4882a593Smuzhiyun #define IPU_PRG_STATUS_BUFFER0_READY(i) (1 << (0 + i * 2))
35*4882a593Smuzhiyun #define IPU_PRG_STATUS_BUFFER1_READY(i) (1 << (1 + i * 2))
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define IPU_PRG_QOS 0x08
38*4882a593Smuzhiyun #define IPU_PRG_QOS_ARID_MASK 0xf
39*4882a593Smuzhiyun #define IPU_PRG_QOS_ARID_SHIFT(i) (0 + i * 4)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define IPU_PRG_REG_UPDATE 0x0c
42*4882a593Smuzhiyun #define IPU_PRG_REG_UPDATE_REG_UPDATE (1 << 0)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define IPU_PRG_STRIDE(i) (0x10 + i * 0x4)
45*4882a593Smuzhiyun #define IPU_PRG_STRIDE_STRIDE_MASK 0x3fff
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define IPU_PRG_CROP_LINE 0x1c
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define IPU_PRG_THD 0x20
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define IPU_PRG_BADDR(i) (0x24 + i * 0x4)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define IPU_PRG_OFFSET(i) (0x30 + i * 0x4)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define IPU_PRG_ILO(i) (0x3c + i * 0x4)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define IPU_PRG_HEIGHT(i) (0x48 + i * 0x4)
58*4882a593Smuzhiyun #define IPU_PRG_HEIGHT_PRE_HEIGHT_MASK 0xfff
59*4882a593Smuzhiyun #define IPU_PRG_HEIGHT_PRE_HEIGHT_SHIFT 0
60*4882a593Smuzhiyun #define IPU_PRG_HEIGHT_IPU_HEIGHT_MASK 0xfff
61*4882a593Smuzhiyun #define IPU_PRG_HEIGHT_IPU_HEIGHT_SHIFT 16
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun struct ipu_prg_channel {
64*4882a593Smuzhiyun bool enabled;
65*4882a593Smuzhiyun int used_pre;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun struct ipu_prg {
69*4882a593Smuzhiyun struct list_head list;
70*4882a593Smuzhiyun struct device *dev;
71*4882a593Smuzhiyun int id;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun void __iomem *regs;
74*4882a593Smuzhiyun struct clk *clk_ipg, *clk_axi;
75*4882a593Smuzhiyun struct regmap *iomuxc_gpr;
76*4882a593Smuzhiyun struct ipu_pre *pres[3];
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun struct ipu_prg_channel chan[3];
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static DEFINE_MUTEX(ipu_prg_list_mutex);
82*4882a593Smuzhiyun static LIST_HEAD(ipu_prg_list);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun struct ipu_prg *
ipu_prg_lookup_by_phandle(struct device * dev,const char * name,int ipu_id)85*4882a593Smuzhiyun ipu_prg_lookup_by_phandle(struct device *dev, const char *name, int ipu_id)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun struct device_node *prg_node = of_parse_phandle(dev->of_node,
88*4882a593Smuzhiyun name, 0);
89*4882a593Smuzhiyun struct ipu_prg *prg;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun mutex_lock(&ipu_prg_list_mutex);
92*4882a593Smuzhiyun list_for_each_entry(prg, &ipu_prg_list, list) {
93*4882a593Smuzhiyun if (prg_node == prg->dev->of_node) {
94*4882a593Smuzhiyun mutex_unlock(&ipu_prg_list_mutex);
95*4882a593Smuzhiyun device_link_add(dev, prg->dev,
96*4882a593Smuzhiyun DL_FLAG_AUTOREMOVE_CONSUMER);
97*4882a593Smuzhiyun prg->id = ipu_id;
98*4882a593Smuzhiyun of_node_put(prg_node);
99*4882a593Smuzhiyun return prg;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun mutex_unlock(&ipu_prg_list_mutex);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun of_node_put(prg_node);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun return NULL;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
ipu_prg_max_active_channels(void)109*4882a593Smuzhiyun int ipu_prg_max_active_channels(void)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun return ipu_pre_get_available_count();
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_prg_max_active_channels);
114*4882a593Smuzhiyun
ipu_prg_present(struct ipu_soc * ipu)115*4882a593Smuzhiyun bool ipu_prg_present(struct ipu_soc *ipu)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun if (ipu->prg_priv)
118*4882a593Smuzhiyun return true;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return false;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_prg_present);
123*4882a593Smuzhiyun
ipu_prg_format_supported(struct ipu_soc * ipu,uint32_t format,uint64_t modifier)124*4882a593Smuzhiyun bool ipu_prg_format_supported(struct ipu_soc *ipu, uint32_t format,
125*4882a593Smuzhiyun uint64_t modifier)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun const struct drm_format_info *info = drm_format_info(format);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun if (info->num_planes != 1)
130*4882a593Smuzhiyun return false;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun switch (modifier) {
133*4882a593Smuzhiyun case DRM_FORMAT_MOD_LINEAR:
134*4882a593Smuzhiyun case DRM_FORMAT_MOD_VIVANTE_TILED:
135*4882a593Smuzhiyun case DRM_FORMAT_MOD_VIVANTE_SUPER_TILED:
136*4882a593Smuzhiyun return true;
137*4882a593Smuzhiyun default:
138*4882a593Smuzhiyun return false;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_prg_format_supported);
142*4882a593Smuzhiyun
ipu_prg_enable(struct ipu_soc * ipu)143*4882a593Smuzhiyun int ipu_prg_enable(struct ipu_soc *ipu)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct ipu_prg *prg = ipu->prg_priv;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (!prg)
148*4882a593Smuzhiyun return 0;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return pm_runtime_get_sync(prg->dev);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_prg_enable);
153*4882a593Smuzhiyun
ipu_prg_disable(struct ipu_soc * ipu)154*4882a593Smuzhiyun void ipu_prg_disable(struct ipu_soc *ipu)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun struct ipu_prg *prg = ipu->prg_priv;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun if (!prg)
159*4882a593Smuzhiyun return;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun pm_runtime_put(prg->dev);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_prg_disable);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun * The channel configuartion functions below are not thread safe, as they
167*4882a593Smuzhiyun * must be only called from the atomic commit path in the DRM driver, which
168*4882a593Smuzhiyun * is properly serialized.
169*4882a593Smuzhiyun */
ipu_prg_ipu_to_prg_chan(int ipu_chan)170*4882a593Smuzhiyun static int ipu_prg_ipu_to_prg_chan(int ipu_chan)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun * This isn't clearly documented in the RM, but IPU to PRG channel
174*4882a593Smuzhiyun * assignment is fixed, as only with this mapping the control signals
175*4882a593Smuzhiyun * match up.
176*4882a593Smuzhiyun */
177*4882a593Smuzhiyun switch (ipu_chan) {
178*4882a593Smuzhiyun case IPUV3_CHANNEL_MEM_BG_SYNC:
179*4882a593Smuzhiyun return 0;
180*4882a593Smuzhiyun case IPUV3_CHANNEL_MEM_FG_SYNC:
181*4882a593Smuzhiyun return 1;
182*4882a593Smuzhiyun case IPUV3_CHANNEL_MEM_DC_SYNC:
183*4882a593Smuzhiyun return 2;
184*4882a593Smuzhiyun default:
185*4882a593Smuzhiyun return -EINVAL;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
ipu_prg_get_pre(struct ipu_prg * prg,int prg_chan)189*4882a593Smuzhiyun static int ipu_prg_get_pre(struct ipu_prg *prg, int prg_chan)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun int i, ret;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* channel 0 is special as it is hardwired to one of the PREs */
194*4882a593Smuzhiyun if (prg_chan == 0) {
195*4882a593Smuzhiyun ret = ipu_pre_get(prg->pres[0]);
196*4882a593Smuzhiyun if (ret)
197*4882a593Smuzhiyun goto fail;
198*4882a593Smuzhiyun prg->chan[prg_chan].used_pre = 0;
199*4882a593Smuzhiyun return 0;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun for (i = 1; i < 3; i++) {
203*4882a593Smuzhiyun ret = ipu_pre_get(prg->pres[i]);
204*4882a593Smuzhiyun if (!ret) {
205*4882a593Smuzhiyun u32 val, mux;
206*4882a593Smuzhiyun int shift;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun prg->chan[prg_chan].used_pre = i;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* configure the PRE to PRG channel mux */
211*4882a593Smuzhiyun shift = (i == 1) ? 12 : 14;
212*4882a593Smuzhiyun mux = (prg->id << 1) | (prg_chan - 1);
213*4882a593Smuzhiyun regmap_update_bits(prg->iomuxc_gpr, IOMUXC_GPR5,
214*4882a593Smuzhiyun 0x3 << shift, mux << shift);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* check other mux, must not point to same channel */
217*4882a593Smuzhiyun shift = (i == 1) ? 14 : 12;
218*4882a593Smuzhiyun regmap_read(prg->iomuxc_gpr, IOMUXC_GPR5, &val);
219*4882a593Smuzhiyun if (((val >> shift) & 0x3) == mux) {
220*4882a593Smuzhiyun regmap_update_bits(prg->iomuxc_gpr, IOMUXC_GPR5,
221*4882a593Smuzhiyun 0x3 << shift,
222*4882a593Smuzhiyun (mux ^ 0x1) << shift);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun fail:
230*4882a593Smuzhiyun dev_err(prg->dev, "could not get PRE for PRG chan %d", prg_chan);
231*4882a593Smuzhiyun return ret;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
ipu_prg_put_pre(struct ipu_prg * prg,int prg_chan)234*4882a593Smuzhiyun static void ipu_prg_put_pre(struct ipu_prg *prg, int prg_chan)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct ipu_prg_channel *chan = &prg->chan[prg_chan];
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun ipu_pre_put(prg->pres[chan->used_pre]);
239*4882a593Smuzhiyun chan->used_pre = -1;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
ipu_prg_channel_disable(struct ipuv3_channel * ipu_chan)242*4882a593Smuzhiyun void ipu_prg_channel_disable(struct ipuv3_channel *ipu_chan)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun int prg_chan = ipu_prg_ipu_to_prg_chan(ipu_chan->num);
245*4882a593Smuzhiyun struct ipu_prg *prg = ipu_chan->ipu->prg_priv;
246*4882a593Smuzhiyun struct ipu_prg_channel *chan;
247*4882a593Smuzhiyun u32 val;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (prg_chan < 0)
250*4882a593Smuzhiyun return;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun chan = &prg->chan[prg_chan];
253*4882a593Smuzhiyun if (!chan->enabled)
254*4882a593Smuzhiyun return;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun pm_runtime_get_sync(prg->dev);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun val = readl(prg->regs + IPU_PRG_CTL);
259*4882a593Smuzhiyun val |= IPU_PRG_CTL_BYPASS(prg_chan);
260*4882a593Smuzhiyun writel(val, prg->regs + IPU_PRG_CTL);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun val = IPU_PRG_REG_UPDATE_REG_UPDATE;
263*4882a593Smuzhiyun writel(val, prg->regs + IPU_PRG_REG_UPDATE);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun pm_runtime_put(prg->dev);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun ipu_prg_put_pre(prg, prg_chan);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun chan->enabled = false;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_prg_channel_disable);
272*4882a593Smuzhiyun
ipu_prg_channel_configure(struct ipuv3_channel * ipu_chan,unsigned int axi_id,unsigned int width,unsigned int height,unsigned int stride,u32 format,uint64_t modifier,unsigned long * eba)273*4882a593Smuzhiyun int ipu_prg_channel_configure(struct ipuv3_channel *ipu_chan,
274*4882a593Smuzhiyun unsigned int axi_id, unsigned int width,
275*4882a593Smuzhiyun unsigned int height, unsigned int stride,
276*4882a593Smuzhiyun u32 format, uint64_t modifier, unsigned long *eba)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun int prg_chan = ipu_prg_ipu_to_prg_chan(ipu_chan->num);
279*4882a593Smuzhiyun struct ipu_prg *prg = ipu_chan->ipu->prg_priv;
280*4882a593Smuzhiyun struct ipu_prg_channel *chan;
281*4882a593Smuzhiyun u32 val;
282*4882a593Smuzhiyun int ret;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun if (prg_chan < 0)
285*4882a593Smuzhiyun return prg_chan;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun chan = &prg->chan[prg_chan];
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (chan->enabled) {
290*4882a593Smuzhiyun ipu_pre_update(prg->pres[chan->used_pre], *eba);
291*4882a593Smuzhiyun return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun ret = ipu_prg_get_pre(prg, prg_chan);
295*4882a593Smuzhiyun if (ret)
296*4882a593Smuzhiyun return ret;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun ipu_pre_configure(prg->pres[chan->used_pre],
299*4882a593Smuzhiyun width, height, stride, format, modifier, *eba);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun pm_runtime_get_sync(prg->dev);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun val = (stride - 1) & IPU_PRG_STRIDE_STRIDE_MASK;
305*4882a593Smuzhiyun writel(val, prg->regs + IPU_PRG_STRIDE(prg_chan));
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun val = ((height & IPU_PRG_HEIGHT_PRE_HEIGHT_MASK) <<
308*4882a593Smuzhiyun IPU_PRG_HEIGHT_PRE_HEIGHT_SHIFT) |
309*4882a593Smuzhiyun ((height & IPU_PRG_HEIGHT_IPU_HEIGHT_MASK) <<
310*4882a593Smuzhiyun IPU_PRG_HEIGHT_IPU_HEIGHT_SHIFT);
311*4882a593Smuzhiyun writel(val, prg->regs + IPU_PRG_HEIGHT(prg_chan));
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun val = ipu_pre_get_baddr(prg->pres[chan->used_pre]);
314*4882a593Smuzhiyun *eba = val;
315*4882a593Smuzhiyun writel(val, prg->regs + IPU_PRG_BADDR(prg_chan));
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun val = readl(prg->regs + IPU_PRG_CTL);
318*4882a593Smuzhiyun /* config AXI ID */
319*4882a593Smuzhiyun val &= ~(IPU_PRG_CTL_SOFT_ARID_MASK <<
320*4882a593Smuzhiyun IPU_PRG_CTL_SOFT_ARID_SHIFT(prg_chan));
321*4882a593Smuzhiyun val |= IPU_PRG_CTL_SOFT_ARID(prg_chan, axi_id);
322*4882a593Smuzhiyun /* enable channel */
323*4882a593Smuzhiyun val &= ~IPU_PRG_CTL_BYPASS(prg_chan);
324*4882a593Smuzhiyun writel(val, prg->regs + IPU_PRG_CTL);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun val = IPU_PRG_REG_UPDATE_REG_UPDATE;
327*4882a593Smuzhiyun writel(val, prg->regs + IPU_PRG_REG_UPDATE);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* wait for both double buffers to be filled */
330*4882a593Smuzhiyun readl_poll_timeout(prg->regs + IPU_PRG_STATUS, val,
331*4882a593Smuzhiyun (val & IPU_PRG_STATUS_BUFFER0_READY(prg_chan)) &&
332*4882a593Smuzhiyun (val & IPU_PRG_STATUS_BUFFER1_READY(prg_chan)),
333*4882a593Smuzhiyun 5, 1000);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun pm_runtime_put(prg->dev);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun chan->enabled = true;
338*4882a593Smuzhiyun return 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_prg_channel_configure);
341*4882a593Smuzhiyun
ipu_prg_channel_configure_pending(struct ipuv3_channel * ipu_chan)342*4882a593Smuzhiyun bool ipu_prg_channel_configure_pending(struct ipuv3_channel *ipu_chan)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun int prg_chan = ipu_prg_ipu_to_prg_chan(ipu_chan->num);
345*4882a593Smuzhiyun struct ipu_prg *prg = ipu_chan->ipu->prg_priv;
346*4882a593Smuzhiyun struct ipu_prg_channel *chan;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun if (prg_chan < 0)
349*4882a593Smuzhiyun return false;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun chan = &prg->chan[prg_chan];
352*4882a593Smuzhiyun WARN_ON(!chan->enabled);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun return ipu_pre_update_pending(prg->pres[chan->used_pre]);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_prg_channel_configure_pending);
357*4882a593Smuzhiyun
ipu_prg_probe(struct platform_device * pdev)358*4882a593Smuzhiyun static int ipu_prg_probe(struct platform_device *pdev)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun struct device *dev = &pdev->dev;
361*4882a593Smuzhiyun struct resource *res;
362*4882a593Smuzhiyun struct ipu_prg *prg;
363*4882a593Smuzhiyun u32 val;
364*4882a593Smuzhiyun int i, ret;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun prg = devm_kzalloc(dev, sizeof(*prg), GFP_KERNEL);
367*4882a593Smuzhiyun if (!prg)
368*4882a593Smuzhiyun return -ENOMEM;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
371*4882a593Smuzhiyun prg->regs = devm_ioremap_resource(&pdev->dev, res);
372*4882a593Smuzhiyun if (IS_ERR(prg->regs))
373*4882a593Smuzhiyun return PTR_ERR(prg->regs);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun prg->clk_ipg = devm_clk_get(dev, "ipg");
377*4882a593Smuzhiyun if (IS_ERR(prg->clk_ipg))
378*4882a593Smuzhiyun return PTR_ERR(prg->clk_ipg);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun prg->clk_axi = devm_clk_get(dev, "axi");
381*4882a593Smuzhiyun if (IS_ERR(prg->clk_axi))
382*4882a593Smuzhiyun return PTR_ERR(prg->clk_axi);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun prg->iomuxc_gpr =
385*4882a593Smuzhiyun syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
386*4882a593Smuzhiyun if (IS_ERR(prg->iomuxc_gpr))
387*4882a593Smuzhiyun return PTR_ERR(prg->iomuxc_gpr);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
390*4882a593Smuzhiyun prg->pres[i] = ipu_pre_lookup_by_phandle(dev, "fsl,pres", i);
391*4882a593Smuzhiyun if (!prg->pres[i])
392*4882a593Smuzhiyun return -EPROBE_DEFER;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun ret = clk_prepare_enable(prg->clk_ipg);
396*4882a593Smuzhiyun if (ret)
397*4882a593Smuzhiyun return ret;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun ret = clk_prepare_enable(prg->clk_axi);
400*4882a593Smuzhiyun if (ret) {
401*4882a593Smuzhiyun clk_disable_unprepare(prg->clk_ipg);
402*4882a593Smuzhiyun return ret;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* init to free running mode */
406*4882a593Smuzhiyun val = readl(prg->regs + IPU_PRG_CTL);
407*4882a593Smuzhiyun val |= IPU_PRG_CTL_SHADOW_EN;
408*4882a593Smuzhiyun writel(val, prg->regs + IPU_PRG_CTL);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* disable address threshold */
411*4882a593Smuzhiyun writel(0xffffffff, prg->regs + IPU_PRG_THD);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun pm_runtime_set_active(dev);
414*4882a593Smuzhiyun pm_runtime_enable(dev);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun prg->dev = dev;
417*4882a593Smuzhiyun platform_set_drvdata(pdev, prg);
418*4882a593Smuzhiyun mutex_lock(&ipu_prg_list_mutex);
419*4882a593Smuzhiyun list_add(&prg->list, &ipu_prg_list);
420*4882a593Smuzhiyun mutex_unlock(&ipu_prg_list_mutex);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
ipu_prg_remove(struct platform_device * pdev)425*4882a593Smuzhiyun static int ipu_prg_remove(struct platform_device *pdev)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun struct ipu_prg *prg = platform_get_drvdata(pdev);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun mutex_lock(&ipu_prg_list_mutex);
430*4882a593Smuzhiyun list_del(&prg->list);
431*4882a593Smuzhiyun mutex_unlock(&ipu_prg_list_mutex);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun return 0;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun #ifdef CONFIG_PM
prg_suspend(struct device * dev)437*4882a593Smuzhiyun static int prg_suspend(struct device *dev)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun struct ipu_prg *prg = dev_get_drvdata(dev);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun clk_disable_unprepare(prg->clk_axi);
442*4882a593Smuzhiyun clk_disable_unprepare(prg->clk_ipg);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun return 0;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
prg_resume(struct device * dev)447*4882a593Smuzhiyun static int prg_resume(struct device *dev)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun struct ipu_prg *prg = dev_get_drvdata(dev);
450*4882a593Smuzhiyun int ret;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun ret = clk_prepare_enable(prg->clk_ipg);
453*4882a593Smuzhiyun if (ret)
454*4882a593Smuzhiyun return ret;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun ret = clk_prepare_enable(prg->clk_axi);
457*4882a593Smuzhiyun if (ret) {
458*4882a593Smuzhiyun clk_disable_unprepare(prg->clk_ipg);
459*4882a593Smuzhiyun return ret;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun return 0;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun #endif
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun static const struct dev_pm_ops prg_pm_ops = {
467*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(prg_suspend, prg_resume, NULL)
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun static const struct of_device_id ipu_prg_dt_ids[] = {
471*4882a593Smuzhiyun { .compatible = "fsl,imx6qp-prg", },
472*4882a593Smuzhiyun { /* sentinel */ },
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun struct platform_driver ipu_prg_drv = {
476*4882a593Smuzhiyun .probe = ipu_prg_probe,
477*4882a593Smuzhiyun .remove = ipu_prg_remove,
478*4882a593Smuzhiyun .driver = {
479*4882a593Smuzhiyun .name = "imx-ipu-prg",
480*4882a593Smuzhiyun .pm = &prg_pm_ops,
481*4882a593Smuzhiyun .of_match_table = ipu_prg_dt_ids,
482*4882a593Smuzhiyun },
483*4882a593Smuzhiyun };
484