xref: /OK3568_Linux_fs/kernel/drivers/gpu/ipu-v3/ipu-pre.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2017 Lucas Stach, Pengutronix
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/genalloc.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <video/imx-ipu-v3.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "ipu-prv.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define IPU_PRE_MAX_WIDTH	2048
18*4882a593Smuzhiyun #define IPU_PRE_NUM_SCANLINES	8
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define IPU_PRE_CTRL					0x000
21*4882a593Smuzhiyun #define IPU_PRE_CTRL_SET				0x004
22*4882a593Smuzhiyun #define  IPU_PRE_CTRL_ENABLE				(1 << 0)
23*4882a593Smuzhiyun #define  IPU_PRE_CTRL_BLOCK_EN				(1 << 1)
24*4882a593Smuzhiyun #define  IPU_PRE_CTRL_BLOCK_16				(1 << 2)
25*4882a593Smuzhiyun #define  IPU_PRE_CTRL_SDW_UPDATE			(1 << 4)
26*4882a593Smuzhiyun #define  IPU_PRE_CTRL_VFLIP				(1 << 5)
27*4882a593Smuzhiyun #define  IPU_PRE_CTRL_SO				(1 << 6)
28*4882a593Smuzhiyun #define  IPU_PRE_CTRL_INTERLACED_FIELD			(1 << 7)
29*4882a593Smuzhiyun #define  IPU_PRE_CTRL_HANDSHAKE_EN			(1 << 8)
30*4882a593Smuzhiyun #define  IPU_PRE_CTRL_HANDSHAKE_LINE_NUM(v)		((v & 0x3) << 9)
31*4882a593Smuzhiyun #define  IPU_PRE_CTRL_HANDSHAKE_ABORT_SKIP_EN		(1 << 11)
32*4882a593Smuzhiyun #define  IPU_PRE_CTRL_EN_REPEAT				(1 << 28)
33*4882a593Smuzhiyun #define  IPU_PRE_CTRL_TPR_REST_SEL			(1 << 29)
34*4882a593Smuzhiyun #define  IPU_PRE_CTRL_CLKGATE				(1 << 30)
35*4882a593Smuzhiyun #define  IPU_PRE_CTRL_SFTRST				(1 << 31)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define IPU_PRE_CUR_BUF					0x030
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define IPU_PRE_NEXT_BUF				0x040
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define IPU_PRE_TPR_CTRL				0x070
42*4882a593Smuzhiyun #define  IPU_PRE_TPR_CTRL_TILE_FORMAT(v)		((v & 0xff) << 0)
43*4882a593Smuzhiyun #define  IPU_PRE_TPR_CTRL_TILE_FORMAT_MASK		0xff
44*4882a593Smuzhiyun #define  IPU_PRE_TPR_CTRL_TILE_FORMAT_16_BIT		(1 << 0)
45*4882a593Smuzhiyun #define  IPU_PRE_TPR_CTRL_TILE_FORMAT_SPLIT_BUF		(1 << 4)
46*4882a593Smuzhiyun #define  IPU_PRE_TPR_CTRL_TILE_FORMAT_SINGLE_BUF	(1 << 5)
47*4882a593Smuzhiyun #define  IPU_PRE_TPR_CTRL_TILE_FORMAT_SUPER_TILED	(1 << 6)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define IPU_PRE_PREFETCH_ENG_CTRL			0x080
50*4882a593Smuzhiyun #define  IPU_PRE_PREF_ENG_CTRL_PREFETCH_EN		(1 << 0)
51*4882a593Smuzhiyun #define  IPU_PRE_PREF_ENG_CTRL_RD_NUM_BYTES(v)		((v & 0x7) << 1)
52*4882a593Smuzhiyun #define  IPU_PRE_PREF_ENG_CTRL_INPUT_ACTIVE_BPP(v)	((v & 0x3) << 4)
53*4882a593Smuzhiyun #define  IPU_PRE_PREF_ENG_CTRL_INPUT_PIXEL_FORMAT(v)	((v & 0x7) << 8)
54*4882a593Smuzhiyun #define  IPU_PRE_PREF_ENG_CTRL_SHIFT_BYPASS		(1 << 11)
55*4882a593Smuzhiyun #define  IPU_PRE_PREF_ENG_CTRL_FIELD_INVERSE		(1 << 12)
56*4882a593Smuzhiyun #define  IPU_PRE_PREF_ENG_CTRL_PARTIAL_UV_SWAP		(1 << 14)
57*4882a593Smuzhiyun #define  IPU_PRE_PREF_ENG_CTRL_TPR_COOR_OFFSET_EN	(1 << 15)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define IPU_PRE_PREFETCH_ENG_INPUT_SIZE			0x0a0
60*4882a593Smuzhiyun #define  IPU_PRE_PREFETCH_ENG_INPUT_SIZE_WIDTH(v)	((v & 0xffff) << 0)
61*4882a593Smuzhiyun #define  IPU_PRE_PREFETCH_ENG_INPUT_SIZE_HEIGHT(v)	((v & 0xffff) << 16)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define IPU_PRE_PREFETCH_ENG_PITCH			0x0d0
64*4882a593Smuzhiyun #define  IPU_PRE_PREFETCH_ENG_PITCH_Y(v)		((v & 0xffff) << 0)
65*4882a593Smuzhiyun #define  IPU_PRE_PREFETCH_ENG_PITCH_UV(v)		((v & 0xffff) << 16)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define IPU_PRE_STORE_ENG_CTRL				0x110
68*4882a593Smuzhiyun #define  IPU_PRE_STORE_ENG_CTRL_STORE_EN		(1 << 0)
69*4882a593Smuzhiyun #define  IPU_PRE_STORE_ENG_CTRL_WR_NUM_BYTES(v)		((v & 0x7) << 1)
70*4882a593Smuzhiyun #define  IPU_PRE_STORE_ENG_CTRL_OUTPUT_ACTIVE_BPP(v)	((v & 0x3) << 4)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define IPU_PRE_STORE_ENG_STATUS			0x120
73*4882a593Smuzhiyun #define  IPU_PRE_STORE_ENG_STATUS_STORE_BLOCK_X_MASK	0xffff
74*4882a593Smuzhiyun #define  IPU_PRE_STORE_ENG_STATUS_STORE_BLOCK_X_SHIFT	0
75*4882a593Smuzhiyun #define  IPU_PRE_STORE_ENG_STATUS_STORE_BLOCK_Y_MASK	0x3fff
76*4882a593Smuzhiyun #define  IPU_PRE_STORE_ENG_STATUS_STORE_BLOCK_Y_SHIFT	16
77*4882a593Smuzhiyun #define  IPU_PRE_STORE_ENG_STATUS_STORE_FIFO_FULL	(1 << 30)
78*4882a593Smuzhiyun #define  IPU_PRE_STORE_ENG_STATUS_STORE_FIELD		(1 << 31)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define IPU_PRE_STORE_ENG_SIZE				0x130
81*4882a593Smuzhiyun #define  IPU_PRE_STORE_ENG_SIZE_INPUT_WIDTH(v)		((v & 0xffff) << 0)
82*4882a593Smuzhiyun #define  IPU_PRE_STORE_ENG_SIZE_INPUT_HEIGHT(v)		((v & 0xffff) << 16)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define IPU_PRE_STORE_ENG_PITCH				0x140
85*4882a593Smuzhiyun #define  IPU_PRE_STORE_ENG_PITCH_OUT_PITCH(v)		((v & 0xffff) << 0)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define IPU_PRE_STORE_ENG_ADDR				0x150
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun struct ipu_pre {
90*4882a593Smuzhiyun 	struct list_head	list;
91*4882a593Smuzhiyun 	struct device		*dev;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	void __iomem		*regs;
94*4882a593Smuzhiyun 	struct clk		*clk_axi;
95*4882a593Smuzhiyun 	struct gen_pool		*iram;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	dma_addr_t		buffer_paddr;
98*4882a593Smuzhiyun 	void			*buffer_virt;
99*4882a593Smuzhiyun 	bool			in_use;
100*4882a593Smuzhiyun 	unsigned int		safe_window_end;
101*4882a593Smuzhiyun 	unsigned int		last_bufaddr;
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun static DEFINE_MUTEX(ipu_pre_list_mutex);
105*4882a593Smuzhiyun static LIST_HEAD(ipu_pre_list);
106*4882a593Smuzhiyun static int available_pres;
107*4882a593Smuzhiyun 
ipu_pre_get_available_count(void)108*4882a593Smuzhiyun int ipu_pre_get_available_count(void)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	return available_pres;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun struct ipu_pre *
ipu_pre_lookup_by_phandle(struct device * dev,const char * name,int index)114*4882a593Smuzhiyun ipu_pre_lookup_by_phandle(struct device *dev, const char *name, int index)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	struct device_node *pre_node = of_parse_phandle(dev->of_node,
117*4882a593Smuzhiyun 							name, index);
118*4882a593Smuzhiyun 	struct ipu_pre *pre;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	mutex_lock(&ipu_pre_list_mutex);
121*4882a593Smuzhiyun 	list_for_each_entry(pre, &ipu_pre_list, list) {
122*4882a593Smuzhiyun 		if (pre_node == pre->dev->of_node) {
123*4882a593Smuzhiyun 			mutex_unlock(&ipu_pre_list_mutex);
124*4882a593Smuzhiyun 			device_link_add(dev, pre->dev,
125*4882a593Smuzhiyun 					DL_FLAG_AUTOREMOVE_CONSUMER);
126*4882a593Smuzhiyun 			of_node_put(pre_node);
127*4882a593Smuzhiyun 			return pre;
128*4882a593Smuzhiyun 		}
129*4882a593Smuzhiyun 	}
130*4882a593Smuzhiyun 	mutex_unlock(&ipu_pre_list_mutex);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	of_node_put(pre_node);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	return NULL;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
ipu_pre_get(struct ipu_pre * pre)137*4882a593Smuzhiyun int ipu_pre_get(struct ipu_pre *pre)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	u32 val;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	if (pre->in_use)
142*4882a593Smuzhiyun 		return -EBUSY;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/* first get the engine out of reset and remove clock gating */
145*4882a593Smuzhiyun 	writel(0, pre->regs + IPU_PRE_CTRL);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* init defaults that should be applied to all streams */
148*4882a593Smuzhiyun 	val = IPU_PRE_CTRL_HANDSHAKE_ABORT_SKIP_EN |
149*4882a593Smuzhiyun 	      IPU_PRE_CTRL_HANDSHAKE_EN |
150*4882a593Smuzhiyun 	      IPU_PRE_CTRL_TPR_REST_SEL |
151*4882a593Smuzhiyun 	      IPU_PRE_CTRL_SDW_UPDATE;
152*4882a593Smuzhiyun 	writel(val, pre->regs + IPU_PRE_CTRL);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	pre->in_use = true;
155*4882a593Smuzhiyun 	return 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
ipu_pre_put(struct ipu_pre * pre)158*4882a593Smuzhiyun void ipu_pre_put(struct ipu_pre *pre)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	writel(IPU_PRE_CTRL_SFTRST, pre->regs + IPU_PRE_CTRL);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	pre->in_use = false;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
ipu_pre_configure(struct ipu_pre * pre,unsigned int width,unsigned int height,unsigned int stride,u32 format,uint64_t modifier,unsigned int bufaddr)165*4882a593Smuzhiyun void ipu_pre_configure(struct ipu_pre *pre, unsigned int width,
166*4882a593Smuzhiyun 		       unsigned int height, unsigned int stride, u32 format,
167*4882a593Smuzhiyun 		       uint64_t modifier, unsigned int bufaddr)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	const struct drm_format_info *info = drm_format_info(format);
170*4882a593Smuzhiyun 	u32 active_bpp = info->cpp[0] >> 1;
171*4882a593Smuzhiyun 	u32 val;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* calculate safe window for ctrl register updates */
174*4882a593Smuzhiyun 	if (modifier == DRM_FORMAT_MOD_LINEAR)
175*4882a593Smuzhiyun 		pre->safe_window_end = height - 2;
176*4882a593Smuzhiyun 	else
177*4882a593Smuzhiyun 		pre->safe_window_end = DIV_ROUND_UP(height, 4) - 1;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	writel(bufaddr, pre->regs + IPU_PRE_CUR_BUF);
180*4882a593Smuzhiyun 	writel(bufaddr, pre->regs + IPU_PRE_NEXT_BUF);
181*4882a593Smuzhiyun 	pre->last_bufaddr = bufaddr;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	val = IPU_PRE_PREF_ENG_CTRL_INPUT_PIXEL_FORMAT(0) |
184*4882a593Smuzhiyun 	      IPU_PRE_PREF_ENG_CTRL_INPUT_ACTIVE_BPP(active_bpp) |
185*4882a593Smuzhiyun 	      IPU_PRE_PREF_ENG_CTRL_RD_NUM_BYTES(4) |
186*4882a593Smuzhiyun 	      IPU_PRE_PREF_ENG_CTRL_SHIFT_BYPASS |
187*4882a593Smuzhiyun 	      IPU_PRE_PREF_ENG_CTRL_PREFETCH_EN;
188*4882a593Smuzhiyun 	writel(val, pre->regs + IPU_PRE_PREFETCH_ENG_CTRL);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	val = IPU_PRE_PREFETCH_ENG_INPUT_SIZE_WIDTH(width) |
191*4882a593Smuzhiyun 	      IPU_PRE_PREFETCH_ENG_INPUT_SIZE_HEIGHT(height);
192*4882a593Smuzhiyun 	writel(val, pre->regs + IPU_PRE_PREFETCH_ENG_INPUT_SIZE);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	val = IPU_PRE_PREFETCH_ENG_PITCH_Y(stride);
195*4882a593Smuzhiyun 	writel(val, pre->regs + IPU_PRE_PREFETCH_ENG_PITCH);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	val = IPU_PRE_STORE_ENG_CTRL_OUTPUT_ACTIVE_BPP(active_bpp) |
198*4882a593Smuzhiyun 	      IPU_PRE_STORE_ENG_CTRL_WR_NUM_BYTES(4) |
199*4882a593Smuzhiyun 	      IPU_PRE_STORE_ENG_CTRL_STORE_EN;
200*4882a593Smuzhiyun 	writel(val, pre->regs + IPU_PRE_STORE_ENG_CTRL);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	val = IPU_PRE_STORE_ENG_SIZE_INPUT_WIDTH(width) |
203*4882a593Smuzhiyun 	      IPU_PRE_STORE_ENG_SIZE_INPUT_HEIGHT(height);
204*4882a593Smuzhiyun 	writel(val, pre->regs + IPU_PRE_STORE_ENG_SIZE);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	val = IPU_PRE_STORE_ENG_PITCH_OUT_PITCH(stride);
207*4882a593Smuzhiyun 	writel(val, pre->regs + IPU_PRE_STORE_ENG_PITCH);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	writel(pre->buffer_paddr, pre->regs + IPU_PRE_STORE_ENG_ADDR);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	val = readl(pre->regs + IPU_PRE_TPR_CTRL);
212*4882a593Smuzhiyun 	val &= ~IPU_PRE_TPR_CTRL_TILE_FORMAT_MASK;
213*4882a593Smuzhiyun 	if (modifier != DRM_FORMAT_MOD_LINEAR) {
214*4882a593Smuzhiyun 		/* only support single buffer formats for now */
215*4882a593Smuzhiyun 		val |= IPU_PRE_TPR_CTRL_TILE_FORMAT_SINGLE_BUF;
216*4882a593Smuzhiyun 		if (modifier == DRM_FORMAT_MOD_VIVANTE_SUPER_TILED)
217*4882a593Smuzhiyun 			val |= IPU_PRE_TPR_CTRL_TILE_FORMAT_SUPER_TILED;
218*4882a593Smuzhiyun 		if (info->cpp[0] == 2)
219*4882a593Smuzhiyun 			val |= IPU_PRE_TPR_CTRL_TILE_FORMAT_16_BIT;
220*4882a593Smuzhiyun 	}
221*4882a593Smuzhiyun 	writel(val, pre->regs + IPU_PRE_TPR_CTRL);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	val = readl(pre->regs + IPU_PRE_CTRL);
224*4882a593Smuzhiyun 	val |= IPU_PRE_CTRL_EN_REPEAT | IPU_PRE_CTRL_ENABLE |
225*4882a593Smuzhiyun 	       IPU_PRE_CTRL_SDW_UPDATE;
226*4882a593Smuzhiyun 	if (modifier == DRM_FORMAT_MOD_LINEAR)
227*4882a593Smuzhiyun 		val &= ~IPU_PRE_CTRL_BLOCK_EN;
228*4882a593Smuzhiyun 	else
229*4882a593Smuzhiyun 		val |= IPU_PRE_CTRL_BLOCK_EN;
230*4882a593Smuzhiyun 	writel(val, pre->regs + IPU_PRE_CTRL);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
ipu_pre_update(struct ipu_pre * pre,unsigned int bufaddr)233*4882a593Smuzhiyun void ipu_pre_update(struct ipu_pre *pre, unsigned int bufaddr)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	unsigned long timeout = jiffies + msecs_to_jiffies(5);
236*4882a593Smuzhiyun 	unsigned short current_yblock;
237*4882a593Smuzhiyun 	u32 val;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	if (bufaddr == pre->last_bufaddr)
240*4882a593Smuzhiyun 		return;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	writel(bufaddr, pre->regs + IPU_PRE_NEXT_BUF);
243*4882a593Smuzhiyun 	pre->last_bufaddr = bufaddr;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	do {
246*4882a593Smuzhiyun 		if (time_after(jiffies, timeout)) {
247*4882a593Smuzhiyun 			dev_warn(pre->dev, "timeout waiting for PRE safe window\n");
248*4882a593Smuzhiyun 			return;
249*4882a593Smuzhiyun 		}
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 		val = readl(pre->regs + IPU_PRE_STORE_ENG_STATUS);
252*4882a593Smuzhiyun 		current_yblock =
253*4882a593Smuzhiyun 			(val >> IPU_PRE_STORE_ENG_STATUS_STORE_BLOCK_Y_SHIFT) &
254*4882a593Smuzhiyun 			IPU_PRE_STORE_ENG_STATUS_STORE_BLOCK_Y_MASK;
255*4882a593Smuzhiyun 	} while (current_yblock == 0 || current_yblock >= pre->safe_window_end);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	writel(IPU_PRE_CTRL_SDW_UPDATE, pre->regs + IPU_PRE_CTRL_SET);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
ipu_pre_update_pending(struct ipu_pre * pre)260*4882a593Smuzhiyun bool ipu_pre_update_pending(struct ipu_pre *pre)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	return !!(readl_relaxed(pre->regs + IPU_PRE_CTRL) &
263*4882a593Smuzhiyun 		  IPU_PRE_CTRL_SDW_UPDATE);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
ipu_pre_get_baddr(struct ipu_pre * pre)266*4882a593Smuzhiyun u32 ipu_pre_get_baddr(struct ipu_pre *pre)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	return (u32)pre->buffer_paddr;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
ipu_pre_probe(struct platform_device * pdev)271*4882a593Smuzhiyun static int ipu_pre_probe(struct platform_device *pdev)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
274*4882a593Smuzhiyun 	struct resource *res;
275*4882a593Smuzhiyun 	struct ipu_pre *pre;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	pre = devm_kzalloc(dev, sizeof(*pre), GFP_KERNEL);
278*4882a593Smuzhiyun 	if (!pre)
279*4882a593Smuzhiyun 		return -ENOMEM;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
282*4882a593Smuzhiyun 	pre->regs = devm_ioremap_resource(&pdev->dev, res);
283*4882a593Smuzhiyun 	if (IS_ERR(pre->regs))
284*4882a593Smuzhiyun 		return PTR_ERR(pre->regs);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	pre->clk_axi = devm_clk_get(dev, "axi");
287*4882a593Smuzhiyun 	if (IS_ERR(pre->clk_axi))
288*4882a593Smuzhiyun 		return PTR_ERR(pre->clk_axi);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	pre->iram = of_gen_pool_get(dev->of_node, "fsl,iram", 0);
291*4882a593Smuzhiyun 	if (!pre->iram)
292*4882a593Smuzhiyun 		return -EPROBE_DEFER;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	/*
295*4882a593Smuzhiyun 	 * Allocate IRAM buffer with maximum size. This could be made dynamic,
296*4882a593Smuzhiyun 	 * but as there is no other user of this IRAM region and we can fit all
297*4882a593Smuzhiyun 	 * max sized buffers into it, there is no need yet.
298*4882a593Smuzhiyun 	 */
299*4882a593Smuzhiyun 	pre->buffer_virt = gen_pool_dma_alloc(pre->iram, IPU_PRE_MAX_WIDTH *
300*4882a593Smuzhiyun 					      IPU_PRE_NUM_SCANLINES * 4,
301*4882a593Smuzhiyun 					      &pre->buffer_paddr);
302*4882a593Smuzhiyun 	if (!pre->buffer_virt)
303*4882a593Smuzhiyun 		return -ENOMEM;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	clk_prepare_enable(pre->clk_axi);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	pre->dev = dev;
308*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pre);
309*4882a593Smuzhiyun 	mutex_lock(&ipu_pre_list_mutex);
310*4882a593Smuzhiyun 	list_add(&pre->list, &ipu_pre_list);
311*4882a593Smuzhiyun 	available_pres++;
312*4882a593Smuzhiyun 	mutex_unlock(&ipu_pre_list_mutex);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
ipu_pre_remove(struct platform_device * pdev)317*4882a593Smuzhiyun static int ipu_pre_remove(struct platform_device *pdev)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	struct ipu_pre *pre = platform_get_drvdata(pdev);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	mutex_lock(&ipu_pre_list_mutex);
322*4882a593Smuzhiyun 	list_del(&pre->list);
323*4882a593Smuzhiyun 	available_pres--;
324*4882a593Smuzhiyun 	mutex_unlock(&ipu_pre_list_mutex);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	clk_disable_unprepare(pre->clk_axi);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	if (pre->buffer_virt)
329*4882a593Smuzhiyun 		gen_pool_free(pre->iram, (unsigned long)pre->buffer_virt,
330*4882a593Smuzhiyun 			      IPU_PRE_MAX_WIDTH * IPU_PRE_NUM_SCANLINES * 4);
331*4882a593Smuzhiyun 	return 0;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun static const struct of_device_id ipu_pre_dt_ids[] = {
335*4882a593Smuzhiyun 	{ .compatible = "fsl,imx6qp-pre", },
336*4882a593Smuzhiyun 	{ /* sentinel */ },
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun struct platform_driver ipu_pre_drv = {
340*4882a593Smuzhiyun 	.probe		= ipu_pre_probe,
341*4882a593Smuzhiyun 	.remove		= ipu_pre_remove,
342*4882a593Smuzhiyun 	.driver		= {
343*4882a593Smuzhiyun 		.name	= "imx-ipu-pre",
344*4882a593Smuzhiyun 		.of_match_table = ipu_pre_dt_ids,
345*4882a593Smuzhiyun 	},
346*4882a593Smuzhiyun };
347