xref: /OK3568_Linux_fs/kernel/drivers/gpu/ipu-v3/ipu-image-convert.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2012-2016 Mentor Graphics Inc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Queued image conversion support, with tiling and rotation.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/interrupt.h>
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun #include <video/imx-ipu-image-convert.h>
11*4882a593Smuzhiyun #include "ipu-prv.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * The IC Resizer has a restriction that the output frame from the
15*4882a593Smuzhiyun  * resizer must be 1024 or less in both width (pixels) and height
16*4882a593Smuzhiyun  * (lines).
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  * The image converter attempts to split up a conversion when
19*4882a593Smuzhiyun  * the desired output (converted) frame resolution exceeds the
20*4882a593Smuzhiyun  * IC resizer limit of 1024 in either dimension.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * If either dimension of the output frame exceeds the limit, the
23*4882a593Smuzhiyun  * dimension is split into 1, 2, or 4 equal stripes, for a maximum
24*4882a593Smuzhiyun  * of 4*4 or 16 tiles. A conversion is then carried out for each
25*4882a593Smuzhiyun  * tile (but taking care to pass the full frame stride length to
26*4882a593Smuzhiyun  * the DMA channel's parameter memory!). IDMA double-buffering is used
27*4882a593Smuzhiyun  * to convert each tile back-to-back when possible (see note below
28*4882a593Smuzhiyun  * when double_buffering boolean is set).
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  * Note that the input frame must be split up into the same number
31*4882a593Smuzhiyun  * of tiles as the output frame:
32*4882a593Smuzhiyun  *
33*4882a593Smuzhiyun  *                       +---------+-----+
34*4882a593Smuzhiyun  *   +-----+---+         |  A      | B   |
35*4882a593Smuzhiyun  *   | A   | B |         |         |     |
36*4882a593Smuzhiyun  *   +-----+---+   -->   +---------+-----+
37*4882a593Smuzhiyun  *   | C   | D |         |  C      | D   |
38*4882a593Smuzhiyun  *   +-----+---+         |         |     |
39*4882a593Smuzhiyun  *                       +---------+-----+
40*4882a593Smuzhiyun  *
41*4882a593Smuzhiyun  * Clockwise 90° rotations are handled by first rescaling into a
42*4882a593Smuzhiyun  * reusable temporary tile buffer and then rotating with the 8x8
43*4882a593Smuzhiyun  * block rotator, writing to the correct destination:
44*4882a593Smuzhiyun  *
45*4882a593Smuzhiyun  *                                         +-----+-----+
46*4882a593Smuzhiyun  *                                         |     |     |
47*4882a593Smuzhiyun  *   +-----+---+         +---------+       | C   | A   |
48*4882a593Smuzhiyun  *   | A   | B |         | A,B, |  |       |     |     |
49*4882a593Smuzhiyun  *   +-----+---+   -->   | C,D  |  |  -->  |     |     |
50*4882a593Smuzhiyun  *   | C   | D |         +---------+       +-----+-----+
51*4882a593Smuzhiyun  *   +-----+---+                           | D   | B   |
52*4882a593Smuzhiyun  *                                         |     |     |
53*4882a593Smuzhiyun  *                                         +-----+-----+
54*4882a593Smuzhiyun  *
55*4882a593Smuzhiyun  * If the 8x8 block rotator is used, horizontal or vertical flipping
56*4882a593Smuzhiyun  * is done during the rotation step, otherwise flipping is done
57*4882a593Smuzhiyun  * during the scaling step.
58*4882a593Smuzhiyun  * With rotation or flipping, tile order changes between input and
59*4882a593Smuzhiyun  * output image. Tiles are numbered row major from top left to bottom
60*4882a593Smuzhiyun  * right for both input and output image.
61*4882a593Smuzhiyun  */
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define MAX_STRIPES_W    4
64*4882a593Smuzhiyun #define MAX_STRIPES_H    4
65*4882a593Smuzhiyun #define MAX_TILES (MAX_STRIPES_W * MAX_STRIPES_H)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define MIN_W     16
68*4882a593Smuzhiyun #define MIN_H     8
69*4882a593Smuzhiyun #define MAX_W     4096
70*4882a593Smuzhiyun #define MAX_H     4096
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun enum ipu_image_convert_type {
73*4882a593Smuzhiyun 	IMAGE_CONVERT_IN = 0,
74*4882a593Smuzhiyun 	IMAGE_CONVERT_OUT,
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun struct ipu_image_convert_dma_buf {
78*4882a593Smuzhiyun 	void          *virt;
79*4882a593Smuzhiyun 	dma_addr_t    phys;
80*4882a593Smuzhiyun 	unsigned long len;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun struct ipu_image_convert_dma_chan {
84*4882a593Smuzhiyun 	int in;
85*4882a593Smuzhiyun 	int out;
86*4882a593Smuzhiyun 	int rot_in;
87*4882a593Smuzhiyun 	int rot_out;
88*4882a593Smuzhiyun 	int vdi_in_p;
89*4882a593Smuzhiyun 	int vdi_in;
90*4882a593Smuzhiyun 	int vdi_in_n;
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* dimensions of one tile */
94*4882a593Smuzhiyun struct ipu_image_tile {
95*4882a593Smuzhiyun 	u32 width;
96*4882a593Smuzhiyun 	u32 height;
97*4882a593Smuzhiyun 	u32 left;
98*4882a593Smuzhiyun 	u32 top;
99*4882a593Smuzhiyun 	/* size and strides are in bytes */
100*4882a593Smuzhiyun 	u32 size;
101*4882a593Smuzhiyun 	u32 stride;
102*4882a593Smuzhiyun 	u32 rot_stride;
103*4882a593Smuzhiyun 	/* start Y or packed offset of this tile */
104*4882a593Smuzhiyun 	u32 offset;
105*4882a593Smuzhiyun 	/* offset from start to tile in U plane, for planar formats */
106*4882a593Smuzhiyun 	u32 u_off;
107*4882a593Smuzhiyun 	/* offset from start to tile in V plane, for planar formats */
108*4882a593Smuzhiyun 	u32 v_off;
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun struct ipu_image_convert_image {
112*4882a593Smuzhiyun 	struct ipu_image base;
113*4882a593Smuzhiyun 	enum ipu_image_convert_type type;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	const struct ipu_image_pixfmt *fmt;
116*4882a593Smuzhiyun 	unsigned int stride;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* # of rows (horizontal stripes) if dest height is > 1024 */
119*4882a593Smuzhiyun 	unsigned int num_rows;
120*4882a593Smuzhiyun 	/* # of columns (vertical stripes) if dest width is > 1024 */
121*4882a593Smuzhiyun 	unsigned int num_cols;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	struct ipu_image_tile tile[MAX_TILES];
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun struct ipu_image_pixfmt {
127*4882a593Smuzhiyun 	u32	fourcc;        /* V4L2 fourcc */
128*4882a593Smuzhiyun 	int     bpp;           /* total bpp */
129*4882a593Smuzhiyun 	int     uv_width_dec;  /* decimation in width for U/V planes */
130*4882a593Smuzhiyun 	int     uv_height_dec; /* decimation in height for U/V planes */
131*4882a593Smuzhiyun 	bool    planar;        /* planar format */
132*4882a593Smuzhiyun 	bool    uv_swapped;    /* U and V planes are swapped */
133*4882a593Smuzhiyun 	bool    uv_packed;     /* partial planar (U and V in same plane) */
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun struct ipu_image_convert_ctx;
137*4882a593Smuzhiyun struct ipu_image_convert_chan;
138*4882a593Smuzhiyun struct ipu_image_convert_priv;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun enum eof_irq_mask {
141*4882a593Smuzhiyun 	EOF_IRQ_IN      = BIT(0),
142*4882a593Smuzhiyun 	EOF_IRQ_ROT_IN  = BIT(1),
143*4882a593Smuzhiyun 	EOF_IRQ_OUT     = BIT(2),
144*4882a593Smuzhiyun 	EOF_IRQ_ROT_OUT = BIT(3),
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define EOF_IRQ_COMPLETE (EOF_IRQ_IN | EOF_IRQ_OUT)
148*4882a593Smuzhiyun #define EOF_IRQ_ROT_COMPLETE (EOF_IRQ_IN | EOF_IRQ_OUT |	\
149*4882a593Smuzhiyun 			      EOF_IRQ_ROT_IN | EOF_IRQ_ROT_OUT)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun struct ipu_image_convert_ctx {
152*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	ipu_image_convert_cb_t complete;
155*4882a593Smuzhiyun 	void *complete_context;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* Source/destination image data and rotation mode */
158*4882a593Smuzhiyun 	struct ipu_image_convert_image in;
159*4882a593Smuzhiyun 	struct ipu_image_convert_image out;
160*4882a593Smuzhiyun 	struct ipu_ic_csc csc;
161*4882a593Smuzhiyun 	enum ipu_rotate_mode rot_mode;
162*4882a593Smuzhiyun 	u32 downsize_coeff_h;
163*4882a593Smuzhiyun 	u32 downsize_coeff_v;
164*4882a593Smuzhiyun 	u32 image_resize_coeff_h;
165*4882a593Smuzhiyun 	u32 image_resize_coeff_v;
166*4882a593Smuzhiyun 	u32 resize_coeffs_h[MAX_STRIPES_W];
167*4882a593Smuzhiyun 	u32 resize_coeffs_v[MAX_STRIPES_H];
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	/* intermediate buffer for rotation */
170*4882a593Smuzhiyun 	struct ipu_image_convert_dma_buf rot_intermediate[2];
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/* current buffer number for double buffering */
173*4882a593Smuzhiyun 	int cur_buf_num;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	bool aborting;
176*4882a593Smuzhiyun 	struct completion aborted;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	/* can we use double-buffering for this conversion operation? */
179*4882a593Smuzhiyun 	bool double_buffering;
180*4882a593Smuzhiyun 	/* num_rows * num_cols */
181*4882a593Smuzhiyun 	unsigned int num_tiles;
182*4882a593Smuzhiyun 	/* next tile to process */
183*4882a593Smuzhiyun 	unsigned int next_tile;
184*4882a593Smuzhiyun 	/* where to place converted tile in dest image */
185*4882a593Smuzhiyun 	unsigned int out_tile_map[MAX_TILES];
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* mask of completed EOF irqs at every tile conversion */
188*4882a593Smuzhiyun 	enum eof_irq_mask eof_mask;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	struct list_head list;
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun struct ipu_image_convert_chan {
194*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	enum ipu_ic_task ic_task;
197*4882a593Smuzhiyun 	const struct ipu_image_convert_dma_chan *dma_ch;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	struct ipu_ic *ic;
200*4882a593Smuzhiyun 	struct ipuv3_channel *in_chan;
201*4882a593Smuzhiyun 	struct ipuv3_channel *out_chan;
202*4882a593Smuzhiyun 	struct ipuv3_channel *rotation_in_chan;
203*4882a593Smuzhiyun 	struct ipuv3_channel *rotation_out_chan;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* the IPU end-of-frame irqs */
206*4882a593Smuzhiyun 	int in_eof_irq;
207*4882a593Smuzhiyun 	int rot_in_eof_irq;
208*4882a593Smuzhiyun 	int out_eof_irq;
209*4882a593Smuzhiyun 	int rot_out_eof_irq;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	spinlock_t irqlock;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/* list of convert contexts */
214*4882a593Smuzhiyun 	struct list_head ctx_list;
215*4882a593Smuzhiyun 	/* queue of conversion runs */
216*4882a593Smuzhiyun 	struct list_head pending_q;
217*4882a593Smuzhiyun 	/* queue of completed runs */
218*4882a593Smuzhiyun 	struct list_head done_q;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/* the current conversion run */
221*4882a593Smuzhiyun 	struct ipu_image_convert_run *current_run;
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun struct ipu_image_convert_priv {
225*4882a593Smuzhiyun 	struct ipu_image_convert_chan chan[IC_NUM_TASKS];
226*4882a593Smuzhiyun 	struct ipu_soc *ipu;
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun static const struct ipu_image_convert_dma_chan
230*4882a593Smuzhiyun image_convert_dma_chan[IC_NUM_TASKS] = {
231*4882a593Smuzhiyun 	[IC_TASK_VIEWFINDER] = {
232*4882a593Smuzhiyun 		.in = IPUV3_CHANNEL_MEM_IC_PRP_VF,
233*4882a593Smuzhiyun 		.out = IPUV3_CHANNEL_IC_PRP_VF_MEM,
234*4882a593Smuzhiyun 		.rot_in = IPUV3_CHANNEL_MEM_ROT_VF,
235*4882a593Smuzhiyun 		.rot_out = IPUV3_CHANNEL_ROT_VF_MEM,
236*4882a593Smuzhiyun 		.vdi_in_p = IPUV3_CHANNEL_MEM_VDI_PREV,
237*4882a593Smuzhiyun 		.vdi_in = IPUV3_CHANNEL_MEM_VDI_CUR,
238*4882a593Smuzhiyun 		.vdi_in_n = IPUV3_CHANNEL_MEM_VDI_NEXT,
239*4882a593Smuzhiyun 	},
240*4882a593Smuzhiyun 	[IC_TASK_POST_PROCESSOR] = {
241*4882a593Smuzhiyun 		.in = IPUV3_CHANNEL_MEM_IC_PP,
242*4882a593Smuzhiyun 		.out = IPUV3_CHANNEL_IC_PP_MEM,
243*4882a593Smuzhiyun 		.rot_in = IPUV3_CHANNEL_MEM_ROT_PP,
244*4882a593Smuzhiyun 		.rot_out = IPUV3_CHANNEL_ROT_PP_MEM,
245*4882a593Smuzhiyun 	},
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun static const struct ipu_image_pixfmt image_convert_formats[] = {
249*4882a593Smuzhiyun 	{
250*4882a593Smuzhiyun 		.fourcc	= V4L2_PIX_FMT_RGB565,
251*4882a593Smuzhiyun 		.bpp    = 16,
252*4882a593Smuzhiyun 	}, {
253*4882a593Smuzhiyun 		.fourcc	= V4L2_PIX_FMT_RGB24,
254*4882a593Smuzhiyun 		.bpp    = 24,
255*4882a593Smuzhiyun 	}, {
256*4882a593Smuzhiyun 		.fourcc	= V4L2_PIX_FMT_BGR24,
257*4882a593Smuzhiyun 		.bpp    = 24,
258*4882a593Smuzhiyun 	}, {
259*4882a593Smuzhiyun 		.fourcc	= V4L2_PIX_FMT_RGB32,
260*4882a593Smuzhiyun 		.bpp    = 32,
261*4882a593Smuzhiyun 	}, {
262*4882a593Smuzhiyun 		.fourcc	= V4L2_PIX_FMT_BGR32,
263*4882a593Smuzhiyun 		.bpp    = 32,
264*4882a593Smuzhiyun 	}, {
265*4882a593Smuzhiyun 		.fourcc	= V4L2_PIX_FMT_XRGB32,
266*4882a593Smuzhiyun 		.bpp    = 32,
267*4882a593Smuzhiyun 	}, {
268*4882a593Smuzhiyun 		.fourcc	= V4L2_PIX_FMT_XBGR32,
269*4882a593Smuzhiyun 		.bpp    = 32,
270*4882a593Smuzhiyun 	}, {
271*4882a593Smuzhiyun 		.fourcc	= V4L2_PIX_FMT_BGRX32,
272*4882a593Smuzhiyun 		.bpp    = 32,
273*4882a593Smuzhiyun 	}, {
274*4882a593Smuzhiyun 		.fourcc	= V4L2_PIX_FMT_RGBX32,
275*4882a593Smuzhiyun 		.bpp    = 32,
276*4882a593Smuzhiyun 	}, {
277*4882a593Smuzhiyun 		.fourcc	= V4L2_PIX_FMT_YUYV,
278*4882a593Smuzhiyun 		.bpp    = 16,
279*4882a593Smuzhiyun 		.uv_width_dec = 2,
280*4882a593Smuzhiyun 		.uv_height_dec = 1,
281*4882a593Smuzhiyun 	}, {
282*4882a593Smuzhiyun 		.fourcc	= V4L2_PIX_FMT_UYVY,
283*4882a593Smuzhiyun 		.bpp    = 16,
284*4882a593Smuzhiyun 		.uv_width_dec = 2,
285*4882a593Smuzhiyun 		.uv_height_dec = 1,
286*4882a593Smuzhiyun 	}, {
287*4882a593Smuzhiyun 		.fourcc	= V4L2_PIX_FMT_YUV420,
288*4882a593Smuzhiyun 		.bpp    = 12,
289*4882a593Smuzhiyun 		.planar = true,
290*4882a593Smuzhiyun 		.uv_width_dec = 2,
291*4882a593Smuzhiyun 		.uv_height_dec = 2,
292*4882a593Smuzhiyun 	}, {
293*4882a593Smuzhiyun 		.fourcc	= V4L2_PIX_FMT_YVU420,
294*4882a593Smuzhiyun 		.bpp    = 12,
295*4882a593Smuzhiyun 		.planar = true,
296*4882a593Smuzhiyun 		.uv_width_dec = 2,
297*4882a593Smuzhiyun 		.uv_height_dec = 2,
298*4882a593Smuzhiyun 		.uv_swapped = true,
299*4882a593Smuzhiyun 	}, {
300*4882a593Smuzhiyun 		.fourcc = V4L2_PIX_FMT_NV12,
301*4882a593Smuzhiyun 		.bpp    = 12,
302*4882a593Smuzhiyun 		.planar = true,
303*4882a593Smuzhiyun 		.uv_width_dec = 2,
304*4882a593Smuzhiyun 		.uv_height_dec = 2,
305*4882a593Smuzhiyun 		.uv_packed = true,
306*4882a593Smuzhiyun 	}, {
307*4882a593Smuzhiyun 		.fourcc = V4L2_PIX_FMT_YUV422P,
308*4882a593Smuzhiyun 		.bpp    = 16,
309*4882a593Smuzhiyun 		.planar = true,
310*4882a593Smuzhiyun 		.uv_width_dec = 2,
311*4882a593Smuzhiyun 		.uv_height_dec = 1,
312*4882a593Smuzhiyun 	}, {
313*4882a593Smuzhiyun 		.fourcc = V4L2_PIX_FMT_NV16,
314*4882a593Smuzhiyun 		.bpp    = 16,
315*4882a593Smuzhiyun 		.planar = true,
316*4882a593Smuzhiyun 		.uv_width_dec = 2,
317*4882a593Smuzhiyun 		.uv_height_dec = 1,
318*4882a593Smuzhiyun 		.uv_packed = true,
319*4882a593Smuzhiyun 	},
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
get_format(u32 fourcc)322*4882a593Smuzhiyun static const struct ipu_image_pixfmt *get_format(u32 fourcc)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	const struct ipu_image_pixfmt *ret = NULL;
325*4882a593Smuzhiyun 	unsigned int i;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(image_convert_formats); i++) {
328*4882a593Smuzhiyun 		if (image_convert_formats[i].fourcc == fourcc) {
329*4882a593Smuzhiyun 			ret = &image_convert_formats[i];
330*4882a593Smuzhiyun 			break;
331*4882a593Smuzhiyun 		}
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	return ret;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
dump_format(struct ipu_image_convert_ctx * ctx,struct ipu_image_convert_image * ic_image)337*4882a593Smuzhiyun static void dump_format(struct ipu_image_convert_ctx *ctx,
338*4882a593Smuzhiyun 			struct ipu_image_convert_image *ic_image)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan = ctx->chan;
341*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv = chan->priv;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	dev_dbg(priv->ipu->dev,
344*4882a593Smuzhiyun 		"task %u: ctx %p: %s format: %dx%d (%dx%d tiles), %c%c%c%c\n",
345*4882a593Smuzhiyun 		chan->ic_task, ctx,
346*4882a593Smuzhiyun 		ic_image->type == IMAGE_CONVERT_OUT ? "Output" : "Input",
347*4882a593Smuzhiyun 		ic_image->base.pix.width, ic_image->base.pix.height,
348*4882a593Smuzhiyun 		ic_image->num_cols, ic_image->num_rows,
349*4882a593Smuzhiyun 		ic_image->fmt->fourcc & 0xff,
350*4882a593Smuzhiyun 		(ic_image->fmt->fourcc >> 8) & 0xff,
351*4882a593Smuzhiyun 		(ic_image->fmt->fourcc >> 16) & 0xff,
352*4882a593Smuzhiyun 		(ic_image->fmt->fourcc >> 24) & 0xff);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
ipu_image_convert_enum_format(int index,u32 * fourcc)355*4882a593Smuzhiyun int ipu_image_convert_enum_format(int index, u32 *fourcc)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	const struct ipu_image_pixfmt *fmt;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	if (index >= (int)ARRAY_SIZE(image_convert_formats))
360*4882a593Smuzhiyun 		return -EINVAL;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	/* Format found */
363*4882a593Smuzhiyun 	fmt = &image_convert_formats[index];
364*4882a593Smuzhiyun 	*fourcc = fmt->fourcc;
365*4882a593Smuzhiyun 	return 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_image_convert_enum_format);
368*4882a593Smuzhiyun 
free_dma_buf(struct ipu_image_convert_priv * priv,struct ipu_image_convert_dma_buf * buf)369*4882a593Smuzhiyun static void free_dma_buf(struct ipu_image_convert_priv *priv,
370*4882a593Smuzhiyun 			 struct ipu_image_convert_dma_buf *buf)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	if (buf->virt)
373*4882a593Smuzhiyun 		dma_free_coherent(priv->ipu->dev,
374*4882a593Smuzhiyun 				  buf->len, buf->virt, buf->phys);
375*4882a593Smuzhiyun 	buf->virt = NULL;
376*4882a593Smuzhiyun 	buf->phys = 0;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
alloc_dma_buf(struct ipu_image_convert_priv * priv,struct ipu_image_convert_dma_buf * buf,int size)379*4882a593Smuzhiyun static int alloc_dma_buf(struct ipu_image_convert_priv *priv,
380*4882a593Smuzhiyun 			 struct ipu_image_convert_dma_buf *buf,
381*4882a593Smuzhiyun 			 int size)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	buf->len = PAGE_ALIGN(size);
384*4882a593Smuzhiyun 	buf->virt = dma_alloc_coherent(priv->ipu->dev, buf->len, &buf->phys,
385*4882a593Smuzhiyun 				       GFP_DMA | GFP_KERNEL);
386*4882a593Smuzhiyun 	if (!buf->virt) {
387*4882a593Smuzhiyun 		dev_err(priv->ipu->dev, "failed to alloc dma buffer\n");
388*4882a593Smuzhiyun 		return -ENOMEM;
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	return 0;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun 
num_stripes(int dim)394*4882a593Smuzhiyun static inline int num_stripes(int dim)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	return (dim - 1) / 1024 + 1;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun /*
400*4882a593Smuzhiyun  * Calculate downsizing coefficients, which are the same for all tiles,
401*4882a593Smuzhiyun  * and initial bilinear resizing coefficients, which are used to find the
402*4882a593Smuzhiyun  * best seam positions.
403*4882a593Smuzhiyun  * Also determine the number of tiles necessary to guarantee that no tile
404*4882a593Smuzhiyun  * is larger than 1024 pixels in either dimension at the output and between
405*4882a593Smuzhiyun  * IC downsizing and main processing sections.
406*4882a593Smuzhiyun  */
calc_image_resize_coefficients(struct ipu_image_convert_ctx * ctx,struct ipu_image * in,struct ipu_image * out)407*4882a593Smuzhiyun static int calc_image_resize_coefficients(struct ipu_image_convert_ctx *ctx,
408*4882a593Smuzhiyun 					  struct ipu_image *in,
409*4882a593Smuzhiyun 					  struct ipu_image *out)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	u32 downsized_width = in->rect.width;
412*4882a593Smuzhiyun 	u32 downsized_height = in->rect.height;
413*4882a593Smuzhiyun 	u32 downsize_coeff_v = 0;
414*4882a593Smuzhiyun 	u32 downsize_coeff_h = 0;
415*4882a593Smuzhiyun 	u32 resized_width = out->rect.width;
416*4882a593Smuzhiyun 	u32 resized_height = out->rect.height;
417*4882a593Smuzhiyun 	u32 resize_coeff_h;
418*4882a593Smuzhiyun 	u32 resize_coeff_v;
419*4882a593Smuzhiyun 	u32 cols;
420*4882a593Smuzhiyun 	u32 rows;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	if (ipu_rot_mode_is_irt(ctx->rot_mode)) {
423*4882a593Smuzhiyun 		resized_width = out->rect.height;
424*4882a593Smuzhiyun 		resized_height = out->rect.width;
425*4882a593Smuzhiyun 	}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	/* Do not let invalid input lead to an endless loop below */
428*4882a593Smuzhiyun 	if (WARN_ON(resized_width == 0 || resized_height == 0))
429*4882a593Smuzhiyun 		return -EINVAL;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	while (downsized_width >= resized_width * 2) {
432*4882a593Smuzhiyun 		downsized_width >>= 1;
433*4882a593Smuzhiyun 		downsize_coeff_h++;
434*4882a593Smuzhiyun 	}
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	while (downsized_height >= resized_height * 2) {
437*4882a593Smuzhiyun 		downsized_height >>= 1;
438*4882a593Smuzhiyun 		downsize_coeff_v++;
439*4882a593Smuzhiyun 	}
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	/*
442*4882a593Smuzhiyun 	 * Calculate the bilinear resizing coefficients that could be used if
443*4882a593Smuzhiyun 	 * we were converting with a single tile. The bottom right output pixel
444*4882a593Smuzhiyun 	 * should sample as close as possible to the bottom right input pixel
445*4882a593Smuzhiyun 	 * out of the decimator, but not overshoot it:
446*4882a593Smuzhiyun 	 */
447*4882a593Smuzhiyun 	resize_coeff_h = 8192 * (downsized_width - 1) / (resized_width - 1);
448*4882a593Smuzhiyun 	resize_coeff_v = 8192 * (downsized_height - 1) / (resized_height - 1);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	/*
451*4882a593Smuzhiyun 	 * Both the output of the IC downsizing section before being passed to
452*4882a593Smuzhiyun 	 * the IC main processing section and the final output of the IC main
453*4882a593Smuzhiyun 	 * processing section must be <= 1024 pixels in both dimensions.
454*4882a593Smuzhiyun 	 */
455*4882a593Smuzhiyun 	cols = num_stripes(max_t(u32, downsized_width, resized_width));
456*4882a593Smuzhiyun 	rows = num_stripes(max_t(u32, downsized_height, resized_height));
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	dev_dbg(ctx->chan->priv->ipu->dev,
459*4882a593Smuzhiyun 		"%s: hscale: >>%u, *8192/%u vscale: >>%u, *8192/%u, %ux%u tiles\n",
460*4882a593Smuzhiyun 		__func__, downsize_coeff_h, resize_coeff_h, downsize_coeff_v,
461*4882a593Smuzhiyun 		resize_coeff_v, cols, rows);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	if (downsize_coeff_h > 2 || downsize_coeff_v  > 2 ||
464*4882a593Smuzhiyun 	    resize_coeff_h > 0x3fff || resize_coeff_v > 0x3fff)
465*4882a593Smuzhiyun 		return -EINVAL;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	ctx->downsize_coeff_h = downsize_coeff_h;
468*4882a593Smuzhiyun 	ctx->downsize_coeff_v = downsize_coeff_v;
469*4882a593Smuzhiyun 	ctx->image_resize_coeff_h = resize_coeff_h;
470*4882a593Smuzhiyun 	ctx->image_resize_coeff_v = resize_coeff_v;
471*4882a593Smuzhiyun 	ctx->in.num_cols = cols;
472*4882a593Smuzhiyun 	ctx->in.num_rows = rows;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	return 0;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun #define round_closest(x, y) round_down((x) + (y)/2, (y))
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun /*
480*4882a593Smuzhiyun  * Find the best aligned seam position for the given column / row index.
481*4882a593Smuzhiyun  * Rotation and image offsets are out of scope.
482*4882a593Smuzhiyun  *
483*4882a593Smuzhiyun  * @index: column / row index, used to calculate valid interval
484*4882a593Smuzhiyun  * @in_edge: input right / bottom edge
485*4882a593Smuzhiyun  * @out_edge: output right / bottom edge
486*4882a593Smuzhiyun  * @in_align: input alignment, either horizontal 8-byte line start address
487*4882a593Smuzhiyun  *            alignment, or pixel alignment due to image format
488*4882a593Smuzhiyun  * @out_align: output alignment, either horizontal 8-byte line start address
489*4882a593Smuzhiyun  *             alignment, or pixel alignment due to image format or rotator
490*4882a593Smuzhiyun  *             block size
491*4882a593Smuzhiyun  * @in_burst: horizontal input burst size in case of horizontal flip
492*4882a593Smuzhiyun  * @out_burst: horizontal output burst size or rotator block size
493*4882a593Smuzhiyun  * @downsize_coeff: downsizing section coefficient
494*4882a593Smuzhiyun  * @resize_coeff: main processing section resizing coefficient
495*4882a593Smuzhiyun  * @_in_seam: aligned input seam position return value
496*4882a593Smuzhiyun  * @_out_seam: aligned output seam position return value
497*4882a593Smuzhiyun  */
find_best_seam(struct ipu_image_convert_ctx * ctx,unsigned int index,unsigned int in_edge,unsigned int out_edge,unsigned int in_align,unsigned int out_align,unsigned int in_burst,unsigned int out_burst,unsigned int downsize_coeff,unsigned int resize_coeff,u32 * _in_seam,u32 * _out_seam)498*4882a593Smuzhiyun static void find_best_seam(struct ipu_image_convert_ctx *ctx,
499*4882a593Smuzhiyun 			   unsigned int index,
500*4882a593Smuzhiyun 			   unsigned int in_edge,
501*4882a593Smuzhiyun 			   unsigned int out_edge,
502*4882a593Smuzhiyun 			   unsigned int in_align,
503*4882a593Smuzhiyun 			   unsigned int out_align,
504*4882a593Smuzhiyun 			   unsigned int in_burst,
505*4882a593Smuzhiyun 			   unsigned int out_burst,
506*4882a593Smuzhiyun 			   unsigned int downsize_coeff,
507*4882a593Smuzhiyun 			   unsigned int resize_coeff,
508*4882a593Smuzhiyun 			   u32 *_in_seam,
509*4882a593Smuzhiyun 			   u32 *_out_seam)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun 	struct device *dev = ctx->chan->priv->ipu->dev;
512*4882a593Smuzhiyun 	unsigned int out_pos;
513*4882a593Smuzhiyun 	/* Input / output seam position candidates */
514*4882a593Smuzhiyun 	unsigned int out_seam = 0;
515*4882a593Smuzhiyun 	unsigned int in_seam = 0;
516*4882a593Smuzhiyun 	unsigned int min_diff = UINT_MAX;
517*4882a593Smuzhiyun 	unsigned int out_start;
518*4882a593Smuzhiyun 	unsigned int out_end;
519*4882a593Smuzhiyun 	unsigned int in_start;
520*4882a593Smuzhiyun 	unsigned int in_end;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* Start within 1024 pixels of the right / bottom edge */
523*4882a593Smuzhiyun 	out_start = max_t(int, index * out_align, out_edge - 1024);
524*4882a593Smuzhiyun 	/* End before having to add more columns to the left / rows above */
525*4882a593Smuzhiyun 	out_end = min_t(unsigned int, out_edge, index * 1024 + 1);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	/*
528*4882a593Smuzhiyun 	 * Limit input seam position to make sure that the downsized input tile
529*4882a593Smuzhiyun 	 * to the right or bottom does not exceed 1024 pixels.
530*4882a593Smuzhiyun 	 */
531*4882a593Smuzhiyun 	in_start = max_t(int, index * in_align,
532*4882a593Smuzhiyun 			 in_edge - (1024 << downsize_coeff));
533*4882a593Smuzhiyun 	in_end = min_t(unsigned int, in_edge,
534*4882a593Smuzhiyun 		       index * (1024 << downsize_coeff) + 1);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	/*
537*4882a593Smuzhiyun 	 * Output tiles must start at a multiple of 8 bytes horizontally and
538*4882a593Smuzhiyun 	 * possibly at an even line horizontally depending on the pixel format.
539*4882a593Smuzhiyun 	 * Only consider output aligned positions for the seam.
540*4882a593Smuzhiyun 	 */
541*4882a593Smuzhiyun 	out_start = round_up(out_start, out_align);
542*4882a593Smuzhiyun 	for (out_pos = out_start; out_pos < out_end; out_pos += out_align) {
543*4882a593Smuzhiyun 		unsigned int in_pos;
544*4882a593Smuzhiyun 		unsigned int in_pos_aligned;
545*4882a593Smuzhiyun 		unsigned int in_pos_rounded;
546*4882a593Smuzhiyun 		unsigned int abs_diff;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 		/*
549*4882a593Smuzhiyun 		 * Tiles in the right row / bottom column may not be allowed to
550*4882a593Smuzhiyun 		 * overshoot horizontally / vertically. out_burst may be the
551*4882a593Smuzhiyun 		 * actual DMA burst size, or the rotator block size.
552*4882a593Smuzhiyun 		 */
553*4882a593Smuzhiyun 		if ((out_burst > 1) && (out_edge - out_pos) % out_burst)
554*4882a593Smuzhiyun 			continue;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 		/*
557*4882a593Smuzhiyun 		 * Input sample position, corresponding to out_pos, 19.13 fixed
558*4882a593Smuzhiyun 		 * point.
559*4882a593Smuzhiyun 		 */
560*4882a593Smuzhiyun 		in_pos = (out_pos * resize_coeff) << downsize_coeff;
561*4882a593Smuzhiyun 		/*
562*4882a593Smuzhiyun 		 * The closest input sample position that we could actually
563*4882a593Smuzhiyun 		 * start the input tile at, 19.13 fixed point.
564*4882a593Smuzhiyun 		 */
565*4882a593Smuzhiyun 		in_pos_aligned = round_closest(in_pos, 8192U * in_align);
566*4882a593Smuzhiyun 		/* Convert 19.13 fixed point to integer */
567*4882a593Smuzhiyun 		in_pos_rounded = in_pos_aligned / 8192U;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 		if (in_pos_rounded < in_start)
570*4882a593Smuzhiyun 			continue;
571*4882a593Smuzhiyun 		if (in_pos_rounded >= in_end)
572*4882a593Smuzhiyun 			break;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 		if ((in_burst > 1) &&
575*4882a593Smuzhiyun 		    (in_edge - in_pos_rounded) % in_burst)
576*4882a593Smuzhiyun 			continue;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 		if (in_pos < in_pos_aligned)
579*4882a593Smuzhiyun 			abs_diff = in_pos_aligned - in_pos;
580*4882a593Smuzhiyun 		else
581*4882a593Smuzhiyun 			abs_diff = in_pos - in_pos_aligned;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 		if (abs_diff < min_diff) {
584*4882a593Smuzhiyun 			in_seam = in_pos_rounded;
585*4882a593Smuzhiyun 			out_seam = out_pos;
586*4882a593Smuzhiyun 			min_diff = abs_diff;
587*4882a593Smuzhiyun 		}
588*4882a593Smuzhiyun 	}
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	*_out_seam = out_seam;
591*4882a593Smuzhiyun 	*_in_seam = in_seam;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	dev_dbg(dev, "%s: out_seam %u(%u) in [%u, %u], in_seam %u(%u) in [%u, %u] diff %u.%03u\n",
594*4882a593Smuzhiyun 		__func__, out_seam, out_align, out_start, out_end,
595*4882a593Smuzhiyun 		in_seam, in_align, in_start, in_end, min_diff / 8192,
596*4882a593Smuzhiyun 		DIV_ROUND_CLOSEST(min_diff % 8192 * 1000, 8192));
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun /*
600*4882a593Smuzhiyun  * Tile left edges are required to be aligned to multiples of 8 bytes
601*4882a593Smuzhiyun  * by the IDMAC.
602*4882a593Smuzhiyun  */
tile_left_align(const struct ipu_image_pixfmt * fmt)603*4882a593Smuzhiyun static inline u32 tile_left_align(const struct ipu_image_pixfmt *fmt)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	if (fmt->planar)
606*4882a593Smuzhiyun 		return fmt->uv_packed ? 8 : 8 * fmt->uv_width_dec;
607*4882a593Smuzhiyun 	else
608*4882a593Smuzhiyun 		return fmt->bpp == 32 ? 2 : fmt->bpp == 16 ? 4 : 8;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun /*
612*4882a593Smuzhiyun  * Tile top edge alignment is only limited by chroma subsampling.
613*4882a593Smuzhiyun  */
tile_top_align(const struct ipu_image_pixfmt * fmt)614*4882a593Smuzhiyun static inline u32 tile_top_align(const struct ipu_image_pixfmt *fmt)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	return fmt->uv_height_dec > 1 ? 2 : 1;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
tile_width_align(enum ipu_image_convert_type type,const struct ipu_image_pixfmt * fmt,enum ipu_rotate_mode rot_mode)619*4882a593Smuzhiyun static inline u32 tile_width_align(enum ipu_image_convert_type type,
620*4882a593Smuzhiyun 				   const struct ipu_image_pixfmt *fmt,
621*4882a593Smuzhiyun 				   enum ipu_rotate_mode rot_mode)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	if (type == IMAGE_CONVERT_IN) {
624*4882a593Smuzhiyun 		/*
625*4882a593Smuzhiyun 		 * The IC burst reads 8 pixels at a time. Reading beyond the
626*4882a593Smuzhiyun 		 * end of the line is usually acceptable. Those pixels are
627*4882a593Smuzhiyun 		 * ignored, unless the IC has to write the scaled line in
628*4882a593Smuzhiyun 		 * reverse.
629*4882a593Smuzhiyun 		 */
630*4882a593Smuzhiyun 		return (!ipu_rot_mode_is_irt(rot_mode) &&
631*4882a593Smuzhiyun 			(rot_mode & IPU_ROT_BIT_HFLIP)) ? 8 : 2;
632*4882a593Smuzhiyun 	}
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	/*
635*4882a593Smuzhiyun 	 * Align to 16x16 pixel blocks for planar 4:2:0 chroma subsampled
636*4882a593Smuzhiyun 	 * formats to guarantee 8-byte aligned line start addresses in the
637*4882a593Smuzhiyun 	 * chroma planes when IRT is used. Align to 8x8 pixel IRT block size
638*4882a593Smuzhiyun 	 * for all other formats.
639*4882a593Smuzhiyun 	 */
640*4882a593Smuzhiyun 	return (ipu_rot_mode_is_irt(rot_mode) &&
641*4882a593Smuzhiyun 		fmt->planar && !fmt->uv_packed) ?
642*4882a593Smuzhiyun 		8 * fmt->uv_width_dec : 8;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun 
tile_height_align(enum ipu_image_convert_type type,const struct ipu_image_pixfmt * fmt,enum ipu_rotate_mode rot_mode)645*4882a593Smuzhiyun static inline u32 tile_height_align(enum ipu_image_convert_type type,
646*4882a593Smuzhiyun 				    const struct ipu_image_pixfmt *fmt,
647*4882a593Smuzhiyun 				    enum ipu_rotate_mode rot_mode)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 	if (type == IMAGE_CONVERT_IN || !ipu_rot_mode_is_irt(rot_mode))
650*4882a593Smuzhiyun 		return 2;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	/*
653*4882a593Smuzhiyun 	 * Align to 16x16 pixel blocks for planar 4:2:0 chroma subsampled
654*4882a593Smuzhiyun 	 * formats to guarantee 8-byte aligned line start addresses in the
655*4882a593Smuzhiyun 	 * chroma planes when IRT is used. Align to 8x8 pixel IRT block size
656*4882a593Smuzhiyun 	 * for all other formats.
657*4882a593Smuzhiyun 	 */
658*4882a593Smuzhiyun 	return (fmt->planar && !fmt->uv_packed) ? 8 * fmt->uv_width_dec : 8;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun /*
662*4882a593Smuzhiyun  * Fill in left position and width and for all tiles in an input column, and
663*4882a593Smuzhiyun  * for all corresponding output tiles. If the 90° rotator is used, the output
664*4882a593Smuzhiyun  * tiles are in a row, and output tile top position and height are set.
665*4882a593Smuzhiyun  */
fill_tile_column(struct ipu_image_convert_ctx * ctx,unsigned int col,struct ipu_image_convert_image * in,unsigned int in_left,unsigned int in_width,struct ipu_image_convert_image * out,unsigned int out_left,unsigned int out_width)666*4882a593Smuzhiyun static void fill_tile_column(struct ipu_image_convert_ctx *ctx,
667*4882a593Smuzhiyun 			     unsigned int col,
668*4882a593Smuzhiyun 			     struct ipu_image_convert_image *in,
669*4882a593Smuzhiyun 			     unsigned int in_left, unsigned int in_width,
670*4882a593Smuzhiyun 			     struct ipu_image_convert_image *out,
671*4882a593Smuzhiyun 			     unsigned int out_left, unsigned int out_width)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	unsigned int row, tile_idx;
674*4882a593Smuzhiyun 	struct ipu_image_tile *in_tile, *out_tile;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	for (row = 0; row < in->num_rows; row++) {
677*4882a593Smuzhiyun 		tile_idx = in->num_cols * row + col;
678*4882a593Smuzhiyun 		in_tile = &in->tile[tile_idx];
679*4882a593Smuzhiyun 		out_tile = &out->tile[ctx->out_tile_map[tile_idx]];
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 		in_tile->left = in_left;
682*4882a593Smuzhiyun 		in_tile->width = in_width;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 		if (ipu_rot_mode_is_irt(ctx->rot_mode)) {
685*4882a593Smuzhiyun 			out_tile->top = out_left;
686*4882a593Smuzhiyun 			out_tile->height = out_width;
687*4882a593Smuzhiyun 		} else {
688*4882a593Smuzhiyun 			out_tile->left = out_left;
689*4882a593Smuzhiyun 			out_tile->width = out_width;
690*4882a593Smuzhiyun 		}
691*4882a593Smuzhiyun 	}
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun /*
695*4882a593Smuzhiyun  * Fill in top position and height and for all tiles in an input row, and
696*4882a593Smuzhiyun  * for all corresponding output tiles. If the 90° rotator is used, the output
697*4882a593Smuzhiyun  * tiles are in a column, and output tile left position and width are set.
698*4882a593Smuzhiyun  */
fill_tile_row(struct ipu_image_convert_ctx * ctx,unsigned int row,struct ipu_image_convert_image * in,unsigned int in_top,unsigned int in_height,struct ipu_image_convert_image * out,unsigned int out_top,unsigned int out_height)699*4882a593Smuzhiyun static void fill_tile_row(struct ipu_image_convert_ctx *ctx, unsigned int row,
700*4882a593Smuzhiyun 			  struct ipu_image_convert_image *in,
701*4882a593Smuzhiyun 			  unsigned int in_top, unsigned int in_height,
702*4882a593Smuzhiyun 			  struct ipu_image_convert_image *out,
703*4882a593Smuzhiyun 			  unsigned int out_top, unsigned int out_height)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun 	unsigned int col, tile_idx;
706*4882a593Smuzhiyun 	struct ipu_image_tile *in_tile, *out_tile;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	for (col = 0; col < in->num_cols; col++) {
709*4882a593Smuzhiyun 		tile_idx = in->num_cols * row + col;
710*4882a593Smuzhiyun 		in_tile = &in->tile[tile_idx];
711*4882a593Smuzhiyun 		out_tile = &out->tile[ctx->out_tile_map[tile_idx]];
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 		in_tile->top = in_top;
714*4882a593Smuzhiyun 		in_tile->height = in_height;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 		if (ipu_rot_mode_is_irt(ctx->rot_mode)) {
717*4882a593Smuzhiyun 			out_tile->left = out_top;
718*4882a593Smuzhiyun 			out_tile->width = out_height;
719*4882a593Smuzhiyun 		} else {
720*4882a593Smuzhiyun 			out_tile->top = out_top;
721*4882a593Smuzhiyun 			out_tile->height = out_height;
722*4882a593Smuzhiyun 		}
723*4882a593Smuzhiyun 	}
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun /*
727*4882a593Smuzhiyun  * Find the best horizontal and vertical seam positions to split into tiles.
728*4882a593Smuzhiyun  * Minimize the fractional part of the input sampling position for the
729*4882a593Smuzhiyun  * top / left pixels of each tile.
730*4882a593Smuzhiyun  */
find_seams(struct ipu_image_convert_ctx * ctx,struct ipu_image_convert_image * in,struct ipu_image_convert_image * out)731*4882a593Smuzhiyun static void find_seams(struct ipu_image_convert_ctx *ctx,
732*4882a593Smuzhiyun 		       struct ipu_image_convert_image *in,
733*4882a593Smuzhiyun 		       struct ipu_image_convert_image *out)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	struct device *dev = ctx->chan->priv->ipu->dev;
736*4882a593Smuzhiyun 	unsigned int resized_width = out->base.rect.width;
737*4882a593Smuzhiyun 	unsigned int resized_height = out->base.rect.height;
738*4882a593Smuzhiyun 	unsigned int col;
739*4882a593Smuzhiyun 	unsigned int row;
740*4882a593Smuzhiyun 	unsigned int in_left_align = tile_left_align(in->fmt);
741*4882a593Smuzhiyun 	unsigned int in_top_align = tile_top_align(in->fmt);
742*4882a593Smuzhiyun 	unsigned int out_left_align = tile_left_align(out->fmt);
743*4882a593Smuzhiyun 	unsigned int out_top_align = tile_top_align(out->fmt);
744*4882a593Smuzhiyun 	unsigned int out_width_align = tile_width_align(out->type, out->fmt,
745*4882a593Smuzhiyun 							ctx->rot_mode);
746*4882a593Smuzhiyun 	unsigned int out_height_align = tile_height_align(out->type, out->fmt,
747*4882a593Smuzhiyun 							  ctx->rot_mode);
748*4882a593Smuzhiyun 	unsigned int in_right = in->base.rect.width;
749*4882a593Smuzhiyun 	unsigned int in_bottom = in->base.rect.height;
750*4882a593Smuzhiyun 	unsigned int out_right = out->base.rect.width;
751*4882a593Smuzhiyun 	unsigned int out_bottom = out->base.rect.height;
752*4882a593Smuzhiyun 	unsigned int flipped_out_left;
753*4882a593Smuzhiyun 	unsigned int flipped_out_top;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	if (ipu_rot_mode_is_irt(ctx->rot_mode)) {
756*4882a593Smuzhiyun 		/* Switch width/height and align top left to IRT block size */
757*4882a593Smuzhiyun 		resized_width = out->base.rect.height;
758*4882a593Smuzhiyun 		resized_height = out->base.rect.width;
759*4882a593Smuzhiyun 		out_left_align = out_height_align;
760*4882a593Smuzhiyun 		out_top_align = out_width_align;
761*4882a593Smuzhiyun 		out_width_align = out_left_align;
762*4882a593Smuzhiyun 		out_height_align = out_top_align;
763*4882a593Smuzhiyun 		out_right = out->base.rect.height;
764*4882a593Smuzhiyun 		out_bottom = out->base.rect.width;
765*4882a593Smuzhiyun 	}
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	for (col = in->num_cols - 1; col > 0; col--) {
768*4882a593Smuzhiyun 		bool allow_in_overshoot = ipu_rot_mode_is_irt(ctx->rot_mode) ||
769*4882a593Smuzhiyun 					  !(ctx->rot_mode & IPU_ROT_BIT_HFLIP);
770*4882a593Smuzhiyun 		bool allow_out_overshoot = (col < in->num_cols - 1) &&
771*4882a593Smuzhiyun 					   !(ctx->rot_mode & IPU_ROT_BIT_HFLIP);
772*4882a593Smuzhiyun 		unsigned int in_left;
773*4882a593Smuzhiyun 		unsigned int out_left;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 		/*
776*4882a593Smuzhiyun 		 * Align input width to burst length if the scaling step flips
777*4882a593Smuzhiyun 		 * horizontally.
778*4882a593Smuzhiyun 		 */
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 		find_best_seam(ctx, col,
781*4882a593Smuzhiyun 			       in_right, out_right,
782*4882a593Smuzhiyun 			       in_left_align, out_left_align,
783*4882a593Smuzhiyun 			       allow_in_overshoot ? 1 : 8 /* burst length */,
784*4882a593Smuzhiyun 			       allow_out_overshoot ? 1 : out_width_align,
785*4882a593Smuzhiyun 			       ctx->downsize_coeff_h, ctx->image_resize_coeff_h,
786*4882a593Smuzhiyun 			       &in_left, &out_left);
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 		if (ctx->rot_mode & IPU_ROT_BIT_HFLIP)
789*4882a593Smuzhiyun 			flipped_out_left = resized_width - out_right;
790*4882a593Smuzhiyun 		else
791*4882a593Smuzhiyun 			flipped_out_left = out_left;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 		fill_tile_column(ctx, col, in, in_left, in_right - in_left,
794*4882a593Smuzhiyun 				 out, flipped_out_left, out_right - out_left);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 		dev_dbg(dev, "%s: col %u: %u, %u -> %u, %u\n", __func__, col,
797*4882a593Smuzhiyun 			in_left, in_right - in_left,
798*4882a593Smuzhiyun 			flipped_out_left, out_right - out_left);
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 		in_right = in_left;
801*4882a593Smuzhiyun 		out_right = out_left;
802*4882a593Smuzhiyun 	}
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	flipped_out_left = (ctx->rot_mode & IPU_ROT_BIT_HFLIP) ?
805*4882a593Smuzhiyun 			   resized_width - out_right : 0;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	fill_tile_column(ctx, 0, in, 0, in_right,
808*4882a593Smuzhiyun 			 out, flipped_out_left, out_right);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	dev_dbg(dev, "%s: col 0: 0, %u -> %u, %u\n", __func__,
811*4882a593Smuzhiyun 		in_right, flipped_out_left, out_right);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	for (row = in->num_rows - 1; row > 0; row--) {
814*4882a593Smuzhiyun 		bool allow_overshoot = row < in->num_rows - 1;
815*4882a593Smuzhiyun 		unsigned int in_top;
816*4882a593Smuzhiyun 		unsigned int out_top;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 		find_best_seam(ctx, row,
819*4882a593Smuzhiyun 			       in_bottom, out_bottom,
820*4882a593Smuzhiyun 			       in_top_align, out_top_align,
821*4882a593Smuzhiyun 			       1, allow_overshoot ? 1 : out_height_align,
822*4882a593Smuzhiyun 			       ctx->downsize_coeff_v, ctx->image_resize_coeff_v,
823*4882a593Smuzhiyun 			       &in_top, &out_top);
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 		if ((ctx->rot_mode & IPU_ROT_BIT_VFLIP) ^
826*4882a593Smuzhiyun 		    ipu_rot_mode_is_irt(ctx->rot_mode))
827*4882a593Smuzhiyun 			flipped_out_top = resized_height - out_bottom;
828*4882a593Smuzhiyun 		else
829*4882a593Smuzhiyun 			flipped_out_top = out_top;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 		fill_tile_row(ctx, row, in, in_top, in_bottom - in_top,
832*4882a593Smuzhiyun 			      out, flipped_out_top, out_bottom - out_top);
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 		dev_dbg(dev, "%s: row %u: %u, %u -> %u, %u\n", __func__, row,
835*4882a593Smuzhiyun 			in_top, in_bottom - in_top,
836*4882a593Smuzhiyun 			flipped_out_top, out_bottom - out_top);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 		in_bottom = in_top;
839*4882a593Smuzhiyun 		out_bottom = out_top;
840*4882a593Smuzhiyun 	}
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	if ((ctx->rot_mode & IPU_ROT_BIT_VFLIP) ^
843*4882a593Smuzhiyun 	    ipu_rot_mode_is_irt(ctx->rot_mode))
844*4882a593Smuzhiyun 		flipped_out_top = resized_height - out_bottom;
845*4882a593Smuzhiyun 	else
846*4882a593Smuzhiyun 		flipped_out_top = 0;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	fill_tile_row(ctx, 0, in, 0, in_bottom,
849*4882a593Smuzhiyun 		      out, flipped_out_top, out_bottom);
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	dev_dbg(dev, "%s: row 0: 0, %u -> %u, %u\n", __func__,
852*4882a593Smuzhiyun 		in_bottom, flipped_out_top, out_bottom);
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
calc_tile_dimensions(struct ipu_image_convert_ctx * ctx,struct ipu_image_convert_image * image)855*4882a593Smuzhiyun static int calc_tile_dimensions(struct ipu_image_convert_ctx *ctx,
856*4882a593Smuzhiyun 				struct ipu_image_convert_image *image)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan = ctx->chan;
859*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv = chan->priv;
860*4882a593Smuzhiyun 	unsigned int max_width = 1024;
861*4882a593Smuzhiyun 	unsigned int max_height = 1024;
862*4882a593Smuzhiyun 	unsigned int i;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	if (image->type == IMAGE_CONVERT_IN) {
865*4882a593Smuzhiyun 		/* Up to 4096x4096 input tile size */
866*4882a593Smuzhiyun 		max_width <<= ctx->downsize_coeff_h;
867*4882a593Smuzhiyun 		max_height <<= ctx->downsize_coeff_v;
868*4882a593Smuzhiyun 	}
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	for (i = 0; i < ctx->num_tiles; i++) {
871*4882a593Smuzhiyun 		struct ipu_image_tile *tile;
872*4882a593Smuzhiyun 		const unsigned int row = i / image->num_cols;
873*4882a593Smuzhiyun 		const unsigned int col = i % image->num_cols;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 		if (image->type == IMAGE_CONVERT_OUT)
876*4882a593Smuzhiyun 			tile = &image->tile[ctx->out_tile_map[i]];
877*4882a593Smuzhiyun 		else
878*4882a593Smuzhiyun 			tile = &image->tile[i];
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 		tile->size = ((tile->height * image->fmt->bpp) >> 3) *
881*4882a593Smuzhiyun 			tile->width;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 		if (image->fmt->planar) {
884*4882a593Smuzhiyun 			tile->stride = tile->width;
885*4882a593Smuzhiyun 			tile->rot_stride = tile->height;
886*4882a593Smuzhiyun 		} else {
887*4882a593Smuzhiyun 			tile->stride =
888*4882a593Smuzhiyun 				(image->fmt->bpp * tile->width) >> 3;
889*4882a593Smuzhiyun 			tile->rot_stride =
890*4882a593Smuzhiyun 				(image->fmt->bpp * tile->height) >> 3;
891*4882a593Smuzhiyun 		}
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 		dev_dbg(priv->ipu->dev,
894*4882a593Smuzhiyun 			"task %u: ctx %p: %s@[%u,%u]: %ux%u@%u,%u\n",
895*4882a593Smuzhiyun 			chan->ic_task, ctx,
896*4882a593Smuzhiyun 			image->type == IMAGE_CONVERT_IN ? "Input" : "Output",
897*4882a593Smuzhiyun 			row, col,
898*4882a593Smuzhiyun 			tile->width, tile->height, tile->left, tile->top);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 		if (!tile->width || tile->width > max_width ||
901*4882a593Smuzhiyun 		    !tile->height || tile->height > max_height) {
902*4882a593Smuzhiyun 			dev_err(priv->ipu->dev, "invalid %s tile size: %ux%u\n",
903*4882a593Smuzhiyun 				image->type == IMAGE_CONVERT_IN ? "input" :
904*4882a593Smuzhiyun 				"output", tile->width, tile->height);
905*4882a593Smuzhiyun 			return -EINVAL;
906*4882a593Smuzhiyun 		}
907*4882a593Smuzhiyun 	}
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	return 0;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun /*
913*4882a593Smuzhiyun  * Use the rotation transformation to find the tile coordinates
914*4882a593Smuzhiyun  * (row, col) of a tile in the destination frame that corresponds
915*4882a593Smuzhiyun  * to the given tile coordinates of a source frame. The destination
916*4882a593Smuzhiyun  * coordinate is then converted to a tile index.
917*4882a593Smuzhiyun  */
transform_tile_index(struct ipu_image_convert_ctx * ctx,int src_row,int src_col)918*4882a593Smuzhiyun static int transform_tile_index(struct ipu_image_convert_ctx *ctx,
919*4882a593Smuzhiyun 				int src_row, int src_col)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan = ctx->chan;
922*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv = chan->priv;
923*4882a593Smuzhiyun 	struct ipu_image_convert_image *s_image = &ctx->in;
924*4882a593Smuzhiyun 	struct ipu_image_convert_image *d_image = &ctx->out;
925*4882a593Smuzhiyun 	int dst_row, dst_col;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	/* with no rotation it's a 1:1 mapping */
928*4882a593Smuzhiyun 	if (ctx->rot_mode == IPU_ROTATE_NONE)
929*4882a593Smuzhiyun 		return src_row * s_image->num_cols + src_col;
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	/*
932*4882a593Smuzhiyun 	 * before doing the transform, first we have to translate
933*4882a593Smuzhiyun 	 * source row,col for an origin in the center of s_image
934*4882a593Smuzhiyun 	 */
935*4882a593Smuzhiyun 	src_row = src_row * 2 - (s_image->num_rows - 1);
936*4882a593Smuzhiyun 	src_col = src_col * 2 - (s_image->num_cols - 1);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	/* do the rotation transform */
939*4882a593Smuzhiyun 	if (ctx->rot_mode & IPU_ROT_BIT_90) {
940*4882a593Smuzhiyun 		dst_col = -src_row;
941*4882a593Smuzhiyun 		dst_row = src_col;
942*4882a593Smuzhiyun 	} else {
943*4882a593Smuzhiyun 		dst_col = src_col;
944*4882a593Smuzhiyun 		dst_row = src_row;
945*4882a593Smuzhiyun 	}
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	/* apply flip */
948*4882a593Smuzhiyun 	if (ctx->rot_mode & IPU_ROT_BIT_HFLIP)
949*4882a593Smuzhiyun 		dst_col = -dst_col;
950*4882a593Smuzhiyun 	if (ctx->rot_mode & IPU_ROT_BIT_VFLIP)
951*4882a593Smuzhiyun 		dst_row = -dst_row;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	dev_dbg(priv->ipu->dev, "task %u: ctx %p: [%d,%d] --> [%d,%d]\n",
954*4882a593Smuzhiyun 		chan->ic_task, ctx, src_col, src_row, dst_col, dst_row);
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	/*
957*4882a593Smuzhiyun 	 * finally translate dest row,col using an origin in upper
958*4882a593Smuzhiyun 	 * left of d_image
959*4882a593Smuzhiyun 	 */
960*4882a593Smuzhiyun 	dst_row += d_image->num_rows - 1;
961*4882a593Smuzhiyun 	dst_col += d_image->num_cols - 1;
962*4882a593Smuzhiyun 	dst_row /= 2;
963*4882a593Smuzhiyun 	dst_col /= 2;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	return dst_row * d_image->num_cols + dst_col;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun /*
969*4882a593Smuzhiyun  * Fill the out_tile_map[] with transformed destination tile indeces.
970*4882a593Smuzhiyun  */
calc_out_tile_map(struct ipu_image_convert_ctx * ctx)971*4882a593Smuzhiyun static void calc_out_tile_map(struct ipu_image_convert_ctx *ctx)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun 	struct ipu_image_convert_image *s_image = &ctx->in;
974*4882a593Smuzhiyun 	unsigned int row, col, tile = 0;
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	for (row = 0; row < s_image->num_rows; row++) {
977*4882a593Smuzhiyun 		for (col = 0; col < s_image->num_cols; col++) {
978*4882a593Smuzhiyun 			ctx->out_tile_map[tile] =
979*4882a593Smuzhiyun 				transform_tile_index(ctx, row, col);
980*4882a593Smuzhiyun 			tile++;
981*4882a593Smuzhiyun 		}
982*4882a593Smuzhiyun 	}
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
calc_tile_offsets_planar(struct ipu_image_convert_ctx * ctx,struct ipu_image_convert_image * image)985*4882a593Smuzhiyun static int calc_tile_offsets_planar(struct ipu_image_convert_ctx *ctx,
986*4882a593Smuzhiyun 				    struct ipu_image_convert_image *image)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan = ctx->chan;
989*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv = chan->priv;
990*4882a593Smuzhiyun 	const struct ipu_image_pixfmt *fmt = image->fmt;
991*4882a593Smuzhiyun 	unsigned int row, col, tile = 0;
992*4882a593Smuzhiyun 	u32 H, top, y_stride, uv_stride;
993*4882a593Smuzhiyun 	u32 uv_row_off, uv_col_off, uv_off, u_off, v_off, tmp;
994*4882a593Smuzhiyun 	u32 y_row_off, y_col_off, y_off;
995*4882a593Smuzhiyun 	u32 y_size, uv_size;
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	/* setup some convenience vars */
998*4882a593Smuzhiyun 	H = image->base.pix.height;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	y_stride = image->stride;
1001*4882a593Smuzhiyun 	uv_stride = y_stride / fmt->uv_width_dec;
1002*4882a593Smuzhiyun 	if (fmt->uv_packed)
1003*4882a593Smuzhiyun 		uv_stride *= 2;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	y_size = H * y_stride;
1006*4882a593Smuzhiyun 	uv_size = y_size / (fmt->uv_width_dec * fmt->uv_height_dec);
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	for (row = 0; row < image->num_rows; row++) {
1009*4882a593Smuzhiyun 		top = image->tile[tile].top;
1010*4882a593Smuzhiyun 		y_row_off = top * y_stride;
1011*4882a593Smuzhiyun 		uv_row_off = (top * uv_stride) / fmt->uv_height_dec;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 		for (col = 0; col < image->num_cols; col++) {
1014*4882a593Smuzhiyun 			y_col_off = image->tile[tile].left;
1015*4882a593Smuzhiyun 			uv_col_off = y_col_off / fmt->uv_width_dec;
1016*4882a593Smuzhiyun 			if (fmt->uv_packed)
1017*4882a593Smuzhiyun 				uv_col_off *= 2;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 			y_off = y_row_off + y_col_off;
1020*4882a593Smuzhiyun 			uv_off = uv_row_off + uv_col_off;
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 			u_off = y_size - y_off + uv_off;
1023*4882a593Smuzhiyun 			v_off = (fmt->uv_packed) ? 0 : u_off + uv_size;
1024*4882a593Smuzhiyun 			if (fmt->uv_swapped) {
1025*4882a593Smuzhiyun 				tmp = u_off;
1026*4882a593Smuzhiyun 				u_off = v_off;
1027*4882a593Smuzhiyun 				v_off = tmp;
1028*4882a593Smuzhiyun 			}
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 			image->tile[tile].offset = y_off;
1031*4882a593Smuzhiyun 			image->tile[tile].u_off = u_off;
1032*4882a593Smuzhiyun 			image->tile[tile++].v_off = v_off;
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 			if ((y_off & 0x7) || (u_off & 0x7) || (v_off & 0x7)) {
1035*4882a593Smuzhiyun 				dev_err(priv->ipu->dev,
1036*4882a593Smuzhiyun 					"task %u: ctx %p: %s@[%d,%d]: "
1037*4882a593Smuzhiyun 					"y_off %08x, u_off %08x, v_off %08x\n",
1038*4882a593Smuzhiyun 					chan->ic_task, ctx,
1039*4882a593Smuzhiyun 					image->type == IMAGE_CONVERT_IN ?
1040*4882a593Smuzhiyun 					"Input" : "Output", row, col,
1041*4882a593Smuzhiyun 					y_off, u_off, v_off);
1042*4882a593Smuzhiyun 				return -EINVAL;
1043*4882a593Smuzhiyun 			}
1044*4882a593Smuzhiyun 		}
1045*4882a593Smuzhiyun 	}
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	return 0;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun 
calc_tile_offsets_packed(struct ipu_image_convert_ctx * ctx,struct ipu_image_convert_image * image)1050*4882a593Smuzhiyun static int calc_tile_offsets_packed(struct ipu_image_convert_ctx *ctx,
1051*4882a593Smuzhiyun 				    struct ipu_image_convert_image *image)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan = ctx->chan;
1054*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv = chan->priv;
1055*4882a593Smuzhiyun 	const struct ipu_image_pixfmt *fmt = image->fmt;
1056*4882a593Smuzhiyun 	unsigned int row, col, tile = 0;
1057*4882a593Smuzhiyun 	u32 bpp, stride, offset;
1058*4882a593Smuzhiyun 	u32 row_off, col_off;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	/* setup some convenience vars */
1061*4882a593Smuzhiyun 	stride = image->stride;
1062*4882a593Smuzhiyun 	bpp = fmt->bpp;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	for (row = 0; row < image->num_rows; row++) {
1065*4882a593Smuzhiyun 		row_off = image->tile[tile].top * stride;
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 		for (col = 0; col < image->num_cols; col++) {
1068*4882a593Smuzhiyun 			col_off = (image->tile[tile].left * bpp) >> 3;
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 			offset = row_off + col_off;
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 			image->tile[tile].offset = offset;
1073*4882a593Smuzhiyun 			image->tile[tile].u_off = 0;
1074*4882a593Smuzhiyun 			image->tile[tile++].v_off = 0;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 			if (offset & 0x7) {
1077*4882a593Smuzhiyun 				dev_err(priv->ipu->dev,
1078*4882a593Smuzhiyun 					"task %u: ctx %p: %s@[%d,%d]: "
1079*4882a593Smuzhiyun 					"phys %08x\n",
1080*4882a593Smuzhiyun 					chan->ic_task, ctx,
1081*4882a593Smuzhiyun 					image->type == IMAGE_CONVERT_IN ?
1082*4882a593Smuzhiyun 					"Input" : "Output", row, col,
1083*4882a593Smuzhiyun 					row_off + col_off);
1084*4882a593Smuzhiyun 				return -EINVAL;
1085*4882a593Smuzhiyun 			}
1086*4882a593Smuzhiyun 		}
1087*4882a593Smuzhiyun 	}
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	return 0;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun 
calc_tile_offsets(struct ipu_image_convert_ctx * ctx,struct ipu_image_convert_image * image)1092*4882a593Smuzhiyun static int calc_tile_offsets(struct ipu_image_convert_ctx *ctx,
1093*4882a593Smuzhiyun 			      struct ipu_image_convert_image *image)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun 	if (image->fmt->planar)
1096*4882a593Smuzhiyun 		return calc_tile_offsets_planar(ctx, image);
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	return calc_tile_offsets_packed(ctx, image);
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun /*
1102*4882a593Smuzhiyun  * Calculate the resizing ratio for the IC main processing section given input
1103*4882a593Smuzhiyun  * size, fixed downsizing coefficient, and output size.
1104*4882a593Smuzhiyun  * Either round to closest for the next tile's first pixel to minimize seams
1105*4882a593Smuzhiyun  * and distortion (for all but right column / bottom row), or round down to
1106*4882a593Smuzhiyun  * avoid sampling beyond the edges of the input image for this tile's last
1107*4882a593Smuzhiyun  * pixel.
1108*4882a593Smuzhiyun  * Returns the resizing coefficient, resizing ratio is 8192.0 / resize_coeff.
1109*4882a593Smuzhiyun  */
calc_resize_coeff(u32 input_size,u32 downsize_coeff,u32 output_size,bool allow_overshoot)1110*4882a593Smuzhiyun static u32 calc_resize_coeff(u32 input_size, u32 downsize_coeff,
1111*4882a593Smuzhiyun 			     u32 output_size, bool allow_overshoot)
1112*4882a593Smuzhiyun {
1113*4882a593Smuzhiyun 	u32 downsized = input_size >> downsize_coeff;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	if (allow_overshoot)
1116*4882a593Smuzhiyun 		return DIV_ROUND_CLOSEST(8192 * downsized, output_size);
1117*4882a593Smuzhiyun 	else
1118*4882a593Smuzhiyun 		return 8192 * (downsized - 1) / (output_size - 1);
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun /*
1122*4882a593Smuzhiyun  * Slightly modify resize coefficients per tile to hide the bilinear
1123*4882a593Smuzhiyun  * interpolator reset at tile borders, shifting the right / bottom edge
1124*4882a593Smuzhiyun  * by up to a half input pixel. This removes noticeable seams between
1125*4882a593Smuzhiyun  * tiles at higher upscaling factors.
1126*4882a593Smuzhiyun  */
calc_tile_resize_coefficients(struct ipu_image_convert_ctx * ctx)1127*4882a593Smuzhiyun static void calc_tile_resize_coefficients(struct ipu_image_convert_ctx *ctx)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan = ctx->chan;
1130*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv = chan->priv;
1131*4882a593Smuzhiyun 	struct ipu_image_tile *in_tile, *out_tile;
1132*4882a593Smuzhiyun 	unsigned int col, row, tile_idx;
1133*4882a593Smuzhiyun 	unsigned int last_output;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	for (col = 0; col < ctx->in.num_cols; col++) {
1136*4882a593Smuzhiyun 		bool closest = (col < ctx->in.num_cols - 1) &&
1137*4882a593Smuzhiyun 			       !(ctx->rot_mode & IPU_ROT_BIT_HFLIP);
1138*4882a593Smuzhiyun 		u32 resized_width;
1139*4882a593Smuzhiyun 		u32 resize_coeff_h;
1140*4882a593Smuzhiyun 		u32 in_width;
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 		tile_idx = col;
1143*4882a593Smuzhiyun 		in_tile = &ctx->in.tile[tile_idx];
1144*4882a593Smuzhiyun 		out_tile = &ctx->out.tile[ctx->out_tile_map[tile_idx]];
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 		if (ipu_rot_mode_is_irt(ctx->rot_mode))
1147*4882a593Smuzhiyun 			resized_width = out_tile->height;
1148*4882a593Smuzhiyun 		else
1149*4882a593Smuzhiyun 			resized_width = out_tile->width;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 		resize_coeff_h = calc_resize_coeff(in_tile->width,
1152*4882a593Smuzhiyun 						   ctx->downsize_coeff_h,
1153*4882a593Smuzhiyun 						   resized_width, closest);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 		dev_dbg(priv->ipu->dev, "%s: column %u hscale: *8192/%u\n",
1156*4882a593Smuzhiyun 			__func__, col, resize_coeff_h);
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 		/*
1159*4882a593Smuzhiyun 		 * With the horizontal scaling factor known, round up resized
1160*4882a593Smuzhiyun 		 * width (output width or height) to burst size.
1161*4882a593Smuzhiyun 		 */
1162*4882a593Smuzhiyun 		resized_width = round_up(resized_width, 8);
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 		/*
1165*4882a593Smuzhiyun 		 * Calculate input width from the last accessed input pixel
1166*4882a593Smuzhiyun 		 * given resized width and scaling coefficients. Round up to
1167*4882a593Smuzhiyun 		 * burst size.
1168*4882a593Smuzhiyun 		 */
1169*4882a593Smuzhiyun 		last_output = resized_width - 1;
1170*4882a593Smuzhiyun 		if (closest && ((last_output * resize_coeff_h) % 8192))
1171*4882a593Smuzhiyun 			last_output++;
1172*4882a593Smuzhiyun 		in_width = round_up(
1173*4882a593Smuzhiyun 			(DIV_ROUND_UP(last_output * resize_coeff_h, 8192) + 1)
1174*4882a593Smuzhiyun 			<< ctx->downsize_coeff_h, 8);
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 		for (row = 0; row < ctx->in.num_rows; row++) {
1177*4882a593Smuzhiyun 			tile_idx = row * ctx->in.num_cols + col;
1178*4882a593Smuzhiyun 			in_tile = &ctx->in.tile[tile_idx];
1179*4882a593Smuzhiyun 			out_tile = &ctx->out.tile[ctx->out_tile_map[tile_idx]];
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 			if (ipu_rot_mode_is_irt(ctx->rot_mode))
1182*4882a593Smuzhiyun 				out_tile->height = resized_width;
1183*4882a593Smuzhiyun 			else
1184*4882a593Smuzhiyun 				out_tile->width = resized_width;
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 			in_tile->width = in_width;
1187*4882a593Smuzhiyun 		}
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 		ctx->resize_coeffs_h[col] = resize_coeff_h;
1190*4882a593Smuzhiyun 	}
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	for (row = 0; row < ctx->in.num_rows; row++) {
1193*4882a593Smuzhiyun 		bool closest = (row < ctx->in.num_rows - 1) &&
1194*4882a593Smuzhiyun 			       !(ctx->rot_mode & IPU_ROT_BIT_VFLIP);
1195*4882a593Smuzhiyun 		u32 resized_height;
1196*4882a593Smuzhiyun 		u32 resize_coeff_v;
1197*4882a593Smuzhiyun 		u32 in_height;
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 		tile_idx = row * ctx->in.num_cols;
1200*4882a593Smuzhiyun 		in_tile = &ctx->in.tile[tile_idx];
1201*4882a593Smuzhiyun 		out_tile = &ctx->out.tile[ctx->out_tile_map[tile_idx]];
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 		if (ipu_rot_mode_is_irt(ctx->rot_mode))
1204*4882a593Smuzhiyun 			resized_height = out_tile->width;
1205*4882a593Smuzhiyun 		else
1206*4882a593Smuzhiyun 			resized_height = out_tile->height;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 		resize_coeff_v = calc_resize_coeff(in_tile->height,
1209*4882a593Smuzhiyun 						   ctx->downsize_coeff_v,
1210*4882a593Smuzhiyun 						   resized_height, closest);
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 		dev_dbg(priv->ipu->dev, "%s: row %u vscale: *8192/%u\n",
1213*4882a593Smuzhiyun 			__func__, row, resize_coeff_v);
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 		/*
1216*4882a593Smuzhiyun 		 * With the vertical scaling factor known, round up resized
1217*4882a593Smuzhiyun 		 * height (output width or height) to IDMAC limitations.
1218*4882a593Smuzhiyun 		 */
1219*4882a593Smuzhiyun 		resized_height = round_up(resized_height, 2);
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 		/*
1222*4882a593Smuzhiyun 		 * Calculate input width from the last accessed input pixel
1223*4882a593Smuzhiyun 		 * given resized height and scaling coefficients. Align to
1224*4882a593Smuzhiyun 		 * IDMAC restrictions.
1225*4882a593Smuzhiyun 		 */
1226*4882a593Smuzhiyun 		last_output = resized_height - 1;
1227*4882a593Smuzhiyun 		if (closest && ((last_output * resize_coeff_v) % 8192))
1228*4882a593Smuzhiyun 			last_output++;
1229*4882a593Smuzhiyun 		in_height = round_up(
1230*4882a593Smuzhiyun 			(DIV_ROUND_UP(last_output * resize_coeff_v, 8192) + 1)
1231*4882a593Smuzhiyun 			<< ctx->downsize_coeff_v, 2);
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 		for (col = 0; col < ctx->in.num_cols; col++) {
1234*4882a593Smuzhiyun 			tile_idx = row * ctx->in.num_cols + col;
1235*4882a593Smuzhiyun 			in_tile = &ctx->in.tile[tile_idx];
1236*4882a593Smuzhiyun 			out_tile = &ctx->out.tile[ctx->out_tile_map[tile_idx]];
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 			if (ipu_rot_mode_is_irt(ctx->rot_mode))
1239*4882a593Smuzhiyun 				out_tile->width = resized_height;
1240*4882a593Smuzhiyun 			else
1241*4882a593Smuzhiyun 				out_tile->height = resized_height;
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 			in_tile->height = in_height;
1244*4882a593Smuzhiyun 		}
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 		ctx->resize_coeffs_v[row] = resize_coeff_v;
1247*4882a593Smuzhiyun 	}
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun /*
1251*4882a593Smuzhiyun  * return the number of runs in given queue (pending_q or done_q)
1252*4882a593Smuzhiyun  * for this context. hold irqlock when calling.
1253*4882a593Smuzhiyun  */
get_run_count(struct ipu_image_convert_ctx * ctx,struct list_head * q)1254*4882a593Smuzhiyun static int get_run_count(struct ipu_image_convert_ctx *ctx,
1255*4882a593Smuzhiyun 			 struct list_head *q)
1256*4882a593Smuzhiyun {
1257*4882a593Smuzhiyun 	struct ipu_image_convert_run *run;
1258*4882a593Smuzhiyun 	int count = 0;
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	lockdep_assert_held(&ctx->chan->irqlock);
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	list_for_each_entry(run, q, list) {
1263*4882a593Smuzhiyun 		if (run->ctx == ctx)
1264*4882a593Smuzhiyun 			count++;
1265*4882a593Smuzhiyun 	}
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	return count;
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun 
convert_stop(struct ipu_image_convert_run * run)1270*4882a593Smuzhiyun static void convert_stop(struct ipu_image_convert_run *run)
1271*4882a593Smuzhiyun {
1272*4882a593Smuzhiyun 	struct ipu_image_convert_ctx *ctx = run->ctx;
1273*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan = ctx->chan;
1274*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv = chan->priv;
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	dev_dbg(priv->ipu->dev, "%s: task %u: stopping ctx %p run %p\n",
1277*4882a593Smuzhiyun 		__func__, chan->ic_task, ctx, run);
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	/* disable IC tasks and the channels */
1280*4882a593Smuzhiyun 	ipu_ic_task_disable(chan->ic);
1281*4882a593Smuzhiyun 	ipu_idmac_disable_channel(chan->in_chan);
1282*4882a593Smuzhiyun 	ipu_idmac_disable_channel(chan->out_chan);
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	if (ipu_rot_mode_is_irt(ctx->rot_mode)) {
1285*4882a593Smuzhiyun 		ipu_idmac_disable_channel(chan->rotation_in_chan);
1286*4882a593Smuzhiyun 		ipu_idmac_disable_channel(chan->rotation_out_chan);
1287*4882a593Smuzhiyun 		ipu_idmac_unlink(chan->out_chan, chan->rotation_in_chan);
1288*4882a593Smuzhiyun 	}
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	ipu_ic_disable(chan->ic);
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun 
init_idmac_channel(struct ipu_image_convert_ctx * ctx,struct ipuv3_channel * channel,struct ipu_image_convert_image * image,enum ipu_rotate_mode rot_mode,bool rot_swap_width_height,unsigned int tile)1293*4882a593Smuzhiyun static void init_idmac_channel(struct ipu_image_convert_ctx *ctx,
1294*4882a593Smuzhiyun 			       struct ipuv3_channel *channel,
1295*4882a593Smuzhiyun 			       struct ipu_image_convert_image *image,
1296*4882a593Smuzhiyun 			       enum ipu_rotate_mode rot_mode,
1297*4882a593Smuzhiyun 			       bool rot_swap_width_height,
1298*4882a593Smuzhiyun 			       unsigned int tile)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan = ctx->chan;
1301*4882a593Smuzhiyun 	unsigned int burst_size;
1302*4882a593Smuzhiyun 	u32 width, height, stride;
1303*4882a593Smuzhiyun 	dma_addr_t addr0, addr1 = 0;
1304*4882a593Smuzhiyun 	struct ipu_image tile_image;
1305*4882a593Smuzhiyun 	unsigned int tile_idx[2];
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	if (image->type == IMAGE_CONVERT_OUT) {
1308*4882a593Smuzhiyun 		tile_idx[0] = ctx->out_tile_map[tile];
1309*4882a593Smuzhiyun 		tile_idx[1] = ctx->out_tile_map[1];
1310*4882a593Smuzhiyun 	} else {
1311*4882a593Smuzhiyun 		tile_idx[0] = tile;
1312*4882a593Smuzhiyun 		tile_idx[1] = 1;
1313*4882a593Smuzhiyun 	}
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	if (rot_swap_width_height) {
1316*4882a593Smuzhiyun 		width = image->tile[tile_idx[0]].height;
1317*4882a593Smuzhiyun 		height = image->tile[tile_idx[0]].width;
1318*4882a593Smuzhiyun 		stride = image->tile[tile_idx[0]].rot_stride;
1319*4882a593Smuzhiyun 		addr0 = ctx->rot_intermediate[0].phys;
1320*4882a593Smuzhiyun 		if (ctx->double_buffering)
1321*4882a593Smuzhiyun 			addr1 = ctx->rot_intermediate[1].phys;
1322*4882a593Smuzhiyun 	} else {
1323*4882a593Smuzhiyun 		width = image->tile[tile_idx[0]].width;
1324*4882a593Smuzhiyun 		height = image->tile[tile_idx[0]].height;
1325*4882a593Smuzhiyun 		stride = image->stride;
1326*4882a593Smuzhiyun 		addr0 = image->base.phys0 +
1327*4882a593Smuzhiyun 			image->tile[tile_idx[0]].offset;
1328*4882a593Smuzhiyun 		if (ctx->double_buffering)
1329*4882a593Smuzhiyun 			addr1 = image->base.phys0 +
1330*4882a593Smuzhiyun 				image->tile[tile_idx[1]].offset;
1331*4882a593Smuzhiyun 	}
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	ipu_cpmem_zero(channel);
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	memset(&tile_image, 0, sizeof(tile_image));
1336*4882a593Smuzhiyun 	tile_image.pix.width = tile_image.rect.width = width;
1337*4882a593Smuzhiyun 	tile_image.pix.height = tile_image.rect.height = height;
1338*4882a593Smuzhiyun 	tile_image.pix.bytesperline = stride;
1339*4882a593Smuzhiyun 	tile_image.pix.pixelformat =  image->fmt->fourcc;
1340*4882a593Smuzhiyun 	tile_image.phys0 = addr0;
1341*4882a593Smuzhiyun 	tile_image.phys1 = addr1;
1342*4882a593Smuzhiyun 	if (image->fmt->planar && !rot_swap_width_height) {
1343*4882a593Smuzhiyun 		tile_image.u_offset = image->tile[tile_idx[0]].u_off;
1344*4882a593Smuzhiyun 		tile_image.v_offset = image->tile[tile_idx[0]].v_off;
1345*4882a593Smuzhiyun 	}
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	ipu_cpmem_set_image(channel, &tile_image);
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	if (rot_mode)
1350*4882a593Smuzhiyun 		ipu_cpmem_set_rotation(channel, rot_mode);
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	/*
1353*4882a593Smuzhiyun 	 * Skip writing U and V components to odd rows in the output
1354*4882a593Smuzhiyun 	 * channels for planar 4:2:0.
1355*4882a593Smuzhiyun 	 */
1356*4882a593Smuzhiyun 	if ((channel == chan->out_chan ||
1357*4882a593Smuzhiyun 	     channel == chan->rotation_out_chan) &&
1358*4882a593Smuzhiyun 	    image->fmt->planar && image->fmt->uv_height_dec == 2)
1359*4882a593Smuzhiyun 		ipu_cpmem_skip_odd_chroma_rows(channel);
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	if (channel == chan->rotation_in_chan ||
1362*4882a593Smuzhiyun 	    channel == chan->rotation_out_chan) {
1363*4882a593Smuzhiyun 		burst_size = 8;
1364*4882a593Smuzhiyun 		ipu_cpmem_set_block_mode(channel);
1365*4882a593Smuzhiyun 	} else
1366*4882a593Smuzhiyun 		burst_size = (width % 16) ? 8 : 16;
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	ipu_cpmem_set_burstsize(channel, burst_size);
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	ipu_ic_task_idma_init(chan->ic, channel, width, height,
1371*4882a593Smuzhiyun 			      burst_size, rot_mode);
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	/*
1374*4882a593Smuzhiyun 	 * Setting a non-zero AXI ID collides with the PRG AXI snooping, so
1375*4882a593Smuzhiyun 	 * only do this when there is no PRG present.
1376*4882a593Smuzhiyun 	 */
1377*4882a593Smuzhiyun 	if (!channel->ipu->prg_priv)
1378*4882a593Smuzhiyun 		ipu_cpmem_set_axi_id(channel, 1);
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	ipu_idmac_set_double_buffer(channel, ctx->double_buffering);
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun 
convert_start(struct ipu_image_convert_run * run,unsigned int tile)1383*4882a593Smuzhiyun static int convert_start(struct ipu_image_convert_run *run, unsigned int tile)
1384*4882a593Smuzhiyun {
1385*4882a593Smuzhiyun 	struct ipu_image_convert_ctx *ctx = run->ctx;
1386*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan = ctx->chan;
1387*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv = chan->priv;
1388*4882a593Smuzhiyun 	struct ipu_image_convert_image *s_image = &ctx->in;
1389*4882a593Smuzhiyun 	struct ipu_image_convert_image *d_image = &ctx->out;
1390*4882a593Smuzhiyun 	unsigned int dst_tile = ctx->out_tile_map[tile];
1391*4882a593Smuzhiyun 	unsigned int dest_width, dest_height;
1392*4882a593Smuzhiyun 	unsigned int col, row;
1393*4882a593Smuzhiyun 	u32 rsc;
1394*4882a593Smuzhiyun 	int ret;
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	dev_dbg(priv->ipu->dev, "%s: task %u: starting ctx %p run %p tile %u -> %u\n",
1397*4882a593Smuzhiyun 		__func__, chan->ic_task, ctx, run, tile, dst_tile);
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	/* clear EOF irq mask */
1400*4882a593Smuzhiyun 	ctx->eof_mask = 0;
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	if (ipu_rot_mode_is_irt(ctx->rot_mode)) {
1403*4882a593Smuzhiyun 		/* swap width/height for resizer */
1404*4882a593Smuzhiyun 		dest_width = d_image->tile[dst_tile].height;
1405*4882a593Smuzhiyun 		dest_height = d_image->tile[dst_tile].width;
1406*4882a593Smuzhiyun 	} else {
1407*4882a593Smuzhiyun 		dest_width = d_image->tile[dst_tile].width;
1408*4882a593Smuzhiyun 		dest_height = d_image->tile[dst_tile].height;
1409*4882a593Smuzhiyun 	}
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	row = tile / s_image->num_cols;
1412*4882a593Smuzhiyun 	col = tile % s_image->num_cols;
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	rsc =  (ctx->downsize_coeff_v << 30) |
1415*4882a593Smuzhiyun 	       (ctx->resize_coeffs_v[row] << 16) |
1416*4882a593Smuzhiyun 	       (ctx->downsize_coeff_h << 14) |
1417*4882a593Smuzhiyun 	       (ctx->resize_coeffs_h[col]);
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	dev_dbg(priv->ipu->dev, "%s: %ux%u -> %ux%u (rsc = 0x%x)\n",
1420*4882a593Smuzhiyun 		__func__, s_image->tile[tile].width,
1421*4882a593Smuzhiyun 		s_image->tile[tile].height, dest_width, dest_height, rsc);
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	/* setup the IC resizer and CSC */
1424*4882a593Smuzhiyun 	ret = ipu_ic_task_init_rsc(chan->ic, &ctx->csc,
1425*4882a593Smuzhiyun 				   s_image->tile[tile].width,
1426*4882a593Smuzhiyun 				   s_image->tile[tile].height,
1427*4882a593Smuzhiyun 				   dest_width,
1428*4882a593Smuzhiyun 				   dest_height,
1429*4882a593Smuzhiyun 				   rsc);
1430*4882a593Smuzhiyun 	if (ret) {
1431*4882a593Smuzhiyun 		dev_err(priv->ipu->dev, "ipu_ic_task_init failed, %d\n", ret);
1432*4882a593Smuzhiyun 		return ret;
1433*4882a593Smuzhiyun 	}
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	/* init the source MEM-->IC PP IDMAC channel */
1436*4882a593Smuzhiyun 	init_idmac_channel(ctx, chan->in_chan, s_image,
1437*4882a593Smuzhiyun 			   IPU_ROTATE_NONE, false, tile);
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	if (ipu_rot_mode_is_irt(ctx->rot_mode)) {
1440*4882a593Smuzhiyun 		/* init the IC PP-->MEM IDMAC channel */
1441*4882a593Smuzhiyun 		init_idmac_channel(ctx, chan->out_chan, d_image,
1442*4882a593Smuzhiyun 				   IPU_ROTATE_NONE, true, tile);
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 		/* init the MEM-->IC PP ROT IDMAC channel */
1445*4882a593Smuzhiyun 		init_idmac_channel(ctx, chan->rotation_in_chan, d_image,
1446*4882a593Smuzhiyun 				   ctx->rot_mode, true, tile);
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 		/* init the destination IC PP ROT-->MEM IDMAC channel */
1449*4882a593Smuzhiyun 		init_idmac_channel(ctx, chan->rotation_out_chan, d_image,
1450*4882a593Smuzhiyun 				   IPU_ROTATE_NONE, false, tile);
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 		/* now link IC PP-->MEM to MEM-->IC PP ROT */
1453*4882a593Smuzhiyun 		ipu_idmac_link(chan->out_chan, chan->rotation_in_chan);
1454*4882a593Smuzhiyun 	} else {
1455*4882a593Smuzhiyun 		/* init the destination IC PP-->MEM IDMAC channel */
1456*4882a593Smuzhiyun 		init_idmac_channel(ctx, chan->out_chan, d_image,
1457*4882a593Smuzhiyun 				   ctx->rot_mode, false, tile);
1458*4882a593Smuzhiyun 	}
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	/* enable the IC */
1461*4882a593Smuzhiyun 	ipu_ic_enable(chan->ic);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	/* set buffers ready */
1464*4882a593Smuzhiyun 	ipu_idmac_select_buffer(chan->in_chan, 0);
1465*4882a593Smuzhiyun 	ipu_idmac_select_buffer(chan->out_chan, 0);
1466*4882a593Smuzhiyun 	if (ipu_rot_mode_is_irt(ctx->rot_mode))
1467*4882a593Smuzhiyun 		ipu_idmac_select_buffer(chan->rotation_out_chan, 0);
1468*4882a593Smuzhiyun 	if (ctx->double_buffering) {
1469*4882a593Smuzhiyun 		ipu_idmac_select_buffer(chan->in_chan, 1);
1470*4882a593Smuzhiyun 		ipu_idmac_select_buffer(chan->out_chan, 1);
1471*4882a593Smuzhiyun 		if (ipu_rot_mode_is_irt(ctx->rot_mode))
1472*4882a593Smuzhiyun 			ipu_idmac_select_buffer(chan->rotation_out_chan, 1);
1473*4882a593Smuzhiyun 	}
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	/* enable the channels! */
1476*4882a593Smuzhiyun 	ipu_idmac_enable_channel(chan->in_chan);
1477*4882a593Smuzhiyun 	ipu_idmac_enable_channel(chan->out_chan);
1478*4882a593Smuzhiyun 	if (ipu_rot_mode_is_irt(ctx->rot_mode)) {
1479*4882a593Smuzhiyun 		ipu_idmac_enable_channel(chan->rotation_in_chan);
1480*4882a593Smuzhiyun 		ipu_idmac_enable_channel(chan->rotation_out_chan);
1481*4882a593Smuzhiyun 	}
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	ipu_ic_task_enable(chan->ic);
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	ipu_cpmem_dump(chan->in_chan);
1486*4882a593Smuzhiyun 	ipu_cpmem_dump(chan->out_chan);
1487*4882a593Smuzhiyun 	if (ipu_rot_mode_is_irt(ctx->rot_mode)) {
1488*4882a593Smuzhiyun 		ipu_cpmem_dump(chan->rotation_in_chan);
1489*4882a593Smuzhiyun 		ipu_cpmem_dump(chan->rotation_out_chan);
1490*4882a593Smuzhiyun 	}
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	ipu_dump(priv->ipu);
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	return 0;
1495*4882a593Smuzhiyun }
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun /* hold irqlock when calling */
do_run(struct ipu_image_convert_run * run)1498*4882a593Smuzhiyun static int do_run(struct ipu_image_convert_run *run)
1499*4882a593Smuzhiyun {
1500*4882a593Smuzhiyun 	struct ipu_image_convert_ctx *ctx = run->ctx;
1501*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan = ctx->chan;
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun 	lockdep_assert_held(&chan->irqlock);
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	ctx->in.base.phys0 = run->in_phys;
1506*4882a593Smuzhiyun 	ctx->out.base.phys0 = run->out_phys;
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	ctx->cur_buf_num = 0;
1509*4882a593Smuzhiyun 	ctx->next_tile = 1;
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	/* remove run from pending_q and set as current */
1512*4882a593Smuzhiyun 	list_del(&run->list);
1513*4882a593Smuzhiyun 	chan->current_run = run;
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	return convert_start(run, 0);
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun /* hold irqlock when calling */
run_next(struct ipu_image_convert_chan * chan)1519*4882a593Smuzhiyun static void run_next(struct ipu_image_convert_chan *chan)
1520*4882a593Smuzhiyun {
1521*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv = chan->priv;
1522*4882a593Smuzhiyun 	struct ipu_image_convert_run *run, *tmp;
1523*4882a593Smuzhiyun 	int ret;
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	lockdep_assert_held(&chan->irqlock);
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	list_for_each_entry_safe(run, tmp, &chan->pending_q, list) {
1528*4882a593Smuzhiyun 		/* skip contexts that are aborting */
1529*4882a593Smuzhiyun 		if (run->ctx->aborting) {
1530*4882a593Smuzhiyun 			dev_dbg(priv->ipu->dev,
1531*4882a593Smuzhiyun 				"%s: task %u: skipping aborting ctx %p run %p\n",
1532*4882a593Smuzhiyun 				__func__, chan->ic_task, run->ctx, run);
1533*4882a593Smuzhiyun 			continue;
1534*4882a593Smuzhiyun 		}
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 		ret = do_run(run);
1537*4882a593Smuzhiyun 		if (!ret)
1538*4882a593Smuzhiyun 			break;
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 		/*
1541*4882a593Smuzhiyun 		 * something went wrong with start, add the run
1542*4882a593Smuzhiyun 		 * to done q and continue to the next run in the
1543*4882a593Smuzhiyun 		 * pending q.
1544*4882a593Smuzhiyun 		 */
1545*4882a593Smuzhiyun 		run->status = ret;
1546*4882a593Smuzhiyun 		list_add_tail(&run->list, &chan->done_q);
1547*4882a593Smuzhiyun 		chan->current_run = NULL;
1548*4882a593Smuzhiyun 	}
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun 
empty_done_q(struct ipu_image_convert_chan * chan)1551*4882a593Smuzhiyun static void empty_done_q(struct ipu_image_convert_chan *chan)
1552*4882a593Smuzhiyun {
1553*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv = chan->priv;
1554*4882a593Smuzhiyun 	struct ipu_image_convert_run *run;
1555*4882a593Smuzhiyun 	unsigned long flags;
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->irqlock, flags);
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	while (!list_empty(&chan->done_q)) {
1560*4882a593Smuzhiyun 		run = list_entry(chan->done_q.next,
1561*4882a593Smuzhiyun 				 struct ipu_image_convert_run,
1562*4882a593Smuzhiyun 				 list);
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 		list_del(&run->list);
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 		dev_dbg(priv->ipu->dev,
1567*4882a593Smuzhiyun 			"%s: task %u: completing ctx %p run %p with %d\n",
1568*4882a593Smuzhiyun 			__func__, chan->ic_task, run->ctx, run, run->status);
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 		/* call the completion callback and free the run */
1571*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chan->irqlock, flags);
1572*4882a593Smuzhiyun 		run->ctx->complete(run, run->ctx->complete_context);
1573*4882a593Smuzhiyun 		spin_lock_irqsave(&chan->irqlock, flags);
1574*4882a593Smuzhiyun 	}
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->irqlock, flags);
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun /*
1580*4882a593Smuzhiyun  * the bottom half thread clears out the done_q, calling the
1581*4882a593Smuzhiyun  * completion handler for each.
1582*4882a593Smuzhiyun  */
do_bh(int irq,void * dev_id)1583*4882a593Smuzhiyun static irqreturn_t do_bh(int irq, void *dev_id)
1584*4882a593Smuzhiyun {
1585*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan = dev_id;
1586*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv = chan->priv;
1587*4882a593Smuzhiyun 	struct ipu_image_convert_ctx *ctx;
1588*4882a593Smuzhiyun 	unsigned long flags;
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 	dev_dbg(priv->ipu->dev, "%s: task %u: enter\n", __func__,
1591*4882a593Smuzhiyun 		chan->ic_task);
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	empty_done_q(chan);
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->irqlock, flags);
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 	/*
1598*4882a593Smuzhiyun 	 * the done_q is cleared out, signal any contexts
1599*4882a593Smuzhiyun 	 * that are aborting that abort can complete.
1600*4882a593Smuzhiyun 	 */
1601*4882a593Smuzhiyun 	list_for_each_entry(ctx, &chan->ctx_list, list) {
1602*4882a593Smuzhiyun 		if (ctx->aborting) {
1603*4882a593Smuzhiyun 			dev_dbg(priv->ipu->dev,
1604*4882a593Smuzhiyun 				"%s: task %u: signaling abort for ctx %p\n",
1605*4882a593Smuzhiyun 				__func__, chan->ic_task, ctx);
1606*4882a593Smuzhiyun 			complete_all(&ctx->aborted);
1607*4882a593Smuzhiyun 		}
1608*4882a593Smuzhiyun 	}
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->irqlock, flags);
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	dev_dbg(priv->ipu->dev, "%s: task %u: exit\n", __func__,
1613*4882a593Smuzhiyun 		chan->ic_task);
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	return IRQ_HANDLED;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun 
ic_settings_changed(struct ipu_image_convert_ctx * ctx)1618*4882a593Smuzhiyun static bool ic_settings_changed(struct ipu_image_convert_ctx *ctx)
1619*4882a593Smuzhiyun {
1620*4882a593Smuzhiyun 	unsigned int cur_tile = ctx->next_tile - 1;
1621*4882a593Smuzhiyun 	unsigned int next_tile = ctx->next_tile;
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	if (ctx->resize_coeffs_h[cur_tile % ctx->in.num_cols] !=
1624*4882a593Smuzhiyun 	    ctx->resize_coeffs_h[next_tile % ctx->in.num_cols] ||
1625*4882a593Smuzhiyun 	    ctx->resize_coeffs_v[cur_tile / ctx->in.num_cols] !=
1626*4882a593Smuzhiyun 	    ctx->resize_coeffs_v[next_tile / ctx->in.num_cols] ||
1627*4882a593Smuzhiyun 	    ctx->in.tile[cur_tile].width != ctx->in.tile[next_tile].width ||
1628*4882a593Smuzhiyun 	    ctx->in.tile[cur_tile].height != ctx->in.tile[next_tile].height ||
1629*4882a593Smuzhiyun 	    ctx->out.tile[cur_tile].width != ctx->out.tile[next_tile].width ||
1630*4882a593Smuzhiyun 	    ctx->out.tile[cur_tile].height != ctx->out.tile[next_tile].height)
1631*4882a593Smuzhiyun 		return true;
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	return false;
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun /* hold irqlock when calling */
do_tile_complete(struct ipu_image_convert_run * run)1637*4882a593Smuzhiyun static irqreturn_t do_tile_complete(struct ipu_image_convert_run *run)
1638*4882a593Smuzhiyun {
1639*4882a593Smuzhiyun 	struct ipu_image_convert_ctx *ctx = run->ctx;
1640*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan = ctx->chan;
1641*4882a593Smuzhiyun 	struct ipu_image_tile *src_tile, *dst_tile;
1642*4882a593Smuzhiyun 	struct ipu_image_convert_image *s_image = &ctx->in;
1643*4882a593Smuzhiyun 	struct ipu_image_convert_image *d_image = &ctx->out;
1644*4882a593Smuzhiyun 	struct ipuv3_channel *outch;
1645*4882a593Smuzhiyun 	unsigned int dst_idx;
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	lockdep_assert_held(&chan->irqlock);
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	outch = ipu_rot_mode_is_irt(ctx->rot_mode) ?
1650*4882a593Smuzhiyun 		chan->rotation_out_chan : chan->out_chan;
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 	/*
1653*4882a593Smuzhiyun 	 * It is difficult to stop the channel DMA before the channels
1654*4882a593Smuzhiyun 	 * enter the paused state. Without double-buffering the channels
1655*4882a593Smuzhiyun 	 * are always in a paused state when the EOF irq occurs, so it
1656*4882a593Smuzhiyun 	 * is safe to stop the channels now. For double-buffering we
1657*4882a593Smuzhiyun 	 * just ignore the abort until the operation completes, when it
1658*4882a593Smuzhiyun 	 * is safe to shut down.
1659*4882a593Smuzhiyun 	 */
1660*4882a593Smuzhiyun 	if (ctx->aborting && !ctx->double_buffering) {
1661*4882a593Smuzhiyun 		convert_stop(run);
1662*4882a593Smuzhiyun 		run->status = -EIO;
1663*4882a593Smuzhiyun 		goto done;
1664*4882a593Smuzhiyun 	}
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	if (ctx->next_tile == ctx->num_tiles) {
1667*4882a593Smuzhiyun 		/*
1668*4882a593Smuzhiyun 		 * the conversion is complete
1669*4882a593Smuzhiyun 		 */
1670*4882a593Smuzhiyun 		convert_stop(run);
1671*4882a593Smuzhiyun 		run->status = 0;
1672*4882a593Smuzhiyun 		goto done;
1673*4882a593Smuzhiyun 	}
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	/*
1676*4882a593Smuzhiyun 	 * not done, place the next tile buffers.
1677*4882a593Smuzhiyun 	 */
1678*4882a593Smuzhiyun 	if (!ctx->double_buffering) {
1679*4882a593Smuzhiyun 		if (ic_settings_changed(ctx)) {
1680*4882a593Smuzhiyun 			convert_stop(run);
1681*4882a593Smuzhiyun 			convert_start(run, ctx->next_tile);
1682*4882a593Smuzhiyun 		} else {
1683*4882a593Smuzhiyun 			src_tile = &s_image->tile[ctx->next_tile];
1684*4882a593Smuzhiyun 			dst_idx = ctx->out_tile_map[ctx->next_tile];
1685*4882a593Smuzhiyun 			dst_tile = &d_image->tile[dst_idx];
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 			ipu_cpmem_set_buffer(chan->in_chan, 0,
1688*4882a593Smuzhiyun 					     s_image->base.phys0 +
1689*4882a593Smuzhiyun 					     src_tile->offset);
1690*4882a593Smuzhiyun 			ipu_cpmem_set_buffer(outch, 0,
1691*4882a593Smuzhiyun 					     d_image->base.phys0 +
1692*4882a593Smuzhiyun 					     dst_tile->offset);
1693*4882a593Smuzhiyun 			if (s_image->fmt->planar)
1694*4882a593Smuzhiyun 				ipu_cpmem_set_uv_offset(chan->in_chan,
1695*4882a593Smuzhiyun 							src_tile->u_off,
1696*4882a593Smuzhiyun 							src_tile->v_off);
1697*4882a593Smuzhiyun 			if (d_image->fmt->planar)
1698*4882a593Smuzhiyun 				ipu_cpmem_set_uv_offset(outch,
1699*4882a593Smuzhiyun 							dst_tile->u_off,
1700*4882a593Smuzhiyun 							dst_tile->v_off);
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 			ipu_idmac_select_buffer(chan->in_chan, 0);
1703*4882a593Smuzhiyun 			ipu_idmac_select_buffer(outch, 0);
1704*4882a593Smuzhiyun 		}
1705*4882a593Smuzhiyun 	} else if (ctx->next_tile < ctx->num_tiles - 1) {
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 		src_tile = &s_image->tile[ctx->next_tile + 1];
1708*4882a593Smuzhiyun 		dst_idx = ctx->out_tile_map[ctx->next_tile + 1];
1709*4882a593Smuzhiyun 		dst_tile = &d_image->tile[dst_idx];
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 		ipu_cpmem_set_buffer(chan->in_chan, ctx->cur_buf_num,
1712*4882a593Smuzhiyun 				     s_image->base.phys0 + src_tile->offset);
1713*4882a593Smuzhiyun 		ipu_cpmem_set_buffer(outch, ctx->cur_buf_num,
1714*4882a593Smuzhiyun 				     d_image->base.phys0 + dst_tile->offset);
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 		ipu_idmac_select_buffer(chan->in_chan, ctx->cur_buf_num);
1717*4882a593Smuzhiyun 		ipu_idmac_select_buffer(outch, ctx->cur_buf_num);
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 		ctx->cur_buf_num ^= 1;
1720*4882a593Smuzhiyun 	}
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	ctx->eof_mask = 0; /* clear EOF irq mask for next tile */
1723*4882a593Smuzhiyun 	ctx->next_tile++;
1724*4882a593Smuzhiyun 	return IRQ_HANDLED;
1725*4882a593Smuzhiyun done:
1726*4882a593Smuzhiyun 	list_add_tail(&run->list, &chan->done_q);
1727*4882a593Smuzhiyun 	chan->current_run = NULL;
1728*4882a593Smuzhiyun 	run_next(chan);
1729*4882a593Smuzhiyun 	return IRQ_WAKE_THREAD;
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun 
eof_irq(int irq,void * data)1732*4882a593Smuzhiyun static irqreturn_t eof_irq(int irq, void *data)
1733*4882a593Smuzhiyun {
1734*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan = data;
1735*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv = chan->priv;
1736*4882a593Smuzhiyun 	struct ipu_image_convert_ctx *ctx;
1737*4882a593Smuzhiyun 	struct ipu_image_convert_run *run;
1738*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_HANDLED;
1739*4882a593Smuzhiyun 	bool tile_complete = false;
1740*4882a593Smuzhiyun 	unsigned long flags;
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->irqlock, flags);
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun 	/* get current run and its context */
1745*4882a593Smuzhiyun 	run = chan->current_run;
1746*4882a593Smuzhiyun 	if (!run) {
1747*4882a593Smuzhiyun 		ret = IRQ_NONE;
1748*4882a593Smuzhiyun 		goto out;
1749*4882a593Smuzhiyun 	}
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun 	ctx = run->ctx;
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 	if (irq == chan->in_eof_irq) {
1754*4882a593Smuzhiyun 		ctx->eof_mask |= EOF_IRQ_IN;
1755*4882a593Smuzhiyun 	} else if (irq == chan->out_eof_irq) {
1756*4882a593Smuzhiyun 		ctx->eof_mask |= EOF_IRQ_OUT;
1757*4882a593Smuzhiyun 	} else if (irq == chan->rot_in_eof_irq ||
1758*4882a593Smuzhiyun 		   irq == chan->rot_out_eof_irq) {
1759*4882a593Smuzhiyun 		if (!ipu_rot_mode_is_irt(ctx->rot_mode)) {
1760*4882a593Smuzhiyun 			/* this was NOT a rotation op, shouldn't happen */
1761*4882a593Smuzhiyun 			dev_err(priv->ipu->dev,
1762*4882a593Smuzhiyun 				"Unexpected rotation interrupt\n");
1763*4882a593Smuzhiyun 			goto out;
1764*4882a593Smuzhiyun 		}
1765*4882a593Smuzhiyun 		ctx->eof_mask |= (irq == chan->rot_in_eof_irq) ?
1766*4882a593Smuzhiyun 			EOF_IRQ_ROT_IN : EOF_IRQ_ROT_OUT;
1767*4882a593Smuzhiyun 	} else {
1768*4882a593Smuzhiyun 		dev_err(priv->ipu->dev, "Received unknown irq %d\n", irq);
1769*4882a593Smuzhiyun 		ret = IRQ_NONE;
1770*4882a593Smuzhiyun 		goto out;
1771*4882a593Smuzhiyun 	}
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun 	if (ipu_rot_mode_is_irt(ctx->rot_mode))
1774*4882a593Smuzhiyun 		tile_complete =	(ctx->eof_mask == EOF_IRQ_ROT_COMPLETE);
1775*4882a593Smuzhiyun 	else
1776*4882a593Smuzhiyun 		tile_complete = (ctx->eof_mask == EOF_IRQ_COMPLETE);
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	if (tile_complete)
1779*4882a593Smuzhiyun 		ret = do_tile_complete(run);
1780*4882a593Smuzhiyun out:
1781*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->irqlock, flags);
1782*4882a593Smuzhiyun 	return ret;
1783*4882a593Smuzhiyun }
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun /*
1786*4882a593Smuzhiyun  * try to force the completion of runs for this ctx. Called when
1787*4882a593Smuzhiyun  * abort wait times out in ipu_image_convert_abort().
1788*4882a593Smuzhiyun  */
force_abort(struct ipu_image_convert_ctx * ctx)1789*4882a593Smuzhiyun static void force_abort(struct ipu_image_convert_ctx *ctx)
1790*4882a593Smuzhiyun {
1791*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan = ctx->chan;
1792*4882a593Smuzhiyun 	struct ipu_image_convert_run *run;
1793*4882a593Smuzhiyun 	unsigned long flags;
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->irqlock, flags);
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 	run = chan->current_run;
1798*4882a593Smuzhiyun 	if (run && run->ctx == ctx) {
1799*4882a593Smuzhiyun 		convert_stop(run);
1800*4882a593Smuzhiyun 		run->status = -EIO;
1801*4882a593Smuzhiyun 		list_add_tail(&run->list, &chan->done_q);
1802*4882a593Smuzhiyun 		chan->current_run = NULL;
1803*4882a593Smuzhiyun 		run_next(chan);
1804*4882a593Smuzhiyun 	}
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->irqlock, flags);
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun 	empty_done_q(chan);
1809*4882a593Smuzhiyun }
1810*4882a593Smuzhiyun 
release_ipu_resources(struct ipu_image_convert_chan * chan)1811*4882a593Smuzhiyun static void release_ipu_resources(struct ipu_image_convert_chan *chan)
1812*4882a593Smuzhiyun {
1813*4882a593Smuzhiyun 	if (chan->in_eof_irq >= 0)
1814*4882a593Smuzhiyun 		free_irq(chan->in_eof_irq, chan);
1815*4882a593Smuzhiyun 	if (chan->rot_in_eof_irq >= 0)
1816*4882a593Smuzhiyun 		free_irq(chan->rot_in_eof_irq, chan);
1817*4882a593Smuzhiyun 	if (chan->out_eof_irq >= 0)
1818*4882a593Smuzhiyun 		free_irq(chan->out_eof_irq, chan);
1819*4882a593Smuzhiyun 	if (chan->rot_out_eof_irq >= 0)
1820*4882a593Smuzhiyun 		free_irq(chan->rot_out_eof_irq, chan);
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(chan->in_chan))
1823*4882a593Smuzhiyun 		ipu_idmac_put(chan->in_chan);
1824*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(chan->out_chan))
1825*4882a593Smuzhiyun 		ipu_idmac_put(chan->out_chan);
1826*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(chan->rotation_in_chan))
1827*4882a593Smuzhiyun 		ipu_idmac_put(chan->rotation_in_chan);
1828*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(chan->rotation_out_chan))
1829*4882a593Smuzhiyun 		ipu_idmac_put(chan->rotation_out_chan);
1830*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(chan->ic))
1831*4882a593Smuzhiyun 		ipu_ic_put(chan->ic);
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	chan->in_chan = chan->out_chan = chan->rotation_in_chan =
1834*4882a593Smuzhiyun 		chan->rotation_out_chan = NULL;
1835*4882a593Smuzhiyun 	chan->in_eof_irq = -1;
1836*4882a593Smuzhiyun 	chan->rot_in_eof_irq = -1;
1837*4882a593Smuzhiyun 	chan->out_eof_irq = -1;
1838*4882a593Smuzhiyun 	chan->rot_out_eof_irq = -1;
1839*4882a593Smuzhiyun }
1840*4882a593Smuzhiyun 
get_eof_irq(struct ipu_image_convert_chan * chan,struct ipuv3_channel * channel)1841*4882a593Smuzhiyun static int get_eof_irq(struct ipu_image_convert_chan *chan,
1842*4882a593Smuzhiyun 		       struct ipuv3_channel *channel)
1843*4882a593Smuzhiyun {
1844*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv = chan->priv;
1845*4882a593Smuzhiyun 	int ret, irq;
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun 	irq = ipu_idmac_channel_irq(priv->ipu, channel, IPU_IRQ_EOF);
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun 	ret = request_threaded_irq(irq, eof_irq, do_bh, 0, "ipu-ic", chan);
1850*4882a593Smuzhiyun 	if (ret < 0) {
1851*4882a593Smuzhiyun 		dev_err(priv->ipu->dev, "could not acquire irq %d\n", irq);
1852*4882a593Smuzhiyun 		return ret;
1853*4882a593Smuzhiyun 	}
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 	return irq;
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun 
get_ipu_resources(struct ipu_image_convert_chan * chan)1858*4882a593Smuzhiyun static int get_ipu_resources(struct ipu_image_convert_chan *chan)
1859*4882a593Smuzhiyun {
1860*4882a593Smuzhiyun 	const struct ipu_image_convert_dma_chan *dma = chan->dma_ch;
1861*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv = chan->priv;
1862*4882a593Smuzhiyun 	int ret;
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	/* get IC */
1865*4882a593Smuzhiyun 	chan->ic = ipu_ic_get(priv->ipu, chan->ic_task);
1866*4882a593Smuzhiyun 	if (IS_ERR(chan->ic)) {
1867*4882a593Smuzhiyun 		dev_err(priv->ipu->dev, "could not acquire IC\n");
1868*4882a593Smuzhiyun 		ret = PTR_ERR(chan->ic);
1869*4882a593Smuzhiyun 		goto err;
1870*4882a593Smuzhiyun 	}
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 	/* get IDMAC channels */
1873*4882a593Smuzhiyun 	chan->in_chan = ipu_idmac_get(priv->ipu, dma->in);
1874*4882a593Smuzhiyun 	chan->out_chan = ipu_idmac_get(priv->ipu, dma->out);
1875*4882a593Smuzhiyun 	if (IS_ERR(chan->in_chan) || IS_ERR(chan->out_chan)) {
1876*4882a593Smuzhiyun 		dev_err(priv->ipu->dev, "could not acquire idmac channels\n");
1877*4882a593Smuzhiyun 		ret = -EBUSY;
1878*4882a593Smuzhiyun 		goto err;
1879*4882a593Smuzhiyun 	}
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 	chan->rotation_in_chan = ipu_idmac_get(priv->ipu, dma->rot_in);
1882*4882a593Smuzhiyun 	chan->rotation_out_chan = ipu_idmac_get(priv->ipu, dma->rot_out);
1883*4882a593Smuzhiyun 	if (IS_ERR(chan->rotation_in_chan) || IS_ERR(chan->rotation_out_chan)) {
1884*4882a593Smuzhiyun 		dev_err(priv->ipu->dev,
1885*4882a593Smuzhiyun 			"could not acquire idmac rotation channels\n");
1886*4882a593Smuzhiyun 		ret = -EBUSY;
1887*4882a593Smuzhiyun 		goto err;
1888*4882a593Smuzhiyun 	}
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun 	/* acquire the EOF interrupts */
1891*4882a593Smuzhiyun 	ret = get_eof_irq(chan, chan->in_chan);
1892*4882a593Smuzhiyun 	if (ret < 0) {
1893*4882a593Smuzhiyun 		chan->in_eof_irq = -1;
1894*4882a593Smuzhiyun 		goto err;
1895*4882a593Smuzhiyun 	}
1896*4882a593Smuzhiyun 	chan->in_eof_irq = ret;
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	ret = get_eof_irq(chan, chan->rotation_in_chan);
1899*4882a593Smuzhiyun 	if (ret < 0) {
1900*4882a593Smuzhiyun 		chan->rot_in_eof_irq = -1;
1901*4882a593Smuzhiyun 		goto err;
1902*4882a593Smuzhiyun 	}
1903*4882a593Smuzhiyun 	chan->rot_in_eof_irq = ret;
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 	ret = get_eof_irq(chan, chan->out_chan);
1906*4882a593Smuzhiyun 	if (ret < 0) {
1907*4882a593Smuzhiyun 		chan->out_eof_irq = -1;
1908*4882a593Smuzhiyun 		goto err;
1909*4882a593Smuzhiyun 	}
1910*4882a593Smuzhiyun 	chan->out_eof_irq = ret;
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun 	ret = get_eof_irq(chan, chan->rotation_out_chan);
1913*4882a593Smuzhiyun 	if (ret < 0) {
1914*4882a593Smuzhiyun 		chan->rot_out_eof_irq = -1;
1915*4882a593Smuzhiyun 		goto err;
1916*4882a593Smuzhiyun 	}
1917*4882a593Smuzhiyun 	chan->rot_out_eof_irq = ret;
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 	return 0;
1920*4882a593Smuzhiyun err:
1921*4882a593Smuzhiyun 	release_ipu_resources(chan);
1922*4882a593Smuzhiyun 	return ret;
1923*4882a593Smuzhiyun }
1924*4882a593Smuzhiyun 
fill_image(struct ipu_image_convert_ctx * ctx,struct ipu_image_convert_image * ic_image,struct ipu_image * image,enum ipu_image_convert_type type)1925*4882a593Smuzhiyun static int fill_image(struct ipu_image_convert_ctx *ctx,
1926*4882a593Smuzhiyun 		      struct ipu_image_convert_image *ic_image,
1927*4882a593Smuzhiyun 		      struct ipu_image *image,
1928*4882a593Smuzhiyun 		      enum ipu_image_convert_type type)
1929*4882a593Smuzhiyun {
1930*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv = ctx->chan->priv;
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 	ic_image->base = *image;
1933*4882a593Smuzhiyun 	ic_image->type = type;
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun 	ic_image->fmt = get_format(image->pix.pixelformat);
1936*4882a593Smuzhiyun 	if (!ic_image->fmt) {
1937*4882a593Smuzhiyun 		dev_err(priv->ipu->dev, "pixelformat not supported for %s\n",
1938*4882a593Smuzhiyun 			type == IMAGE_CONVERT_OUT ? "Output" : "Input");
1939*4882a593Smuzhiyun 		return -EINVAL;
1940*4882a593Smuzhiyun 	}
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun 	if (ic_image->fmt->planar)
1943*4882a593Smuzhiyun 		ic_image->stride = ic_image->base.pix.width;
1944*4882a593Smuzhiyun 	else
1945*4882a593Smuzhiyun 		ic_image->stride  = ic_image->base.pix.bytesperline;
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun 	return 0;
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun /* borrowed from drivers/media/v4l2-core/v4l2-common.c */
clamp_align(unsigned int x,unsigned int min,unsigned int max,unsigned int align)1951*4882a593Smuzhiyun static unsigned int clamp_align(unsigned int x, unsigned int min,
1952*4882a593Smuzhiyun 				unsigned int max, unsigned int align)
1953*4882a593Smuzhiyun {
1954*4882a593Smuzhiyun 	/* Bits that must be zero to be aligned */
1955*4882a593Smuzhiyun 	unsigned int mask = ~((1 << align) - 1);
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	/* Clamp to aligned min and max */
1958*4882a593Smuzhiyun 	x = clamp(x, (min + ~mask) & mask, max & mask);
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	/* Round to nearest aligned value */
1961*4882a593Smuzhiyun 	if (align)
1962*4882a593Smuzhiyun 		x = (x + (1 << (align - 1))) & mask;
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun 	return x;
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun /* Adjusts input/output images to IPU restrictions */
ipu_image_convert_adjust(struct ipu_image * in,struct ipu_image * out,enum ipu_rotate_mode rot_mode)1968*4882a593Smuzhiyun void ipu_image_convert_adjust(struct ipu_image *in, struct ipu_image *out,
1969*4882a593Smuzhiyun 			      enum ipu_rotate_mode rot_mode)
1970*4882a593Smuzhiyun {
1971*4882a593Smuzhiyun 	const struct ipu_image_pixfmt *infmt, *outfmt;
1972*4882a593Smuzhiyun 	u32 w_align_out, h_align_out;
1973*4882a593Smuzhiyun 	u32 w_align_in, h_align_in;
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun 	infmt = get_format(in->pix.pixelformat);
1976*4882a593Smuzhiyun 	outfmt = get_format(out->pix.pixelformat);
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 	/* set some default pixel formats if needed */
1979*4882a593Smuzhiyun 	if (!infmt) {
1980*4882a593Smuzhiyun 		in->pix.pixelformat = V4L2_PIX_FMT_RGB24;
1981*4882a593Smuzhiyun 		infmt = get_format(V4L2_PIX_FMT_RGB24);
1982*4882a593Smuzhiyun 	}
1983*4882a593Smuzhiyun 	if (!outfmt) {
1984*4882a593Smuzhiyun 		out->pix.pixelformat = V4L2_PIX_FMT_RGB24;
1985*4882a593Smuzhiyun 		outfmt = get_format(V4L2_PIX_FMT_RGB24);
1986*4882a593Smuzhiyun 	}
1987*4882a593Smuzhiyun 
1988*4882a593Smuzhiyun 	/* image converter does not handle fields */
1989*4882a593Smuzhiyun 	in->pix.field = out->pix.field = V4L2_FIELD_NONE;
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun 	/* resizer cannot downsize more than 4:1 */
1992*4882a593Smuzhiyun 	if (ipu_rot_mode_is_irt(rot_mode)) {
1993*4882a593Smuzhiyun 		out->pix.height = max_t(__u32, out->pix.height,
1994*4882a593Smuzhiyun 					in->pix.width / 4);
1995*4882a593Smuzhiyun 		out->pix.width = max_t(__u32, out->pix.width,
1996*4882a593Smuzhiyun 				       in->pix.height / 4);
1997*4882a593Smuzhiyun 	} else {
1998*4882a593Smuzhiyun 		out->pix.width = max_t(__u32, out->pix.width,
1999*4882a593Smuzhiyun 				       in->pix.width / 4);
2000*4882a593Smuzhiyun 		out->pix.height = max_t(__u32, out->pix.height,
2001*4882a593Smuzhiyun 					in->pix.height / 4);
2002*4882a593Smuzhiyun 	}
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 	/* align input width/height */
2005*4882a593Smuzhiyun 	w_align_in = ilog2(tile_width_align(IMAGE_CONVERT_IN, infmt,
2006*4882a593Smuzhiyun 					    rot_mode));
2007*4882a593Smuzhiyun 	h_align_in = ilog2(tile_height_align(IMAGE_CONVERT_IN, infmt,
2008*4882a593Smuzhiyun 					     rot_mode));
2009*4882a593Smuzhiyun 	in->pix.width = clamp_align(in->pix.width, MIN_W, MAX_W,
2010*4882a593Smuzhiyun 				    w_align_in);
2011*4882a593Smuzhiyun 	in->pix.height = clamp_align(in->pix.height, MIN_H, MAX_H,
2012*4882a593Smuzhiyun 				     h_align_in);
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun 	/* align output width/height */
2015*4882a593Smuzhiyun 	w_align_out = ilog2(tile_width_align(IMAGE_CONVERT_OUT, outfmt,
2016*4882a593Smuzhiyun 					     rot_mode));
2017*4882a593Smuzhiyun 	h_align_out = ilog2(tile_height_align(IMAGE_CONVERT_OUT, outfmt,
2018*4882a593Smuzhiyun 					      rot_mode));
2019*4882a593Smuzhiyun 	out->pix.width = clamp_align(out->pix.width, MIN_W, MAX_W,
2020*4882a593Smuzhiyun 				     w_align_out);
2021*4882a593Smuzhiyun 	out->pix.height = clamp_align(out->pix.height, MIN_H, MAX_H,
2022*4882a593Smuzhiyun 				      h_align_out);
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun 	/* set input/output strides and image sizes */
2025*4882a593Smuzhiyun 	in->pix.bytesperline = infmt->planar ?
2026*4882a593Smuzhiyun 		clamp_align(in->pix.width, 2 << w_align_in, MAX_W,
2027*4882a593Smuzhiyun 			    w_align_in) :
2028*4882a593Smuzhiyun 		clamp_align((in->pix.width * infmt->bpp) >> 3,
2029*4882a593Smuzhiyun 			    ((2 << w_align_in) * infmt->bpp) >> 3,
2030*4882a593Smuzhiyun 			    (MAX_W * infmt->bpp) >> 3,
2031*4882a593Smuzhiyun 			    w_align_in);
2032*4882a593Smuzhiyun 	in->pix.sizeimage = infmt->planar ?
2033*4882a593Smuzhiyun 		(in->pix.height * in->pix.bytesperline * infmt->bpp) >> 3 :
2034*4882a593Smuzhiyun 		in->pix.height * in->pix.bytesperline;
2035*4882a593Smuzhiyun 	out->pix.bytesperline = outfmt->planar ? out->pix.width :
2036*4882a593Smuzhiyun 		(out->pix.width * outfmt->bpp) >> 3;
2037*4882a593Smuzhiyun 	out->pix.sizeimage = outfmt->planar ?
2038*4882a593Smuzhiyun 		(out->pix.height * out->pix.bytesperline * outfmt->bpp) >> 3 :
2039*4882a593Smuzhiyun 		out->pix.height * out->pix.bytesperline;
2040*4882a593Smuzhiyun }
2041*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_image_convert_adjust);
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun /*
2044*4882a593Smuzhiyun  * this is used by ipu_image_convert_prepare() to verify set input and
2045*4882a593Smuzhiyun  * output images are valid before starting the conversion. Clients can
2046*4882a593Smuzhiyun  * also call it before calling ipu_image_convert_prepare().
2047*4882a593Smuzhiyun  */
ipu_image_convert_verify(struct ipu_image * in,struct ipu_image * out,enum ipu_rotate_mode rot_mode)2048*4882a593Smuzhiyun int ipu_image_convert_verify(struct ipu_image *in, struct ipu_image *out,
2049*4882a593Smuzhiyun 			     enum ipu_rotate_mode rot_mode)
2050*4882a593Smuzhiyun {
2051*4882a593Smuzhiyun 	struct ipu_image testin, testout;
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun 	testin = *in;
2054*4882a593Smuzhiyun 	testout = *out;
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun 	ipu_image_convert_adjust(&testin, &testout, rot_mode);
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun 	if (testin.pix.width != in->pix.width ||
2059*4882a593Smuzhiyun 	    testin.pix.height != in->pix.height ||
2060*4882a593Smuzhiyun 	    testout.pix.width != out->pix.width ||
2061*4882a593Smuzhiyun 	    testout.pix.height != out->pix.height)
2062*4882a593Smuzhiyun 		return -EINVAL;
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 	return 0;
2065*4882a593Smuzhiyun }
2066*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_image_convert_verify);
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun /*
2069*4882a593Smuzhiyun  * Call ipu_image_convert_prepare() to prepare for the conversion of
2070*4882a593Smuzhiyun  * given images and rotation mode. Returns a new conversion context.
2071*4882a593Smuzhiyun  */
2072*4882a593Smuzhiyun struct ipu_image_convert_ctx *
ipu_image_convert_prepare(struct ipu_soc * ipu,enum ipu_ic_task ic_task,struct ipu_image * in,struct ipu_image * out,enum ipu_rotate_mode rot_mode,ipu_image_convert_cb_t complete,void * complete_context)2073*4882a593Smuzhiyun ipu_image_convert_prepare(struct ipu_soc *ipu, enum ipu_ic_task ic_task,
2074*4882a593Smuzhiyun 			  struct ipu_image *in, struct ipu_image *out,
2075*4882a593Smuzhiyun 			  enum ipu_rotate_mode rot_mode,
2076*4882a593Smuzhiyun 			  ipu_image_convert_cb_t complete,
2077*4882a593Smuzhiyun 			  void *complete_context)
2078*4882a593Smuzhiyun {
2079*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv = ipu->image_convert_priv;
2080*4882a593Smuzhiyun 	struct ipu_image_convert_image *s_image, *d_image;
2081*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan;
2082*4882a593Smuzhiyun 	struct ipu_image_convert_ctx *ctx;
2083*4882a593Smuzhiyun 	unsigned long flags;
2084*4882a593Smuzhiyun 	unsigned int i;
2085*4882a593Smuzhiyun 	bool get_res;
2086*4882a593Smuzhiyun 	int ret;
2087*4882a593Smuzhiyun 
2088*4882a593Smuzhiyun 	if (!in || !out || !complete ||
2089*4882a593Smuzhiyun 	    (ic_task != IC_TASK_VIEWFINDER &&
2090*4882a593Smuzhiyun 	     ic_task != IC_TASK_POST_PROCESSOR))
2091*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun 	/* verify the in/out images before continuing */
2094*4882a593Smuzhiyun 	ret = ipu_image_convert_verify(in, out, rot_mode);
2095*4882a593Smuzhiyun 	if (ret) {
2096*4882a593Smuzhiyun 		dev_err(priv->ipu->dev, "%s: in/out formats invalid\n",
2097*4882a593Smuzhiyun 			__func__);
2098*4882a593Smuzhiyun 		return ERR_PTR(ret);
2099*4882a593Smuzhiyun 	}
2100*4882a593Smuzhiyun 
2101*4882a593Smuzhiyun 	chan = &priv->chan[ic_task];
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun 	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
2104*4882a593Smuzhiyun 	if (!ctx)
2105*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
2106*4882a593Smuzhiyun 
2107*4882a593Smuzhiyun 	dev_dbg(priv->ipu->dev, "%s: task %u: ctx %p\n", __func__,
2108*4882a593Smuzhiyun 		chan->ic_task, ctx);
2109*4882a593Smuzhiyun 
2110*4882a593Smuzhiyun 	ctx->chan = chan;
2111*4882a593Smuzhiyun 	init_completion(&ctx->aborted);
2112*4882a593Smuzhiyun 
2113*4882a593Smuzhiyun 	ctx->rot_mode = rot_mode;
2114*4882a593Smuzhiyun 
2115*4882a593Smuzhiyun 	/* Sets ctx->in.num_rows/cols as well */
2116*4882a593Smuzhiyun 	ret = calc_image_resize_coefficients(ctx, in, out);
2117*4882a593Smuzhiyun 	if (ret)
2118*4882a593Smuzhiyun 		goto out_free;
2119*4882a593Smuzhiyun 
2120*4882a593Smuzhiyun 	s_image = &ctx->in;
2121*4882a593Smuzhiyun 	d_image = &ctx->out;
2122*4882a593Smuzhiyun 
2123*4882a593Smuzhiyun 	/* set tiling and rotation */
2124*4882a593Smuzhiyun 	if (ipu_rot_mode_is_irt(rot_mode)) {
2125*4882a593Smuzhiyun 		d_image->num_rows = s_image->num_cols;
2126*4882a593Smuzhiyun 		d_image->num_cols = s_image->num_rows;
2127*4882a593Smuzhiyun 	} else {
2128*4882a593Smuzhiyun 		d_image->num_rows = s_image->num_rows;
2129*4882a593Smuzhiyun 		d_image->num_cols = s_image->num_cols;
2130*4882a593Smuzhiyun 	}
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun 	ctx->num_tiles = d_image->num_cols * d_image->num_rows;
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun 	ret = fill_image(ctx, s_image, in, IMAGE_CONVERT_IN);
2135*4882a593Smuzhiyun 	if (ret)
2136*4882a593Smuzhiyun 		goto out_free;
2137*4882a593Smuzhiyun 	ret = fill_image(ctx, d_image, out, IMAGE_CONVERT_OUT);
2138*4882a593Smuzhiyun 	if (ret)
2139*4882a593Smuzhiyun 		goto out_free;
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun 	calc_out_tile_map(ctx);
2142*4882a593Smuzhiyun 
2143*4882a593Smuzhiyun 	find_seams(ctx, s_image, d_image);
2144*4882a593Smuzhiyun 
2145*4882a593Smuzhiyun 	ret = calc_tile_dimensions(ctx, s_image);
2146*4882a593Smuzhiyun 	if (ret)
2147*4882a593Smuzhiyun 		goto out_free;
2148*4882a593Smuzhiyun 
2149*4882a593Smuzhiyun 	ret = calc_tile_offsets(ctx, s_image);
2150*4882a593Smuzhiyun 	if (ret)
2151*4882a593Smuzhiyun 		goto out_free;
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun 	calc_tile_dimensions(ctx, d_image);
2154*4882a593Smuzhiyun 	ret = calc_tile_offsets(ctx, d_image);
2155*4882a593Smuzhiyun 	if (ret)
2156*4882a593Smuzhiyun 		goto out_free;
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun 	calc_tile_resize_coefficients(ctx);
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun 	ret = ipu_ic_calc_csc(&ctx->csc,
2161*4882a593Smuzhiyun 			s_image->base.pix.ycbcr_enc,
2162*4882a593Smuzhiyun 			s_image->base.pix.quantization,
2163*4882a593Smuzhiyun 			ipu_pixelformat_to_colorspace(s_image->fmt->fourcc),
2164*4882a593Smuzhiyun 			d_image->base.pix.ycbcr_enc,
2165*4882a593Smuzhiyun 			d_image->base.pix.quantization,
2166*4882a593Smuzhiyun 			ipu_pixelformat_to_colorspace(d_image->fmt->fourcc));
2167*4882a593Smuzhiyun 	if (ret)
2168*4882a593Smuzhiyun 		goto out_free;
2169*4882a593Smuzhiyun 
2170*4882a593Smuzhiyun 	dump_format(ctx, s_image);
2171*4882a593Smuzhiyun 	dump_format(ctx, d_image);
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun 	ctx->complete = complete;
2174*4882a593Smuzhiyun 	ctx->complete_context = complete_context;
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun 	/*
2177*4882a593Smuzhiyun 	 * Can we use double-buffering for this operation? If there is
2178*4882a593Smuzhiyun 	 * only one tile (the whole image can be converted in a single
2179*4882a593Smuzhiyun 	 * operation) there's no point in using double-buffering. Also,
2180*4882a593Smuzhiyun 	 * the IPU's IDMAC channels allow only a single U and V plane
2181*4882a593Smuzhiyun 	 * offset shared between both buffers, but these offsets change
2182*4882a593Smuzhiyun 	 * for every tile, and therefore would have to be updated for
2183*4882a593Smuzhiyun 	 * each buffer which is not possible. So double-buffering is
2184*4882a593Smuzhiyun 	 * impossible when either the source or destination images are
2185*4882a593Smuzhiyun 	 * a planar format (YUV420, YUV422P, etc.). Further, differently
2186*4882a593Smuzhiyun 	 * sized tiles or different resizing coefficients per tile
2187*4882a593Smuzhiyun 	 * prevent double-buffering as well.
2188*4882a593Smuzhiyun 	 */
2189*4882a593Smuzhiyun 	ctx->double_buffering = (ctx->num_tiles > 1 &&
2190*4882a593Smuzhiyun 				 !s_image->fmt->planar &&
2191*4882a593Smuzhiyun 				 !d_image->fmt->planar);
2192*4882a593Smuzhiyun 	for (i = 1; i < ctx->num_tiles; i++) {
2193*4882a593Smuzhiyun 		if (ctx->in.tile[i].width != ctx->in.tile[0].width ||
2194*4882a593Smuzhiyun 		    ctx->in.tile[i].height != ctx->in.tile[0].height ||
2195*4882a593Smuzhiyun 		    ctx->out.tile[i].width != ctx->out.tile[0].width ||
2196*4882a593Smuzhiyun 		    ctx->out.tile[i].height != ctx->out.tile[0].height) {
2197*4882a593Smuzhiyun 			ctx->double_buffering = false;
2198*4882a593Smuzhiyun 			break;
2199*4882a593Smuzhiyun 		}
2200*4882a593Smuzhiyun 	}
2201*4882a593Smuzhiyun 	for (i = 1; i < ctx->in.num_cols; i++) {
2202*4882a593Smuzhiyun 		if (ctx->resize_coeffs_h[i] != ctx->resize_coeffs_h[0]) {
2203*4882a593Smuzhiyun 			ctx->double_buffering = false;
2204*4882a593Smuzhiyun 			break;
2205*4882a593Smuzhiyun 		}
2206*4882a593Smuzhiyun 	}
2207*4882a593Smuzhiyun 	for (i = 1; i < ctx->in.num_rows; i++) {
2208*4882a593Smuzhiyun 		if (ctx->resize_coeffs_v[i] != ctx->resize_coeffs_v[0]) {
2209*4882a593Smuzhiyun 			ctx->double_buffering = false;
2210*4882a593Smuzhiyun 			break;
2211*4882a593Smuzhiyun 		}
2212*4882a593Smuzhiyun 	}
2213*4882a593Smuzhiyun 
2214*4882a593Smuzhiyun 	if (ipu_rot_mode_is_irt(ctx->rot_mode)) {
2215*4882a593Smuzhiyun 		unsigned long intermediate_size = d_image->tile[0].size;
2216*4882a593Smuzhiyun 
2217*4882a593Smuzhiyun 		for (i = 1; i < ctx->num_tiles; i++) {
2218*4882a593Smuzhiyun 			if (d_image->tile[i].size > intermediate_size)
2219*4882a593Smuzhiyun 				intermediate_size = d_image->tile[i].size;
2220*4882a593Smuzhiyun 		}
2221*4882a593Smuzhiyun 
2222*4882a593Smuzhiyun 		ret = alloc_dma_buf(priv, &ctx->rot_intermediate[0],
2223*4882a593Smuzhiyun 				    intermediate_size);
2224*4882a593Smuzhiyun 		if (ret)
2225*4882a593Smuzhiyun 			goto out_free;
2226*4882a593Smuzhiyun 		if (ctx->double_buffering) {
2227*4882a593Smuzhiyun 			ret = alloc_dma_buf(priv,
2228*4882a593Smuzhiyun 					    &ctx->rot_intermediate[1],
2229*4882a593Smuzhiyun 					    intermediate_size);
2230*4882a593Smuzhiyun 			if (ret)
2231*4882a593Smuzhiyun 				goto out_free_dmabuf0;
2232*4882a593Smuzhiyun 		}
2233*4882a593Smuzhiyun 	}
2234*4882a593Smuzhiyun 
2235*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->irqlock, flags);
2236*4882a593Smuzhiyun 
2237*4882a593Smuzhiyun 	get_res = list_empty(&chan->ctx_list);
2238*4882a593Smuzhiyun 
2239*4882a593Smuzhiyun 	list_add_tail(&ctx->list, &chan->ctx_list);
2240*4882a593Smuzhiyun 
2241*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->irqlock, flags);
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun 	if (get_res) {
2244*4882a593Smuzhiyun 		ret = get_ipu_resources(chan);
2245*4882a593Smuzhiyun 		if (ret)
2246*4882a593Smuzhiyun 			goto out_free_dmabuf1;
2247*4882a593Smuzhiyun 	}
2248*4882a593Smuzhiyun 
2249*4882a593Smuzhiyun 	return ctx;
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun out_free_dmabuf1:
2252*4882a593Smuzhiyun 	free_dma_buf(priv, &ctx->rot_intermediate[1]);
2253*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->irqlock, flags);
2254*4882a593Smuzhiyun 	list_del(&ctx->list);
2255*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->irqlock, flags);
2256*4882a593Smuzhiyun out_free_dmabuf0:
2257*4882a593Smuzhiyun 	free_dma_buf(priv, &ctx->rot_intermediate[0]);
2258*4882a593Smuzhiyun out_free:
2259*4882a593Smuzhiyun 	kfree(ctx);
2260*4882a593Smuzhiyun 	return ERR_PTR(ret);
2261*4882a593Smuzhiyun }
2262*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_image_convert_prepare);
2263*4882a593Smuzhiyun 
2264*4882a593Smuzhiyun /*
2265*4882a593Smuzhiyun  * Carry out a single image conversion run. Only the physaddr's of the input
2266*4882a593Smuzhiyun  * and output image buffers are needed. The conversion context must have
2267*4882a593Smuzhiyun  * been created previously with ipu_image_convert_prepare().
2268*4882a593Smuzhiyun  */
ipu_image_convert_queue(struct ipu_image_convert_run * run)2269*4882a593Smuzhiyun int ipu_image_convert_queue(struct ipu_image_convert_run *run)
2270*4882a593Smuzhiyun {
2271*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan;
2272*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv;
2273*4882a593Smuzhiyun 	struct ipu_image_convert_ctx *ctx;
2274*4882a593Smuzhiyun 	unsigned long flags;
2275*4882a593Smuzhiyun 	int ret = 0;
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun 	if (!run || !run->ctx || !run->in_phys || !run->out_phys)
2278*4882a593Smuzhiyun 		return -EINVAL;
2279*4882a593Smuzhiyun 
2280*4882a593Smuzhiyun 	ctx = run->ctx;
2281*4882a593Smuzhiyun 	chan = ctx->chan;
2282*4882a593Smuzhiyun 	priv = chan->priv;
2283*4882a593Smuzhiyun 
2284*4882a593Smuzhiyun 	dev_dbg(priv->ipu->dev, "%s: task %u: ctx %p run %p\n", __func__,
2285*4882a593Smuzhiyun 		chan->ic_task, ctx, run);
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun 	INIT_LIST_HEAD(&run->list);
2288*4882a593Smuzhiyun 
2289*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->irqlock, flags);
2290*4882a593Smuzhiyun 
2291*4882a593Smuzhiyun 	if (ctx->aborting) {
2292*4882a593Smuzhiyun 		ret = -EIO;
2293*4882a593Smuzhiyun 		goto unlock;
2294*4882a593Smuzhiyun 	}
2295*4882a593Smuzhiyun 
2296*4882a593Smuzhiyun 	list_add_tail(&run->list, &chan->pending_q);
2297*4882a593Smuzhiyun 
2298*4882a593Smuzhiyun 	if (!chan->current_run) {
2299*4882a593Smuzhiyun 		ret = do_run(run);
2300*4882a593Smuzhiyun 		if (ret)
2301*4882a593Smuzhiyun 			chan->current_run = NULL;
2302*4882a593Smuzhiyun 	}
2303*4882a593Smuzhiyun unlock:
2304*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->irqlock, flags);
2305*4882a593Smuzhiyun 	return ret;
2306*4882a593Smuzhiyun }
2307*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_image_convert_queue);
2308*4882a593Smuzhiyun 
2309*4882a593Smuzhiyun /* Abort any active or pending conversions for this context */
__ipu_image_convert_abort(struct ipu_image_convert_ctx * ctx)2310*4882a593Smuzhiyun static void __ipu_image_convert_abort(struct ipu_image_convert_ctx *ctx)
2311*4882a593Smuzhiyun {
2312*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan = ctx->chan;
2313*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv = chan->priv;
2314*4882a593Smuzhiyun 	struct ipu_image_convert_run *run, *active_run, *tmp;
2315*4882a593Smuzhiyun 	unsigned long flags;
2316*4882a593Smuzhiyun 	int run_count, ret;
2317*4882a593Smuzhiyun 
2318*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->irqlock, flags);
2319*4882a593Smuzhiyun 
2320*4882a593Smuzhiyun 	/* move all remaining pending runs in this context to done_q */
2321*4882a593Smuzhiyun 	list_for_each_entry_safe(run, tmp, &chan->pending_q, list) {
2322*4882a593Smuzhiyun 		if (run->ctx != ctx)
2323*4882a593Smuzhiyun 			continue;
2324*4882a593Smuzhiyun 		run->status = -EIO;
2325*4882a593Smuzhiyun 		list_move_tail(&run->list, &chan->done_q);
2326*4882a593Smuzhiyun 	}
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun 	run_count = get_run_count(ctx, &chan->done_q);
2329*4882a593Smuzhiyun 	active_run = (chan->current_run && chan->current_run->ctx == ctx) ?
2330*4882a593Smuzhiyun 		chan->current_run : NULL;
2331*4882a593Smuzhiyun 
2332*4882a593Smuzhiyun 	if (active_run)
2333*4882a593Smuzhiyun 		reinit_completion(&ctx->aborted);
2334*4882a593Smuzhiyun 
2335*4882a593Smuzhiyun 	ctx->aborting = true;
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->irqlock, flags);
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun 	if (!run_count && !active_run) {
2340*4882a593Smuzhiyun 		dev_dbg(priv->ipu->dev,
2341*4882a593Smuzhiyun 			"%s: task %u: no abort needed for ctx %p\n",
2342*4882a593Smuzhiyun 			__func__, chan->ic_task, ctx);
2343*4882a593Smuzhiyun 		return;
2344*4882a593Smuzhiyun 	}
2345*4882a593Smuzhiyun 
2346*4882a593Smuzhiyun 	if (!active_run) {
2347*4882a593Smuzhiyun 		empty_done_q(chan);
2348*4882a593Smuzhiyun 		return;
2349*4882a593Smuzhiyun 	}
2350*4882a593Smuzhiyun 
2351*4882a593Smuzhiyun 	dev_dbg(priv->ipu->dev,
2352*4882a593Smuzhiyun 		"%s: task %u: wait for completion: %d runs\n",
2353*4882a593Smuzhiyun 		__func__, chan->ic_task, run_count);
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun 	ret = wait_for_completion_timeout(&ctx->aborted,
2356*4882a593Smuzhiyun 					  msecs_to_jiffies(10000));
2357*4882a593Smuzhiyun 	if (ret == 0) {
2358*4882a593Smuzhiyun 		dev_warn(priv->ipu->dev, "%s: timeout\n", __func__);
2359*4882a593Smuzhiyun 		force_abort(ctx);
2360*4882a593Smuzhiyun 	}
2361*4882a593Smuzhiyun }
2362*4882a593Smuzhiyun 
ipu_image_convert_abort(struct ipu_image_convert_ctx * ctx)2363*4882a593Smuzhiyun void ipu_image_convert_abort(struct ipu_image_convert_ctx *ctx)
2364*4882a593Smuzhiyun {
2365*4882a593Smuzhiyun 	__ipu_image_convert_abort(ctx);
2366*4882a593Smuzhiyun 	ctx->aborting = false;
2367*4882a593Smuzhiyun }
2368*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_image_convert_abort);
2369*4882a593Smuzhiyun 
2370*4882a593Smuzhiyun /* Unprepare image conversion context */
ipu_image_convert_unprepare(struct ipu_image_convert_ctx * ctx)2371*4882a593Smuzhiyun void ipu_image_convert_unprepare(struct ipu_image_convert_ctx *ctx)
2372*4882a593Smuzhiyun {
2373*4882a593Smuzhiyun 	struct ipu_image_convert_chan *chan = ctx->chan;
2374*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv = chan->priv;
2375*4882a593Smuzhiyun 	unsigned long flags;
2376*4882a593Smuzhiyun 	bool put_res;
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun 	/* make sure no runs are hanging around */
2379*4882a593Smuzhiyun 	__ipu_image_convert_abort(ctx);
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun 	dev_dbg(priv->ipu->dev, "%s: task %u: removing ctx %p\n", __func__,
2382*4882a593Smuzhiyun 		chan->ic_task, ctx);
2383*4882a593Smuzhiyun 
2384*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->irqlock, flags);
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun 	list_del(&ctx->list);
2387*4882a593Smuzhiyun 
2388*4882a593Smuzhiyun 	put_res = list_empty(&chan->ctx_list);
2389*4882a593Smuzhiyun 
2390*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->irqlock, flags);
2391*4882a593Smuzhiyun 
2392*4882a593Smuzhiyun 	if (put_res)
2393*4882a593Smuzhiyun 		release_ipu_resources(chan);
2394*4882a593Smuzhiyun 
2395*4882a593Smuzhiyun 	free_dma_buf(priv, &ctx->rot_intermediate[1]);
2396*4882a593Smuzhiyun 	free_dma_buf(priv, &ctx->rot_intermediate[0]);
2397*4882a593Smuzhiyun 
2398*4882a593Smuzhiyun 	kfree(ctx);
2399*4882a593Smuzhiyun }
2400*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_image_convert_unprepare);
2401*4882a593Smuzhiyun 
2402*4882a593Smuzhiyun /*
2403*4882a593Smuzhiyun  * "Canned" asynchronous single image conversion. Allocates and returns
2404*4882a593Smuzhiyun  * a new conversion run.  On successful return the caller must free the
2405*4882a593Smuzhiyun  * run and call ipu_image_convert_unprepare() after conversion completes.
2406*4882a593Smuzhiyun  */
2407*4882a593Smuzhiyun struct ipu_image_convert_run *
ipu_image_convert(struct ipu_soc * ipu,enum ipu_ic_task ic_task,struct ipu_image * in,struct ipu_image * out,enum ipu_rotate_mode rot_mode,ipu_image_convert_cb_t complete,void * complete_context)2408*4882a593Smuzhiyun ipu_image_convert(struct ipu_soc *ipu, enum ipu_ic_task ic_task,
2409*4882a593Smuzhiyun 		  struct ipu_image *in, struct ipu_image *out,
2410*4882a593Smuzhiyun 		  enum ipu_rotate_mode rot_mode,
2411*4882a593Smuzhiyun 		  ipu_image_convert_cb_t complete,
2412*4882a593Smuzhiyun 		  void *complete_context)
2413*4882a593Smuzhiyun {
2414*4882a593Smuzhiyun 	struct ipu_image_convert_ctx *ctx;
2415*4882a593Smuzhiyun 	struct ipu_image_convert_run *run;
2416*4882a593Smuzhiyun 	int ret;
2417*4882a593Smuzhiyun 
2418*4882a593Smuzhiyun 	ctx = ipu_image_convert_prepare(ipu, ic_task, in, out, rot_mode,
2419*4882a593Smuzhiyun 					complete, complete_context);
2420*4882a593Smuzhiyun 	if (IS_ERR(ctx))
2421*4882a593Smuzhiyun 		return ERR_CAST(ctx);
2422*4882a593Smuzhiyun 
2423*4882a593Smuzhiyun 	run = kzalloc(sizeof(*run), GFP_KERNEL);
2424*4882a593Smuzhiyun 	if (!run) {
2425*4882a593Smuzhiyun 		ipu_image_convert_unprepare(ctx);
2426*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
2427*4882a593Smuzhiyun 	}
2428*4882a593Smuzhiyun 
2429*4882a593Smuzhiyun 	run->ctx = ctx;
2430*4882a593Smuzhiyun 	run->in_phys = in->phys0;
2431*4882a593Smuzhiyun 	run->out_phys = out->phys0;
2432*4882a593Smuzhiyun 
2433*4882a593Smuzhiyun 	ret = ipu_image_convert_queue(run);
2434*4882a593Smuzhiyun 	if (ret) {
2435*4882a593Smuzhiyun 		ipu_image_convert_unprepare(ctx);
2436*4882a593Smuzhiyun 		kfree(run);
2437*4882a593Smuzhiyun 		return ERR_PTR(ret);
2438*4882a593Smuzhiyun 	}
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun 	return run;
2441*4882a593Smuzhiyun }
2442*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_image_convert);
2443*4882a593Smuzhiyun 
2444*4882a593Smuzhiyun /* "Canned" synchronous single image conversion */
image_convert_sync_complete(struct ipu_image_convert_run * run,void * data)2445*4882a593Smuzhiyun static void image_convert_sync_complete(struct ipu_image_convert_run *run,
2446*4882a593Smuzhiyun 					void *data)
2447*4882a593Smuzhiyun {
2448*4882a593Smuzhiyun 	struct completion *comp = data;
2449*4882a593Smuzhiyun 
2450*4882a593Smuzhiyun 	complete(comp);
2451*4882a593Smuzhiyun }
2452*4882a593Smuzhiyun 
ipu_image_convert_sync(struct ipu_soc * ipu,enum ipu_ic_task ic_task,struct ipu_image * in,struct ipu_image * out,enum ipu_rotate_mode rot_mode)2453*4882a593Smuzhiyun int ipu_image_convert_sync(struct ipu_soc *ipu, enum ipu_ic_task ic_task,
2454*4882a593Smuzhiyun 			   struct ipu_image *in, struct ipu_image *out,
2455*4882a593Smuzhiyun 			   enum ipu_rotate_mode rot_mode)
2456*4882a593Smuzhiyun {
2457*4882a593Smuzhiyun 	struct ipu_image_convert_run *run;
2458*4882a593Smuzhiyun 	struct completion comp;
2459*4882a593Smuzhiyun 	int ret;
2460*4882a593Smuzhiyun 
2461*4882a593Smuzhiyun 	init_completion(&comp);
2462*4882a593Smuzhiyun 
2463*4882a593Smuzhiyun 	run = ipu_image_convert(ipu, ic_task, in, out, rot_mode,
2464*4882a593Smuzhiyun 				image_convert_sync_complete, &comp);
2465*4882a593Smuzhiyun 	if (IS_ERR(run))
2466*4882a593Smuzhiyun 		return PTR_ERR(run);
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun 	ret = wait_for_completion_timeout(&comp, msecs_to_jiffies(10000));
2469*4882a593Smuzhiyun 	ret = (ret == 0) ? -ETIMEDOUT : 0;
2470*4882a593Smuzhiyun 
2471*4882a593Smuzhiyun 	ipu_image_convert_unprepare(run->ctx);
2472*4882a593Smuzhiyun 	kfree(run);
2473*4882a593Smuzhiyun 
2474*4882a593Smuzhiyun 	return ret;
2475*4882a593Smuzhiyun }
2476*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_image_convert_sync);
2477*4882a593Smuzhiyun 
ipu_image_convert_init(struct ipu_soc * ipu,struct device * dev)2478*4882a593Smuzhiyun int ipu_image_convert_init(struct ipu_soc *ipu, struct device *dev)
2479*4882a593Smuzhiyun {
2480*4882a593Smuzhiyun 	struct ipu_image_convert_priv *priv;
2481*4882a593Smuzhiyun 	int i;
2482*4882a593Smuzhiyun 
2483*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
2484*4882a593Smuzhiyun 	if (!priv)
2485*4882a593Smuzhiyun 		return -ENOMEM;
2486*4882a593Smuzhiyun 
2487*4882a593Smuzhiyun 	ipu->image_convert_priv = priv;
2488*4882a593Smuzhiyun 	priv->ipu = ipu;
2489*4882a593Smuzhiyun 
2490*4882a593Smuzhiyun 	for (i = 0; i < IC_NUM_TASKS; i++) {
2491*4882a593Smuzhiyun 		struct ipu_image_convert_chan *chan = &priv->chan[i];
2492*4882a593Smuzhiyun 
2493*4882a593Smuzhiyun 		chan->ic_task = i;
2494*4882a593Smuzhiyun 		chan->priv = priv;
2495*4882a593Smuzhiyun 		chan->dma_ch = &image_convert_dma_chan[i];
2496*4882a593Smuzhiyun 		chan->in_eof_irq = -1;
2497*4882a593Smuzhiyun 		chan->rot_in_eof_irq = -1;
2498*4882a593Smuzhiyun 		chan->out_eof_irq = -1;
2499*4882a593Smuzhiyun 		chan->rot_out_eof_irq = -1;
2500*4882a593Smuzhiyun 
2501*4882a593Smuzhiyun 		spin_lock_init(&chan->irqlock);
2502*4882a593Smuzhiyun 		INIT_LIST_HEAD(&chan->ctx_list);
2503*4882a593Smuzhiyun 		INIT_LIST_HEAD(&chan->pending_q);
2504*4882a593Smuzhiyun 		INIT_LIST_HEAD(&chan->done_q);
2505*4882a593Smuzhiyun 	}
2506*4882a593Smuzhiyun 
2507*4882a593Smuzhiyun 	return 0;
2508*4882a593Smuzhiyun }
2509*4882a593Smuzhiyun 
ipu_image_convert_exit(struct ipu_soc * ipu)2510*4882a593Smuzhiyun void ipu_image_convert_exit(struct ipu_soc *ipu)
2511*4882a593Smuzhiyun {
2512*4882a593Smuzhiyun }
2513