xref: /OK3568_Linux_fs/kernel/drivers/gpu/ipu-v3/ipu-ic.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2012-2014 Mentor Graphics Inc.
4*4882a593Smuzhiyun  * Copyright 2005-2012 Freescale Semiconductor, Inc. All Rights Reserved.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/types.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/errno.h>
10*4882a593Smuzhiyun #include <linux/spinlock.h>
11*4882a593Smuzhiyun #include <linux/bitrev.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/sizes.h>
15*4882a593Smuzhiyun #include "ipu-prv.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* IC Register Offsets */
18*4882a593Smuzhiyun #define IC_CONF                 0x0000
19*4882a593Smuzhiyun #define IC_PRP_ENC_RSC          0x0004
20*4882a593Smuzhiyun #define IC_PRP_VF_RSC           0x0008
21*4882a593Smuzhiyun #define IC_PP_RSC               0x000C
22*4882a593Smuzhiyun #define IC_CMBP_1               0x0010
23*4882a593Smuzhiyun #define IC_CMBP_2               0x0014
24*4882a593Smuzhiyun #define IC_IDMAC_1              0x0018
25*4882a593Smuzhiyun #define IC_IDMAC_2              0x001C
26*4882a593Smuzhiyun #define IC_IDMAC_3              0x0020
27*4882a593Smuzhiyun #define IC_IDMAC_4              0x0024
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* IC Register Fields */
30*4882a593Smuzhiyun #define IC_CONF_PRPENC_EN       (1 << 0)
31*4882a593Smuzhiyun #define IC_CONF_PRPENC_CSC1     (1 << 1)
32*4882a593Smuzhiyun #define IC_CONF_PRPENC_ROT_EN   (1 << 2)
33*4882a593Smuzhiyun #define IC_CONF_PRPVF_EN        (1 << 8)
34*4882a593Smuzhiyun #define IC_CONF_PRPVF_CSC1      (1 << 9)
35*4882a593Smuzhiyun #define IC_CONF_PRPVF_CSC2      (1 << 10)
36*4882a593Smuzhiyun #define IC_CONF_PRPVF_CMB       (1 << 11)
37*4882a593Smuzhiyun #define IC_CONF_PRPVF_ROT_EN    (1 << 12)
38*4882a593Smuzhiyun #define IC_CONF_PP_EN           (1 << 16)
39*4882a593Smuzhiyun #define IC_CONF_PP_CSC1         (1 << 17)
40*4882a593Smuzhiyun #define IC_CONF_PP_CSC2         (1 << 18)
41*4882a593Smuzhiyun #define IC_CONF_PP_CMB          (1 << 19)
42*4882a593Smuzhiyun #define IC_CONF_PP_ROT_EN       (1 << 20)
43*4882a593Smuzhiyun #define IC_CONF_IC_GLB_LOC_A    (1 << 28)
44*4882a593Smuzhiyun #define IC_CONF_KEY_COLOR_EN    (1 << 29)
45*4882a593Smuzhiyun #define IC_CONF_RWS_EN          (1 << 30)
46*4882a593Smuzhiyun #define IC_CONF_CSI_MEM_WR_EN   (1 << 31)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define IC_IDMAC_1_CB0_BURST_16         (1 << 0)
49*4882a593Smuzhiyun #define IC_IDMAC_1_CB1_BURST_16         (1 << 1)
50*4882a593Smuzhiyun #define IC_IDMAC_1_CB2_BURST_16         (1 << 2)
51*4882a593Smuzhiyun #define IC_IDMAC_1_CB3_BURST_16         (1 << 3)
52*4882a593Smuzhiyun #define IC_IDMAC_1_CB4_BURST_16         (1 << 4)
53*4882a593Smuzhiyun #define IC_IDMAC_1_CB5_BURST_16         (1 << 5)
54*4882a593Smuzhiyun #define IC_IDMAC_1_CB6_BURST_16         (1 << 6)
55*4882a593Smuzhiyun #define IC_IDMAC_1_CB7_BURST_16         (1 << 7)
56*4882a593Smuzhiyun #define IC_IDMAC_1_PRPENC_ROT_MASK      (0x7 << 11)
57*4882a593Smuzhiyun #define IC_IDMAC_1_PRPENC_ROT_OFFSET    11
58*4882a593Smuzhiyun #define IC_IDMAC_1_PRPVF_ROT_MASK       (0x7 << 14)
59*4882a593Smuzhiyun #define IC_IDMAC_1_PRPVF_ROT_OFFSET     14
60*4882a593Smuzhiyun #define IC_IDMAC_1_PP_ROT_MASK          (0x7 << 17)
61*4882a593Smuzhiyun #define IC_IDMAC_1_PP_ROT_OFFSET        17
62*4882a593Smuzhiyun #define IC_IDMAC_1_PP_FLIP_RS           (1 << 22)
63*4882a593Smuzhiyun #define IC_IDMAC_1_PRPVF_FLIP_RS        (1 << 21)
64*4882a593Smuzhiyun #define IC_IDMAC_1_PRPENC_FLIP_RS       (1 << 20)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define IC_IDMAC_2_PRPENC_HEIGHT_MASK   (0x3ff << 0)
67*4882a593Smuzhiyun #define IC_IDMAC_2_PRPENC_HEIGHT_OFFSET 0
68*4882a593Smuzhiyun #define IC_IDMAC_2_PRPVF_HEIGHT_MASK    (0x3ff << 10)
69*4882a593Smuzhiyun #define IC_IDMAC_2_PRPVF_HEIGHT_OFFSET  10
70*4882a593Smuzhiyun #define IC_IDMAC_2_PP_HEIGHT_MASK       (0x3ff << 20)
71*4882a593Smuzhiyun #define IC_IDMAC_2_PP_HEIGHT_OFFSET     20
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define IC_IDMAC_3_PRPENC_WIDTH_MASK    (0x3ff << 0)
74*4882a593Smuzhiyun #define IC_IDMAC_3_PRPENC_WIDTH_OFFSET  0
75*4882a593Smuzhiyun #define IC_IDMAC_3_PRPVF_WIDTH_MASK     (0x3ff << 10)
76*4882a593Smuzhiyun #define IC_IDMAC_3_PRPVF_WIDTH_OFFSET   10
77*4882a593Smuzhiyun #define IC_IDMAC_3_PP_WIDTH_MASK        (0x3ff << 20)
78*4882a593Smuzhiyun #define IC_IDMAC_3_PP_WIDTH_OFFSET      20
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun struct ic_task_regoffs {
81*4882a593Smuzhiyun 	u32 rsc;
82*4882a593Smuzhiyun 	u32 tpmem_csc[2];
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun struct ic_task_bitfields {
86*4882a593Smuzhiyun 	u32 ic_conf_en;
87*4882a593Smuzhiyun 	u32 ic_conf_rot_en;
88*4882a593Smuzhiyun 	u32 ic_conf_cmb_en;
89*4882a593Smuzhiyun 	u32 ic_conf_csc1_en;
90*4882a593Smuzhiyun 	u32 ic_conf_csc2_en;
91*4882a593Smuzhiyun 	u32 ic_cmb_galpha_bit;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static const struct ic_task_regoffs ic_task_reg[IC_NUM_TASKS] = {
95*4882a593Smuzhiyun 	[IC_TASK_ENCODER] = {
96*4882a593Smuzhiyun 		.rsc = IC_PRP_ENC_RSC,
97*4882a593Smuzhiyun 		.tpmem_csc = {0x2008, 0},
98*4882a593Smuzhiyun 	},
99*4882a593Smuzhiyun 	[IC_TASK_VIEWFINDER] = {
100*4882a593Smuzhiyun 		.rsc = IC_PRP_VF_RSC,
101*4882a593Smuzhiyun 		.tpmem_csc = {0x4028, 0x4040},
102*4882a593Smuzhiyun 	},
103*4882a593Smuzhiyun 	[IC_TASK_POST_PROCESSOR] = {
104*4882a593Smuzhiyun 		.rsc = IC_PP_RSC,
105*4882a593Smuzhiyun 		.tpmem_csc = {0x6060, 0x6078},
106*4882a593Smuzhiyun 	},
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun static const struct ic_task_bitfields ic_task_bit[IC_NUM_TASKS] = {
110*4882a593Smuzhiyun 	[IC_TASK_ENCODER] = {
111*4882a593Smuzhiyun 		.ic_conf_en = IC_CONF_PRPENC_EN,
112*4882a593Smuzhiyun 		.ic_conf_rot_en = IC_CONF_PRPENC_ROT_EN,
113*4882a593Smuzhiyun 		.ic_conf_cmb_en = 0,    /* NA */
114*4882a593Smuzhiyun 		.ic_conf_csc1_en = IC_CONF_PRPENC_CSC1,
115*4882a593Smuzhiyun 		.ic_conf_csc2_en = 0,   /* NA */
116*4882a593Smuzhiyun 		.ic_cmb_galpha_bit = 0, /* NA */
117*4882a593Smuzhiyun 	},
118*4882a593Smuzhiyun 	[IC_TASK_VIEWFINDER] = {
119*4882a593Smuzhiyun 		.ic_conf_en = IC_CONF_PRPVF_EN,
120*4882a593Smuzhiyun 		.ic_conf_rot_en = IC_CONF_PRPVF_ROT_EN,
121*4882a593Smuzhiyun 		.ic_conf_cmb_en = IC_CONF_PRPVF_CMB,
122*4882a593Smuzhiyun 		.ic_conf_csc1_en = IC_CONF_PRPVF_CSC1,
123*4882a593Smuzhiyun 		.ic_conf_csc2_en = IC_CONF_PRPVF_CSC2,
124*4882a593Smuzhiyun 		.ic_cmb_galpha_bit = 0,
125*4882a593Smuzhiyun 	},
126*4882a593Smuzhiyun 	[IC_TASK_POST_PROCESSOR] = {
127*4882a593Smuzhiyun 		.ic_conf_en = IC_CONF_PP_EN,
128*4882a593Smuzhiyun 		.ic_conf_rot_en = IC_CONF_PP_ROT_EN,
129*4882a593Smuzhiyun 		.ic_conf_cmb_en = IC_CONF_PP_CMB,
130*4882a593Smuzhiyun 		.ic_conf_csc1_en = IC_CONF_PP_CSC1,
131*4882a593Smuzhiyun 		.ic_conf_csc2_en = IC_CONF_PP_CSC2,
132*4882a593Smuzhiyun 		.ic_cmb_galpha_bit = 8,
133*4882a593Smuzhiyun 	},
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun struct ipu_ic_priv;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun struct ipu_ic {
139*4882a593Smuzhiyun 	enum ipu_ic_task task;
140*4882a593Smuzhiyun 	const struct ic_task_regoffs *reg;
141*4882a593Smuzhiyun 	const struct ic_task_bitfields *bit;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	struct ipu_ic_colorspace in_cs;
144*4882a593Smuzhiyun 	struct ipu_ic_colorspace g_in_cs;
145*4882a593Smuzhiyun 	struct ipu_ic_colorspace out_cs;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	bool graphics;
148*4882a593Smuzhiyun 	bool rotation;
149*4882a593Smuzhiyun 	bool in_use;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	struct ipu_ic_priv *priv;
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun struct ipu_ic_priv {
155*4882a593Smuzhiyun 	void __iomem *base;
156*4882a593Smuzhiyun 	void __iomem *tpmem_base;
157*4882a593Smuzhiyun 	spinlock_t lock;
158*4882a593Smuzhiyun 	struct ipu_soc *ipu;
159*4882a593Smuzhiyun 	int use_count;
160*4882a593Smuzhiyun 	int irt_use_count;
161*4882a593Smuzhiyun 	struct ipu_ic task[IC_NUM_TASKS];
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
ipu_ic_read(struct ipu_ic * ic,unsigned offset)164*4882a593Smuzhiyun static inline u32 ipu_ic_read(struct ipu_ic *ic, unsigned offset)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	return readl(ic->priv->base + offset);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
ipu_ic_write(struct ipu_ic * ic,u32 value,unsigned offset)169*4882a593Smuzhiyun static inline void ipu_ic_write(struct ipu_ic *ic, u32 value, unsigned offset)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	writel(value, ic->priv->base + offset);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
init_csc(struct ipu_ic * ic,const struct ipu_ic_csc * csc,int csc_index)174*4882a593Smuzhiyun static int init_csc(struct ipu_ic *ic,
175*4882a593Smuzhiyun 		    const struct ipu_ic_csc *csc,
176*4882a593Smuzhiyun 		    int csc_index)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	struct ipu_ic_priv *priv = ic->priv;
179*4882a593Smuzhiyun 	u32 __iomem *base;
180*4882a593Smuzhiyun 	const u16 (*c)[3];
181*4882a593Smuzhiyun 	const u16 *a;
182*4882a593Smuzhiyun 	u32 param;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	base = (u32 __iomem *)
185*4882a593Smuzhiyun 		(priv->tpmem_base + ic->reg->tpmem_csc[csc_index]);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* Cast to unsigned */
188*4882a593Smuzhiyun 	c = (const u16 (*)[3])csc->params.coeff;
189*4882a593Smuzhiyun 	a = (const u16 *)csc->params.offset;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	param = ((a[0] & 0x1f) << 27) | ((c[0][0] & 0x1ff) << 18) |
192*4882a593Smuzhiyun 		((c[1][1] & 0x1ff) << 9) | (c[2][2] & 0x1ff);
193*4882a593Smuzhiyun 	writel(param, base++);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	param = ((a[0] & 0x1fe0) >> 5) | (csc->params.scale << 8) |
196*4882a593Smuzhiyun 		(csc->params.sat << 10);
197*4882a593Smuzhiyun 	writel(param, base++);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	param = ((a[1] & 0x1f) << 27) | ((c[0][1] & 0x1ff) << 18) |
200*4882a593Smuzhiyun 		((c[1][0] & 0x1ff) << 9) | (c[2][0] & 0x1ff);
201*4882a593Smuzhiyun 	writel(param, base++);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	param = ((a[1] & 0x1fe0) >> 5);
204*4882a593Smuzhiyun 	writel(param, base++);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	param = ((a[2] & 0x1f) << 27) | ((c[0][2] & 0x1ff) << 18) |
207*4882a593Smuzhiyun 		((c[1][2] & 0x1ff) << 9) | (c[2][1] & 0x1ff);
208*4882a593Smuzhiyun 	writel(param, base++);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	param = ((a[2] & 0x1fe0) >> 5);
211*4882a593Smuzhiyun 	writel(param, base++);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
calc_resize_coeffs(struct ipu_ic * ic,u32 in_size,u32 out_size,u32 * resize_coeff,u32 * downsize_coeff)216*4882a593Smuzhiyun static int calc_resize_coeffs(struct ipu_ic *ic,
217*4882a593Smuzhiyun 			      u32 in_size, u32 out_size,
218*4882a593Smuzhiyun 			      u32 *resize_coeff,
219*4882a593Smuzhiyun 			      u32 *downsize_coeff)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct ipu_ic_priv *priv = ic->priv;
222*4882a593Smuzhiyun 	struct ipu_soc *ipu = priv->ipu;
223*4882a593Smuzhiyun 	u32 temp_size, temp_downsize;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/*
226*4882a593Smuzhiyun 	 * Input size cannot be more than 4096, and output size cannot
227*4882a593Smuzhiyun 	 * be more than 1024
228*4882a593Smuzhiyun 	 */
229*4882a593Smuzhiyun 	if (in_size > 4096) {
230*4882a593Smuzhiyun 		dev_err(ipu->dev, "Unsupported resize (in_size > 4096)\n");
231*4882a593Smuzhiyun 		return -EINVAL;
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 	if (out_size > 1024) {
234*4882a593Smuzhiyun 		dev_err(ipu->dev, "Unsupported resize (out_size > 1024)\n");
235*4882a593Smuzhiyun 		return -EINVAL;
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	/* Cannot downsize more than 4:1 */
239*4882a593Smuzhiyun 	if ((out_size << 2) < in_size) {
240*4882a593Smuzhiyun 		dev_err(ipu->dev, "Unsupported downsize\n");
241*4882a593Smuzhiyun 		return -EINVAL;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/* Compute downsizing coefficient */
245*4882a593Smuzhiyun 	temp_downsize = 0;
246*4882a593Smuzhiyun 	temp_size = in_size;
247*4882a593Smuzhiyun 	while (((temp_size > 1024) || (temp_size >= out_size * 2)) &&
248*4882a593Smuzhiyun 	       (temp_downsize < 2)) {
249*4882a593Smuzhiyun 		temp_size >>= 1;
250*4882a593Smuzhiyun 		temp_downsize++;
251*4882a593Smuzhiyun 	}
252*4882a593Smuzhiyun 	*downsize_coeff = temp_downsize;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/*
255*4882a593Smuzhiyun 	 * compute resizing coefficient using the following equation:
256*4882a593Smuzhiyun 	 * resize_coeff = M * (SI - 1) / (SO - 1)
257*4882a593Smuzhiyun 	 * where M = 2^13, SI = input size, SO = output size
258*4882a593Smuzhiyun 	 */
259*4882a593Smuzhiyun 	*resize_coeff = (8192L * (temp_size - 1)) / (out_size - 1);
260*4882a593Smuzhiyun 	if (*resize_coeff >= 16384L) {
261*4882a593Smuzhiyun 		dev_err(ipu->dev, "Warning! Overflow on resize coeff.\n");
262*4882a593Smuzhiyun 		*resize_coeff = 0x3FFF;
263*4882a593Smuzhiyun 	}
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	return 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
ipu_ic_task_enable(struct ipu_ic * ic)268*4882a593Smuzhiyun void ipu_ic_task_enable(struct ipu_ic *ic)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	struct ipu_ic_priv *priv = ic->priv;
271*4882a593Smuzhiyun 	unsigned long flags;
272*4882a593Smuzhiyun 	u32 ic_conf;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	ic_conf = ipu_ic_read(ic, IC_CONF);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	ic_conf |= ic->bit->ic_conf_en;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	if (ic->rotation)
281*4882a593Smuzhiyun 		ic_conf |= ic->bit->ic_conf_rot_en;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	if (ic->in_cs.cs != ic->out_cs.cs)
284*4882a593Smuzhiyun 		ic_conf |= ic->bit->ic_conf_csc1_en;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	if (ic->graphics) {
287*4882a593Smuzhiyun 		ic_conf |= ic->bit->ic_conf_cmb_en;
288*4882a593Smuzhiyun 		ic_conf |= ic->bit->ic_conf_csc1_en;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 		if (ic->g_in_cs.cs != ic->out_cs.cs)
291*4882a593Smuzhiyun 			ic_conf |= ic->bit->ic_conf_csc2_en;
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	ipu_ic_write(ic, ic_conf, IC_CONF);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_ic_task_enable);
299*4882a593Smuzhiyun 
ipu_ic_task_disable(struct ipu_ic * ic)300*4882a593Smuzhiyun void ipu_ic_task_disable(struct ipu_ic *ic)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	struct ipu_ic_priv *priv = ic->priv;
303*4882a593Smuzhiyun 	unsigned long flags;
304*4882a593Smuzhiyun 	u32 ic_conf;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	ic_conf = ipu_ic_read(ic, IC_CONF);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	ic_conf &= ~(ic->bit->ic_conf_en |
311*4882a593Smuzhiyun 		     ic->bit->ic_conf_csc1_en |
312*4882a593Smuzhiyun 		     ic->bit->ic_conf_rot_en);
313*4882a593Smuzhiyun 	if (ic->bit->ic_conf_csc2_en)
314*4882a593Smuzhiyun 		ic_conf &= ~ic->bit->ic_conf_csc2_en;
315*4882a593Smuzhiyun 	if (ic->bit->ic_conf_cmb_en)
316*4882a593Smuzhiyun 		ic_conf &= ~ic->bit->ic_conf_cmb_en;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	ipu_ic_write(ic, ic_conf, IC_CONF);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_ic_task_disable);
323*4882a593Smuzhiyun 
ipu_ic_task_graphics_init(struct ipu_ic * ic,const struct ipu_ic_colorspace * g_in_cs,bool galpha_en,u32 galpha,bool colorkey_en,u32 colorkey)324*4882a593Smuzhiyun int ipu_ic_task_graphics_init(struct ipu_ic *ic,
325*4882a593Smuzhiyun 			      const struct ipu_ic_colorspace *g_in_cs,
326*4882a593Smuzhiyun 			      bool galpha_en, u32 galpha,
327*4882a593Smuzhiyun 			      bool colorkey_en, u32 colorkey)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	struct ipu_ic_priv *priv = ic->priv;
330*4882a593Smuzhiyun 	struct ipu_ic_csc csc2;
331*4882a593Smuzhiyun 	unsigned long flags;
332*4882a593Smuzhiyun 	u32 reg, ic_conf;
333*4882a593Smuzhiyun 	int ret = 0;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	if (ic->task == IC_TASK_ENCODER)
336*4882a593Smuzhiyun 		return -EINVAL;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	ic_conf = ipu_ic_read(ic, IC_CONF);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	if (!(ic_conf & ic->bit->ic_conf_csc1_en)) {
343*4882a593Smuzhiyun 		struct ipu_ic_csc csc1;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 		ret = ipu_ic_calc_csc(&csc1,
346*4882a593Smuzhiyun 				      V4L2_YCBCR_ENC_601,
347*4882a593Smuzhiyun 				      V4L2_QUANTIZATION_FULL_RANGE,
348*4882a593Smuzhiyun 				      IPUV3_COLORSPACE_RGB,
349*4882a593Smuzhiyun 				      V4L2_YCBCR_ENC_601,
350*4882a593Smuzhiyun 				      V4L2_QUANTIZATION_FULL_RANGE,
351*4882a593Smuzhiyun 				      IPUV3_COLORSPACE_RGB);
352*4882a593Smuzhiyun 		if (ret)
353*4882a593Smuzhiyun 			goto unlock;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 		/* need transparent CSC1 conversion */
356*4882a593Smuzhiyun 		ret = init_csc(ic, &csc1, 0);
357*4882a593Smuzhiyun 		if (ret)
358*4882a593Smuzhiyun 			goto unlock;
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	ic->g_in_cs = *g_in_cs;
362*4882a593Smuzhiyun 	csc2.in_cs = ic->g_in_cs;
363*4882a593Smuzhiyun 	csc2.out_cs = ic->out_cs;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	ret = __ipu_ic_calc_csc(&csc2);
366*4882a593Smuzhiyun 	if (ret)
367*4882a593Smuzhiyun 		goto unlock;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	ret = init_csc(ic, &csc2, 1);
370*4882a593Smuzhiyun 	if (ret)
371*4882a593Smuzhiyun 		goto unlock;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	if (galpha_en) {
374*4882a593Smuzhiyun 		ic_conf |= IC_CONF_IC_GLB_LOC_A;
375*4882a593Smuzhiyun 		reg = ipu_ic_read(ic, IC_CMBP_1);
376*4882a593Smuzhiyun 		reg &= ~(0xff << ic->bit->ic_cmb_galpha_bit);
377*4882a593Smuzhiyun 		reg |= (galpha << ic->bit->ic_cmb_galpha_bit);
378*4882a593Smuzhiyun 		ipu_ic_write(ic, reg, IC_CMBP_1);
379*4882a593Smuzhiyun 	} else
380*4882a593Smuzhiyun 		ic_conf &= ~IC_CONF_IC_GLB_LOC_A;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if (colorkey_en) {
383*4882a593Smuzhiyun 		ic_conf |= IC_CONF_KEY_COLOR_EN;
384*4882a593Smuzhiyun 		ipu_ic_write(ic, colorkey, IC_CMBP_2);
385*4882a593Smuzhiyun 	} else
386*4882a593Smuzhiyun 		ic_conf &= ~IC_CONF_KEY_COLOR_EN;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	ipu_ic_write(ic, ic_conf, IC_CONF);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	ic->graphics = true;
391*4882a593Smuzhiyun unlock:
392*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
393*4882a593Smuzhiyun 	return ret;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_ic_task_graphics_init);
396*4882a593Smuzhiyun 
ipu_ic_task_init_rsc(struct ipu_ic * ic,const struct ipu_ic_csc * csc,int in_width,int in_height,int out_width,int out_height,u32 rsc)397*4882a593Smuzhiyun int ipu_ic_task_init_rsc(struct ipu_ic *ic,
398*4882a593Smuzhiyun 			 const struct ipu_ic_csc *csc,
399*4882a593Smuzhiyun 			 int in_width, int in_height,
400*4882a593Smuzhiyun 			 int out_width, int out_height,
401*4882a593Smuzhiyun 			 u32 rsc)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	struct ipu_ic_priv *priv = ic->priv;
404*4882a593Smuzhiyun 	u32 downsize_coeff, resize_coeff;
405*4882a593Smuzhiyun 	unsigned long flags;
406*4882a593Smuzhiyun 	int ret = 0;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if (!rsc) {
409*4882a593Smuzhiyun 		/* Setup vertical resizing */
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 		ret = calc_resize_coeffs(ic, in_height, out_height,
412*4882a593Smuzhiyun 					 &resize_coeff, &downsize_coeff);
413*4882a593Smuzhiyun 		if (ret)
414*4882a593Smuzhiyun 			return ret;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 		rsc = (downsize_coeff << 30) | (resize_coeff << 16);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 		/* Setup horizontal resizing */
419*4882a593Smuzhiyun 		ret = calc_resize_coeffs(ic, in_width, out_width,
420*4882a593Smuzhiyun 					 &resize_coeff, &downsize_coeff);
421*4882a593Smuzhiyun 		if (ret)
422*4882a593Smuzhiyun 			return ret;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 		rsc |= (downsize_coeff << 14) | resize_coeff;
425*4882a593Smuzhiyun 	}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	ipu_ic_write(ic, rsc, ic->reg->rsc);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	/* Setup color space conversion */
432*4882a593Smuzhiyun 	ic->in_cs = csc->in_cs;
433*4882a593Smuzhiyun 	ic->out_cs = csc->out_cs;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	ret = init_csc(ic, csc, 0);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
438*4882a593Smuzhiyun 	return ret;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
ipu_ic_task_init(struct ipu_ic * ic,const struct ipu_ic_csc * csc,int in_width,int in_height,int out_width,int out_height)441*4882a593Smuzhiyun int ipu_ic_task_init(struct ipu_ic *ic,
442*4882a593Smuzhiyun 		     const struct ipu_ic_csc *csc,
443*4882a593Smuzhiyun 		     int in_width, int in_height,
444*4882a593Smuzhiyun 		     int out_width, int out_height)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	return ipu_ic_task_init_rsc(ic, csc,
447*4882a593Smuzhiyun 				    in_width, in_height,
448*4882a593Smuzhiyun 				    out_width, out_height, 0);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_ic_task_init);
451*4882a593Smuzhiyun 
ipu_ic_task_idma_init(struct ipu_ic * ic,struct ipuv3_channel * channel,u32 width,u32 height,int burst_size,enum ipu_rotate_mode rot)452*4882a593Smuzhiyun int ipu_ic_task_idma_init(struct ipu_ic *ic, struct ipuv3_channel *channel,
453*4882a593Smuzhiyun 			  u32 width, u32 height, int burst_size,
454*4882a593Smuzhiyun 			  enum ipu_rotate_mode rot)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	struct ipu_ic_priv *priv = ic->priv;
457*4882a593Smuzhiyun 	struct ipu_soc *ipu = priv->ipu;
458*4882a593Smuzhiyun 	u32 ic_idmac_1, ic_idmac_2, ic_idmac_3;
459*4882a593Smuzhiyun 	u32 temp_rot = bitrev8(rot) >> 5;
460*4882a593Smuzhiyun 	bool need_hor_flip = false;
461*4882a593Smuzhiyun 	unsigned long flags;
462*4882a593Smuzhiyun 	int ret = 0;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	if ((burst_size != 8) && (burst_size != 16)) {
465*4882a593Smuzhiyun 		dev_err(ipu->dev, "Illegal burst length for IC\n");
466*4882a593Smuzhiyun 		return -EINVAL;
467*4882a593Smuzhiyun 	}
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	width--;
470*4882a593Smuzhiyun 	height--;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	if (temp_rot & 0x2)	/* Need horizontal flip */
473*4882a593Smuzhiyun 		need_hor_flip = true;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	ic_idmac_1 = ipu_ic_read(ic, IC_IDMAC_1);
478*4882a593Smuzhiyun 	ic_idmac_2 = ipu_ic_read(ic, IC_IDMAC_2);
479*4882a593Smuzhiyun 	ic_idmac_3 = ipu_ic_read(ic, IC_IDMAC_3);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	switch (channel->num) {
482*4882a593Smuzhiyun 	case IPUV3_CHANNEL_IC_PP_MEM:
483*4882a593Smuzhiyun 		if (burst_size == 16)
484*4882a593Smuzhiyun 			ic_idmac_1 |= IC_IDMAC_1_CB2_BURST_16;
485*4882a593Smuzhiyun 		else
486*4882a593Smuzhiyun 			ic_idmac_1 &= ~IC_IDMAC_1_CB2_BURST_16;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 		if (need_hor_flip)
489*4882a593Smuzhiyun 			ic_idmac_1 |= IC_IDMAC_1_PP_FLIP_RS;
490*4882a593Smuzhiyun 		else
491*4882a593Smuzhiyun 			ic_idmac_1 &= ~IC_IDMAC_1_PP_FLIP_RS;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 		ic_idmac_2 &= ~IC_IDMAC_2_PP_HEIGHT_MASK;
494*4882a593Smuzhiyun 		ic_idmac_2 |= height << IC_IDMAC_2_PP_HEIGHT_OFFSET;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 		ic_idmac_3 &= ~IC_IDMAC_3_PP_WIDTH_MASK;
497*4882a593Smuzhiyun 		ic_idmac_3 |= width << IC_IDMAC_3_PP_WIDTH_OFFSET;
498*4882a593Smuzhiyun 		break;
499*4882a593Smuzhiyun 	case IPUV3_CHANNEL_MEM_IC_PP:
500*4882a593Smuzhiyun 		if (burst_size == 16)
501*4882a593Smuzhiyun 			ic_idmac_1 |= IC_IDMAC_1_CB5_BURST_16;
502*4882a593Smuzhiyun 		else
503*4882a593Smuzhiyun 			ic_idmac_1 &= ~IC_IDMAC_1_CB5_BURST_16;
504*4882a593Smuzhiyun 		break;
505*4882a593Smuzhiyun 	case IPUV3_CHANNEL_MEM_ROT_PP:
506*4882a593Smuzhiyun 		ic_idmac_1 &= ~IC_IDMAC_1_PP_ROT_MASK;
507*4882a593Smuzhiyun 		ic_idmac_1 |= temp_rot << IC_IDMAC_1_PP_ROT_OFFSET;
508*4882a593Smuzhiyun 		break;
509*4882a593Smuzhiyun 	case IPUV3_CHANNEL_MEM_IC_PRP_VF:
510*4882a593Smuzhiyun 		if (burst_size == 16)
511*4882a593Smuzhiyun 			ic_idmac_1 |= IC_IDMAC_1_CB6_BURST_16;
512*4882a593Smuzhiyun 		else
513*4882a593Smuzhiyun 			ic_idmac_1 &= ~IC_IDMAC_1_CB6_BURST_16;
514*4882a593Smuzhiyun 		break;
515*4882a593Smuzhiyun 	case IPUV3_CHANNEL_IC_PRP_ENC_MEM:
516*4882a593Smuzhiyun 		if (burst_size == 16)
517*4882a593Smuzhiyun 			ic_idmac_1 |= IC_IDMAC_1_CB0_BURST_16;
518*4882a593Smuzhiyun 		else
519*4882a593Smuzhiyun 			ic_idmac_1 &= ~IC_IDMAC_1_CB0_BURST_16;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 		if (need_hor_flip)
522*4882a593Smuzhiyun 			ic_idmac_1 |= IC_IDMAC_1_PRPENC_FLIP_RS;
523*4882a593Smuzhiyun 		else
524*4882a593Smuzhiyun 			ic_idmac_1 &= ~IC_IDMAC_1_PRPENC_FLIP_RS;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 		ic_idmac_2 &= ~IC_IDMAC_2_PRPENC_HEIGHT_MASK;
527*4882a593Smuzhiyun 		ic_idmac_2 |= height << IC_IDMAC_2_PRPENC_HEIGHT_OFFSET;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 		ic_idmac_3 &= ~IC_IDMAC_3_PRPENC_WIDTH_MASK;
530*4882a593Smuzhiyun 		ic_idmac_3 |= width << IC_IDMAC_3_PRPENC_WIDTH_OFFSET;
531*4882a593Smuzhiyun 		break;
532*4882a593Smuzhiyun 	case IPUV3_CHANNEL_MEM_ROT_ENC:
533*4882a593Smuzhiyun 		ic_idmac_1 &= ~IC_IDMAC_1_PRPENC_ROT_MASK;
534*4882a593Smuzhiyun 		ic_idmac_1 |= temp_rot << IC_IDMAC_1_PRPENC_ROT_OFFSET;
535*4882a593Smuzhiyun 		break;
536*4882a593Smuzhiyun 	case IPUV3_CHANNEL_IC_PRP_VF_MEM:
537*4882a593Smuzhiyun 		if (burst_size == 16)
538*4882a593Smuzhiyun 			ic_idmac_1 |= IC_IDMAC_1_CB1_BURST_16;
539*4882a593Smuzhiyun 		else
540*4882a593Smuzhiyun 			ic_idmac_1 &= ~IC_IDMAC_1_CB1_BURST_16;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 		if (need_hor_flip)
543*4882a593Smuzhiyun 			ic_idmac_1 |= IC_IDMAC_1_PRPVF_FLIP_RS;
544*4882a593Smuzhiyun 		else
545*4882a593Smuzhiyun 			ic_idmac_1 &= ~IC_IDMAC_1_PRPVF_FLIP_RS;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 		ic_idmac_2 &= ~IC_IDMAC_2_PRPVF_HEIGHT_MASK;
548*4882a593Smuzhiyun 		ic_idmac_2 |= height << IC_IDMAC_2_PRPVF_HEIGHT_OFFSET;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 		ic_idmac_3 &= ~IC_IDMAC_3_PRPVF_WIDTH_MASK;
551*4882a593Smuzhiyun 		ic_idmac_3 |= width << IC_IDMAC_3_PRPVF_WIDTH_OFFSET;
552*4882a593Smuzhiyun 		break;
553*4882a593Smuzhiyun 	case IPUV3_CHANNEL_MEM_ROT_VF:
554*4882a593Smuzhiyun 		ic_idmac_1 &= ~IC_IDMAC_1_PRPVF_ROT_MASK;
555*4882a593Smuzhiyun 		ic_idmac_1 |= temp_rot << IC_IDMAC_1_PRPVF_ROT_OFFSET;
556*4882a593Smuzhiyun 		break;
557*4882a593Smuzhiyun 	case IPUV3_CHANNEL_G_MEM_IC_PRP_VF:
558*4882a593Smuzhiyun 		if (burst_size == 16)
559*4882a593Smuzhiyun 			ic_idmac_1 |= IC_IDMAC_1_CB3_BURST_16;
560*4882a593Smuzhiyun 		else
561*4882a593Smuzhiyun 			ic_idmac_1 &= ~IC_IDMAC_1_CB3_BURST_16;
562*4882a593Smuzhiyun 		break;
563*4882a593Smuzhiyun 	case IPUV3_CHANNEL_G_MEM_IC_PP:
564*4882a593Smuzhiyun 		if (burst_size == 16)
565*4882a593Smuzhiyun 			ic_idmac_1 |= IC_IDMAC_1_CB4_BURST_16;
566*4882a593Smuzhiyun 		else
567*4882a593Smuzhiyun 			ic_idmac_1 &= ~IC_IDMAC_1_CB4_BURST_16;
568*4882a593Smuzhiyun 		break;
569*4882a593Smuzhiyun 	case IPUV3_CHANNEL_VDI_MEM_IC_VF:
570*4882a593Smuzhiyun 		if (burst_size == 16)
571*4882a593Smuzhiyun 			ic_idmac_1 |= IC_IDMAC_1_CB7_BURST_16;
572*4882a593Smuzhiyun 		else
573*4882a593Smuzhiyun 			ic_idmac_1 &= ~IC_IDMAC_1_CB7_BURST_16;
574*4882a593Smuzhiyun 		break;
575*4882a593Smuzhiyun 	default:
576*4882a593Smuzhiyun 		goto unlock;
577*4882a593Smuzhiyun 	}
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	ipu_ic_write(ic, ic_idmac_1, IC_IDMAC_1);
580*4882a593Smuzhiyun 	ipu_ic_write(ic, ic_idmac_2, IC_IDMAC_2);
581*4882a593Smuzhiyun 	ipu_ic_write(ic, ic_idmac_3, IC_IDMAC_3);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	if (ipu_rot_mode_is_irt(rot))
584*4882a593Smuzhiyun 		ic->rotation = true;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun unlock:
587*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
588*4882a593Smuzhiyun 	return ret;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_ic_task_idma_init);
591*4882a593Smuzhiyun 
ipu_irt_enable(struct ipu_ic * ic)592*4882a593Smuzhiyun static void ipu_irt_enable(struct ipu_ic *ic)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun 	struct ipu_ic_priv *priv = ic->priv;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	if (!priv->irt_use_count)
597*4882a593Smuzhiyun 		ipu_module_enable(priv->ipu, IPU_CONF_ROT_EN);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	priv->irt_use_count++;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun 
ipu_irt_disable(struct ipu_ic * ic)602*4882a593Smuzhiyun static void ipu_irt_disable(struct ipu_ic *ic)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	struct ipu_ic_priv *priv = ic->priv;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	if (priv->irt_use_count) {
607*4882a593Smuzhiyun 		if (!--priv->irt_use_count)
608*4882a593Smuzhiyun 			ipu_module_disable(priv->ipu, IPU_CONF_ROT_EN);
609*4882a593Smuzhiyun 	}
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun 
ipu_ic_enable(struct ipu_ic * ic)612*4882a593Smuzhiyun int ipu_ic_enable(struct ipu_ic *ic)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun 	struct ipu_ic_priv *priv = ic->priv;
615*4882a593Smuzhiyun 	unsigned long flags;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	if (!priv->use_count)
620*4882a593Smuzhiyun 		ipu_module_enable(priv->ipu, IPU_CONF_IC_EN);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	priv->use_count++;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	if (ic->rotation)
625*4882a593Smuzhiyun 		ipu_irt_enable(ic);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	return 0;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_ic_enable);
632*4882a593Smuzhiyun 
ipu_ic_disable(struct ipu_ic * ic)633*4882a593Smuzhiyun int ipu_ic_disable(struct ipu_ic *ic)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun 	struct ipu_ic_priv *priv = ic->priv;
636*4882a593Smuzhiyun 	unsigned long flags;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	priv->use_count--;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	if (!priv->use_count)
643*4882a593Smuzhiyun 		ipu_module_disable(priv->ipu, IPU_CONF_IC_EN);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	if (priv->use_count < 0)
646*4882a593Smuzhiyun 		priv->use_count = 0;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	if (ic->rotation)
649*4882a593Smuzhiyun 		ipu_irt_disable(ic);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	ic->rotation = ic->graphics = false;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	return 0;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_ic_disable);
658*4882a593Smuzhiyun 
ipu_ic_get(struct ipu_soc * ipu,enum ipu_ic_task task)659*4882a593Smuzhiyun struct ipu_ic *ipu_ic_get(struct ipu_soc *ipu, enum ipu_ic_task task)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	struct ipu_ic_priv *priv = ipu->ic_priv;
662*4882a593Smuzhiyun 	unsigned long flags;
663*4882a593Smuzhiyun 	struct ipu_ic *ic, *ret;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	if (task >= IC_NUM_TASKS)
666*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	ic = &priv->task[task];
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	if (ic->in_use) {
673*4882a593Smuzhiyun 		ret = ERR_PTR(-EBUSY);
674*4882a593Smuzhiyun 		goto unlock;
675*4882a593Smuzhiyun 	}
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	ic->in_use = true;
678*4882a593Smuzhiyun 	ret = ic;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun unlock:
681*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
682*4882a593Smuzhiyun 	return ret;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_ic_get);
685*4882a593Smuzhiyun 
ipu_ic_put(struct ipu_ic * ic)686*4882a593Smuzhiyun void ipu_ic_put(struct ipu_ic *ic)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun 	struct ipu_ic_priv *priv = ic->priv;
689*4882a593Smuzhiyun 	unsigned long flags;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
692*4882a593Smuzhiyun 	ic->in_use = false;
693*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_ic_put);
696*4882a593Smuzhiyun 
ipu_ic_init(struct ipu_soc * ipu,struct device * dev,unsigned long base,unsigned long tpmem_base)697*4882a593Smuzhiyun int ipu_ic_init(struct ipu_soc *ipu, struct device *dev,
698*4882a593Smuzhiyun 		unsigned long base, unsigned long tpmem_base)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	struct ipu_ic_priv *priv;
701*4882a593Smuzhiyun 	int i;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
704*4882a593Smuzhiyun 	if (!priv)
705*4882a593Smuzhiyun 		return -ENOMEM;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	ipu->ic_priv = priv;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	spin_lock_init(&priv->lock);
710*4882a593Smuzhiyun 	priv->base = devm_ioremap(dev, base, PAGE_SIZE);
711*4882a593Smuzhiyun 	if (!priv->base)
712*4882a593Smuzhiyun 		return -ENOMEM;
713*4882a593Smuzhiyun 	priv->tpmem_base = devm_ioremap(dev, tpmem_base, SZ_64K);
714*4882a593Smuzhiyun 	if (!priv->tpmem_base)
715*4882a593Smuzhiyun 		return -ENOMEM;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	dev_dbg(dev, "IC base: 0x%08lx remapped to %p\n", base, priv->base);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	priv->ipu = ipu;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	for (i = 0; i < IC_NUM_TASKS; i++) {
722*4882a593Smuzhiyun 		priv->task[i].task = i;
723*4882a593Smuzhiyun 		priv->task[i].priv = priv;
724*4882a593Smuzhiyun 		priv->task[i].reg = &ic_task_reg[i];
725*4882a593Smuzhiyun 		priv->task[i].bit = &ic_task_bit[i];
726*4882a593Smuzhiyun 	}
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	return 0;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun 
ipu_ic_exit(struct ipu_soc * ipu)731*4882a593Smuzhiyun void ipu_ic_exit(struct ipu_soc *ipu)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun 
ipu_ic_dump(struct ipu_ic * ic)735*4882a593Smuzhiyun void ipu_ic_dump(struct ipu_ic *ic)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun 	struct ipu_ic_priv *priv = ic->priv;
738*4882a593Smuzhiyun 	struct ipu_soc *ipu = priv->ipu;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IC_CONF = \t0x%08X\n",
741*4882a593Smuzhiyun 		ipu_ic_read(ic, IC_CONF));
742*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IC_PRP_ENC_RSC = \t0x%08X\n",
743*4882a593Smuzhiyun 		ipu_ic_read(ic, IC_PRP_ENC_RSC));
744*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IC_PRP_VF_RSC = \t0x%08X\n",
745*4882a593Smuzhiyun 		ipu_ic_read(ic, IC_PRP_VF_RSC));
746*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IC_PP_RSC = \t0x%08X\n",
747*4882a593Smuzhiyun 		ipu_ic_read(ic, IC_PP_RSC));
748*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IC_CMBP_1 = \t0x%08X\n",
749*4882a593Smuzhiyun 		ipu_ic_read(ic, IC_CMBP_1));
750*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IC_CMBP_2 = \t0x%08X\n",
751*4882a593Smuzhiyun 		ipu_ic_read(ic, IC_CMBP_2));
752*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IC_IDMAC_1 = \t0x%08X\n",
753*4882a593Smuzhiyun 		ipu_ic_read(ic, IC_IDMAC_1));
754*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IC_IDMAC_2 = \t0x%08X\n",
755*4882a593Smuzhiyun 		ipu_ic_read(ic, IC_IDMAC_2));
756*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IC_IDMAC_3 = \t0x%08X\n",
757*4882a593Smuzhiyun 		ipu_ic_read(ic, IC_IDMAC_3));
758*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IC_IDMAC_4 = \t0x%08X\n",
759*4882a593Smuzhiyun 		ipu_ic_read(ic, IC_IDMAC_4));
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_ic_dump);
762