1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2010 Sascha Hauer <s.hauer@pengutronix.de>
4*4882a593Smuzhiyun * Copyright (C) 2005-2009 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun #include <linux/export.h>
7*4882a593Smuzhiyun #include <linux/types.h>
8*4882a593Smuzhiyun #include <linux/errno.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <video/imx-ipu-v3.h>
12*4882a593Smuzhiyun #include "ipu-prv.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define DMFC_RD_CHAN 0x0000
15*4882a593Smuzhiyun #define DMFC_WR_CHAN 0x0004
16*4882a593Smuzhiyun #define DMFC_WR_CHAN_DEF 0x0008
17*4882a593Smuzhiyun #define DMFC_DP_CHAN 0x000c
18*4882a593Smuzhiyun #define DMFC_DP_CHAN_DEF 0x0010
19*4882a593Smuzhiyun #define DMFC_GENERAL1 0x0014
20*4882a593Smuzhiyun #define DMFC_GENERAL2 0x0018
21*4882a593Smuzhiyun #define DMFC_IC_CTRL 0x001c
22*4882a593Smuzhiyun #define DMFC_WR_CHAN_ALT 0x0020
23*4882a593Smuzhiyun #define DMFC_WR_CHAN_DEF_ALT 0x0024
24*4882a593Smuzhiyun #define DMFC_DP_CHAN_ALT 0x0028
25*4882a593Smuzhiyun #define DMFC_DP_CHAN_DEF_ALT 0x002c
26*4882a593Smuzhiyun #define DMFC_GENERAL1_ALT 0x0030
27*4882a593Smuzhiyun #define DMFC_STAT 0x0034
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define DMFC_WR_CHAN_1_28 0
30*4882a593Smuzhiyun #define DMFC_WR_CHAN_2_41 8
31*4882a593Smuzhiyun #define DMFC_WR_CHAN_1C_42 16
32*4882a593Smuzhiyun #define DMFC_WR_CHAN_2C_43 24
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define DMFC_DP_CHAN_5B_23 0
35*4882a593Smuzhiyun #define DMFC_DP_CHAN_5F_27 8
36*4882a593Smuzhiyun #define DMFC_DP_CHAN_6B_24 16
37*4882a593Smuzhiyun #define DMFC_DP_CHAN_6F_29 24
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun struct dmfc_channel_data {
40*4882a593Smuzhiyun int ipu_channel;
41*4882a593Smuzhiyun unsigned long channel_reg;
42*4882a593Smuzhiyun unsigned long shift;
43*4882a593Smuzhiyun unsigned eot_shift;
44*4882a593Smuzhiyun unsigned max_fifo_lines;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static const struct dmfc_channel_data dmfcdata[] = {
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun .ipu_channel = IPUV3_CHANNEL_MEM_BG_SYNC,
50*4882a593Smuzhiyun .channel_reg = DMFC_DP_CHAN,
51*4882a593Smuzhiyun .shift = DMFC_DP_CHAN_5B_23,
52*4882a593Smuzhiyun .eot_shift = 20,
53*4882a593Smuzhiyun .max_fifo_lines = 3,
54*4882a593Smuzhiyun }, {
55*4882a593Smuzhiyun .ipu_channel = 24,
56*4882a593Smuzhiyun .channel_reg = DMFC_DP_CHAN,
57*4882a593Smuzhiyun .shift = DMFC_DP_CHAN_6B_24,
58*4882a593Smuzhiyun .eot_shift = 22,
59*4882a593Smuzhiyun .max_fifo_lines = 1,
60*4882a593Smuzhiyun }, {
61*4882a593Smuzhiyun .ipu_channel = IPUV3_CHANNEL_MEM_FG_SYNC,
62*4882a593Smuzhiyun .channel_reg = DMFC_DP_CHAN,
63*4882a593Smuzhiyun .shift = DMFC_DP_CHAN_5F_27,
64*4882a593Smuzhiyun .eot_shift = 21,
65*4882a593Smuzhiyun .max_fifo_lines = 2,
66*4882a593Smuzhiyun }, {
67*4882a593Smuzhiyun .ipu_channel = IPUV3_CHANNEL_MEM_DC_SYNC,
68*4882a593Smuzhiyun .channel_reg = DMFC_WR_CHAN,
69*4882a593Smuzhiyun .shift = DMFC_WR_CHAN_1_28,
70*4882a593Smuzhiyun .eot_shift = 16,
71*4882a593Smuzhiyun .max_fifo_lines = 2,
72*4882a593Smuzhiyun }, {
73*4882a593Smuzhiyun .ipu_channel = 29,
74*4882a593Smuzhiyun .channel_reg = DMFC_DP_CHAN,
75*4882a593Smuzhiyun .shift = DMFC_DP_CHAN_6F_29,
76*4882a593Smuzhiyun .eot_shift = 23,
77*4882a593Smuzhiyun .max_fifo_lines = 1,
78*4882a593Smuzhiyun },
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define DMFC_NUM_CHANNELS ARRAY_SIZE(dmfcdata)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct ipu_dmfc_priv;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun struct dmfc_channel {
86*4882a593Smuzhiyun unsigned slots;
87*4882a593Smuzhiyun struct ipu_soc *ipu;
88*4882a593Smuzhiyun struct ipu_dmfc_priv *priv;
89*4882a593Smuzhiyun const struct dmfc_channel_data *data;
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun struct ipu_dmfc_priv {
93*4882a593Smuzhiyun struct ipu_soc *ipu;
94*4882a593Smuzhiyun struct device *dev;
95*4882a593Smuzhiyun struct dmfc_channel channels[DMFC_NUM_CHANNELS];
96*4882a593Smuzhiyun struct mutex mutex;
97*4882a593Smuzhiyun void __iomem *base;
98*4882a593Smuzhiyun int use_count;
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
ipu_dmfc_enable_channel(struct dmfc_channel * dmfc)101*4882a593Smuzhiyun int ipu_dmfc_enable_channel(struct dmfc_channel *dmfc)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun struct ipu_dmfc_priv *priv = dmfc->priv;
104*4882a593Smuzhiyun mutex_lock(&priv->mutex);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (!priv->use_count)
107*4882a593Smuzhiyun ipu_module_enable(priv->ipu, IPU_CONF_DMFC_EN);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun priv->use_count++;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun mutex_unlock(&priv->mutex);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun return 0;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_dmfc_enable_channel);
116*4882a593Smuzhiyun
ipu_dmfc_disable_channel(struct dmfc_channel * dmfc)117*4882a593Smuzhiyun void ipu_dmfc_disable_channel(struct dmfc_channel *dmfc)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun struct ipu_dmfc_priv *priv = dmfc->priv;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun mutex_lock(&priv->mutex);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun priv->use_count--;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun if (!priv->use_count)
126*4882a593Smuzhiyun ipu_module_disable(priv->ipu, IPU_CONF_DMFC_EN);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun if (priv->use_count < 0)
129*4882a593Smuzhiyun priv->use_count = 0;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun mutex_unlock(&priv->mutex);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_dmfc_disable_channel);
134*4882a593Smuzhiyun
ipu_dmfc_config_wait4eot(struct dmfc_channel * dmfc,int width)135*4882a593Smuzhiyun void ipu_dmfc_config_wait4eot(struct dmfc_channel *dmfc, int width)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun struct ipu_dmfc_priv *priv = dmfc->priv;
138*4882a593Smuzhiyun u32 dmfc_gen1;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun mutex_lock(&priv->mutex);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun dmfc_gen1 = readl(priv->base + DMFC_GENERAL1);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if ((dmfc->slots * 64 * 4) / width > dmfc->data->max_fifo_lines)
145*4882a593Smuzhiyun dmfc_gen1 |= 1 << dmfc->data->eot_shift;
146*4882a593Smuzhiyun else
147*4882a593Smuzhiyun dmfc_gen1 &= ~(1 << dmfc->data->eot_shift);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun writel(dmfc_gen1, priv->base + DMFC_GENERAL1);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun mutex_unlock(&priv->mutex);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_dmfc_config_wait4eot);
154*4882a593Smuzhiyun
ipu_dmfc_get(struct ipu_soc * ipu,int ipu_channel)155*4882a593Smuzhiyun struct dmfc_channel *ipu_dmfc_get(struct ipu_soc *ipu, int ipu_channel)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct ipu_dmfc_priv *priv = ipu->dmfc_priv;
158*4882a593Smuzhiyun int i;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun for (i = 0; i < DMFC_NUM_CHANNELS; i++)
161*4882a593Smuzhiyun if (dmfcdata[i].ipu_channel == ipu_channel)
162*4882a593Smuzhiyun return &priv->channels[i];
163*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_dmfc_get);
166*4882a593Smuzhiyun
ipu_dmfc_put(struct dmfc_channel * dmfc)167*4882a593Smuzhiyun void ipu_dmfc_put(struct dmfc_channel *dmfc)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_dmfc_put);
171*4882a593Smuzhiyun
ipu_dmfc_init(struct ipu_soc * ipu,struct device * dev,unsigned long base,struct clk * ipu_clk)172*4882a593Smuzhiyun int ipu_dmfc_init(struct ipu_soc *ipu, struct device *dev, unsigned long base,
173*4882a593Smuzhiyun struct clk *ipu_clk)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun struct ipu_dmfc_priv *priv;
176*4882a593Smuzhiyun int i;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
179*4882a593Smuzhiyun if (!priv)
180*4882a593Smuzhiyun return -ENOMEM;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun priv->base = devm_ioremap(dev, base, PAGE_SIZE);
183*4882a593Smuzhiyun if (!priv->base)
184*4882a593Smuzhiyun return -ENOMEM;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun priv->dev = dev;
187*4882a593Smuzhiyun priv->ipu = ipu;
188*4882a593Smuzhiyun mutex_init(&priv->mutex);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun ipu->dmfc_priv = priv;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun for (i = 0; i < DMFC_NUM_CHANNELS; i++) {
193*4882a593Smuzhiyun priv->channels[i].priv = priv;
194*4882a593Smuzhiyun priv->channels[i].ipu = ipu;
195*4882a593Smuzhiyun priv->channels[i].data = &dmfcdata[i];
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (dmfcdata[i].ipu_channel == IPUV3_CHANNEL_MEM_BG_SYNC ||
198*4882a593Smuzhiyun dmfcdata[i].ipu_channel == IPUV3_CHANNEL_MEM_FG_SYNC ||
199*4882a593Smuzhiyun dmfcdata[i].ipu_channel == IPUV3_CHANNEL_MEM_DC_SYNC)
200*4882a593Smuzhiyun priv->channels[i].slots = 2;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun writel(0x00000050, priv->base + DMFC_WR_CHAN);
204*4882a593Smuzhiyun writel(0x00005654, priv->base + DMFC_DP_CHAN);
205*4882a593Smuzhiyun writel(0x202020f6, priv->base + DMFC_WR_CHAN_DEF);
206*4882a593Smuzhiyun writel(0x2020f6f6, priv->base + DMFC_DP_CHAN_DEF);
207*4882a593Smuzhiyun writel(0x00000003, priv->base + DMFC_GENERAL1);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
ipu_dmfc_exit(struct ipu_soc * ipu)212*4882a593Smuzhiyun void ipu_dmfc_exit(struct ipu_soc *ipu)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun }
215