xref: /OK3568_Linux_fs/kernel/drivers/gpu/ipu-v3/ipu-dc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2010 Sascha Hauer <s.hauer@pengutronix.de>
4*4882a593Smuzhiyun  * Copyright (C) 2005-2009 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/export.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/types.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <video/imx-ipu-v3.h>
16*4882a593Smuzhiyun #include "ipu-prv.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define DC_MAP_CONF_PTR(n)	(0x108 + ((n) & ~0x1) * 2)
19*4882a593Smuzhiyun #define DC_MAP_CONF_VAL(n)	(0x144 + ((n) & ~0x1) * 2)
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define DC_EVT_NF		0
22*4882a593Smuzhiyun #define DC_EVT_NL		1
23*4882a593Smuzhiyun #define DC_EVT_EOF		2
24*4882a593Smuzhiyun #define DC_EVT_NFIELD		3
25*4882a593Smuzhiyun #define DC_EVT_EOL		4
26*4882a593Smuzhiyun #define DC_EVT_EOFIELD		5
27*4882a593Smuzhiyun #define DC_EVT_NEW_ADDR		6
28*4882a593Smuzhiyun #define DC_EVT_NEW_CHAN		7
29*4882a593Smuzhiyun #define DC_EVT_NEW_DATA		8
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define DC_EVT_NEW_ADDR_W_0	0
32*4882a593Smuzhiyun #define DC_EVT_NEW_ADDR_W_1	1
33*4882a593Smuzhiyun #define DC_EVT_NEW_CHAN_W_0	2
34*4882a593Smuzhiyun #define DC_EVT_NEW_CHAN_W_1	3
35*4882a593Smuzhiyun #define DC_EVT_NEW_DATA_W_0	4
36*4882a593Smuzhiyun #define DC_EVT_NEW_DATA_W_1	5
37*4882a593Smuzhiyun #define DC_EVT_NEW_ADDR_R_0	6
38*4882a593Smuzhiyun #define DC_EVT_NEW_ADDR_R_1	7
39*4882a593Smuzhiyun #define DC_EVT_NEW_CHAN_R_0	8
40*4882a593Smuzhiyun #define DC_EVT_NEW_CHAN_R_1	9
41*4882a593Smuzhiyun #define DC_EVT_NEW_DATA_R_0	10
42*4882a593Smuzhiyun #define DC_EVT_NEW_DATA_R_1	11
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define DC_WR_CH_CONF		0x0
45*4882a593Smuzhiyun #define DC_WR_CH_ADDR		0x4
46*4882a593Smuzhiyun #define DC_RL_CH(evt)		(8 + ((evt) & ~0x1) * 2)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define DC_GEN			0xd4
49*4882a593Smuzhiyun #define DC_DISP_CONF1(disp)	(0xd8 + (disp) * 4)
50*4882a593Smuzhiyun #define DC_DISP_CONF2(disp)	(0xe8 + (disp) * 4)
51*4882a593Smuzhiyun #define DC_STAT			0x1c8
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define WROD(lf)		(0x18 | ((lf) << 1))
54*4882a593Smuzhiyun #define WRG			0x01
55*4882a593Smuzhiyun #define WCLK			0xc9
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define SYNC_WAVE 0
58*4882a593Smuzhiyun #define NULL_WAVE (-1)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define DC_GEN_SYNC_1_6_SYNC	(2 << 1)
61*4882a593Smuzhiyun #define DC_GEN_SYNC_PRIORITY_1	(1 << 7)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define DC_WR_CH_CONF_WORD_SIZE_8		(0 << 0)
64*4882a593Smuzhiyun #define DC_WR_CH_CONF_WORD_SIZE_16		(1 << 0)
65*4882a593Smuzhiyun #define DC_WR_CH_CONF_WORD_SIZE_24		(2 << 0)
66*4882a593Smuzhiyun #define DC_WR_CH_CONF_WORD_SIZE_32		(3 << 0)
67*4882a593Smuzhiyun #define DC_WR_CH_CONF_DISP_ID_PARALLEL(i)	(((i) & 0x1) << 3)
68*4882a593Smuzhiyun #define DC_WR_CH_CONF_DISP_ID_SERIAL		(2 << 3)
69*4882a593Smuzhiyun #define DC_WR_CH_CONF_DISP_ID_ASYNC		(3 << 4)
70*4882a593Smuzhiyun #define DC_WR_CH_CONF_FIELD_MODE		(1 << 9)
71*4882a593Smuzhiyun #define DC_WR_CH_CONF_PROG_TYPE_NORMAL		(4 << 5)
72*4882a593Smuzhiyun #define DC_WR_CH_CONF_PROG_TYPE_MASK		(7 << 5)
73*4882a593Smuzhiyun #define DC_WR_CH_CONF_PROG_DI_ID		(1 << 2)
74*4882a593Smuzhiyun #define DC_WR_CH_CONF_PROG_DISP_ID(i)		(((i) & 0x1) << 3)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define IPU_DC_NUM_CHANNELS	10
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun struct ipu_dc_priv;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun enum ipu_dc_map {
81*4882a593Smuzhiyun 	IPU_DC_MAP_RGB24,
82*4882a593Smuzhiyun 	IPU_DC_MAP_RGB565,
83*4882a593Smuzhiyun 	IPU_DC_MAP_GBR24, /* TVEv2 */
84*4882a593Smuzhiyun 	IPU_DC_MAP_BGR666,
85*4882a593Smuzhiyun 	IPU_DC_MAP_LVDS666,
86*4882a593Smuzhiyun 	IPU_DC_MAP_BGR24,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun struct ipu_dc {
90*4882a593Smuzhiyun 	/* The display interface number assigned to this dc channel */
91*4882a593Smuzhiyun 	unsigned int		di;
92*4882a593Smuzhiyun 	void __iomem		*base;
93*4882a593Smuzhiyun 	struct ipu_dc_priv	*priv;
94*4882a593Smuzhiyun 	int			chno;
95*4882a593Smuzhiyun 	bool			in_use;
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun struct ipu_dc_priv {
99*4882a593Smuzhiyun 	void __iomem		*dc_reg;
100*4882a593Smuzhiyun 	void __iomem		*dc_tmpl_reg;
101*4882a593Smuzhiyun 	struct ipu_soc		*ipu;
102*4882a593Smuzhiyun 	struct device		*dev;
103*4882a593Smuzhiyun 	struct ipu_dc		channels[IPU_DC_NUM_CHANNELS];
104*4882a593Smuzhiyun 	struct mutex		mutex;
105*4882a593Smuzhiyun 	struct completion	comp;
106*4882a593Smuzhiyun 	int			use_count;
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
dc_link_event(struct ipu_dc * dc,int event,int addr,int priority)109*4882a593Smuzhiyun static void dc_link_event(struct ipu_dc *dc, int event, int addr, int priority)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	u32 reg;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	reg = readl(dc->base + DC_RL_CH(event));
114*4882a593Smuzhiyun 	reg &= ~(0xffff << (16 * (event & 0x1)));
115*4882a593Smuzhiyun 	reg |= ((addr << 8) | priority) << (16 * (event & 0x1));
116*4882a593Smuzhiyun 	writel(reg, dc->base + DC_RL_CH(event));
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
dc_write_tmpl(struct ipu_dc * dc,int word,u32 opcode,u32 operand,int map,int wave,int glue,int sync,int stop)119*4882a593Smuzhiyun static void dc_write_tmpl(struct ipu_dc *dc, int word, u32 opcode, u32 operand,
120*4882a593Smuzhiyun 		int map, int wave, int glue, int sync, int stop)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	struct ipu_dc_priv *priv = dc->priv;
123*4882a593Smuzhiyun 	u32 reg1, reg2;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	if (opcode == WCLK) {
126*4882a593Smuzhiyun 		reg1 = (operand << 20) & 0xfff00000;
127*4882a593Smuzhiyun 		reg2 = operand >> 12 | opcode << 1 | stop << 9;
128*4882a593Smuzhiyun 	} else if (opcode == WRG) {
129*4882a593Smuzhiyun 		reg1 = sync | glue << 4 | ++wave << 11 | ((operand << 15) & 0xffff8000);
130*4882a593Smuzhiyun 		reg2 = operand >> 17 | opcode << 7 | stop << 9;
131*4882a593Smuzhiyun 	} else {
132*4882a593Smuzhiyun 		reg1 = sync | glue << 4 | ++wave << 11 | ++map << 15 | ((operand << 20) & 0xfff00000);
133*4882a593Smuzhiyun 		reg2 = operand >> 12 | opcode << 4 | stop << 9;
134*4882a593Smuzhiyun 	}
135*4882a593Smuzhiyun 	writel(reg1, priv->dc_tmpl_reg + word * 8);
136*4882a593Smuzhiyun 	writel(reg2, priv->dc_tmpl_reg + word * 8 + 4);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
ipu_bus_format_to_map(u32 fmt)139*4882a593Smuzhiyun static int ipu_bus_format_to_map(u32 fmt)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	switch (fmt) {
142*4882a593Smuzhiyun 	default:
143*4882a593Smuzhiyun 		WARN_ON(1);
144*4882a593Smuzhiyun 		fallthrough;
145*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB888_1X24:
146*4882a593Smuzhiyun 		return IPU_DC_MAP_RGB24;
147*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB565_1X16:
148*4882a593Smuzhiyun 		return IPU_DC_MAP_RGB565;
149*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_GBR888_1X24:
150*4882a593Smuzhiyun 		return IPU_DC_MAP_GBR24;
151*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB666_1X18:
152*4882a593Smuzhiyun 		return IPU_DC_MAP_BGR666;
153*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
154*4882a593Smuzhiyun 		return IPU_DC_MAP_LVDS666;
155*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_BGR888_1X24:
156*4882a593Smuzhiyun 		return IPU_DC_MAP_BGR24;
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
ipu_dc_init_sync(struct ipu_dc * dc,struct ipu_di * di,bool interlaced,u32 bus_format,u32 width)160*4882a593Smuzhiyun int ipu_dc_init_sync(struct ipu_dc *dc, struct ipu_di *di, bool interlaced,
161*4882a593Smuzhiyun 		u32 bus_format, u32 width)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	struct ipu_dc_priv *priv = dc->priv;
164*4882a593Smuzhiyun 	int addr, sync;
165*4882a593Smuzhiyun 	u32 reg = 0;
166*4882a593Smuzhiyun 	int map;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	dc->di = ipu_di_get_num(di);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	map = ipu_bus_format_to_map(bus_format);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/*
173*4882a593Smuzhiyun 	 * In interlaced mode we need more counters to create the asymmetric
174*4882a593Smuzhiyun 	 * per-field VSYNC signals. The pixel active signal synchronising DC
175*4882a593Smuzhiyun 	 * to DI moves to signal generator #6 (see ipu-di.c). In progressive
176*4882a593Smuzhiyun 	 * mode counter #5 is used.
177*4882a593Smuzhiyun 	 */
178*4882a593Smuzhiyun 	sync = interlaced ? 6 : 5;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* Reserve 5 microcode template words for each DI */
181*4882a593Smuzhiyun 	if (dc->di)
182*4882a593Smuzhiyun 		addr = 5;
183*4882a593Smuzhiyun 	else
184*4882a593Smuzhiyun 		addr = 0;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	if (interlaced) {
187*4882a593Smuzhiyun 		dc_link_event(dc, DC_EVT_NL, addr, 3);
188*4882a593Smuzhiyun 		dc_link_event(dc, DC_EVT_EOL, addr, 2);
189*4882a593Smuzhiyun 		dc_link_event(dc, DC_EVT_NEW_DATA, addr, 1);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 		/* Init template microcode */
192*4882a593Smuzhiyun 		dc_write_tmpl(dc, addr, WROD(0), 0, map, SYNC_WAVE, 0, sync, 1);
193*4882a593Smuzhiyun 	} else {
194*4882a593Smuzhiyun 		dc_link_event(dc, DC_EVT_NL, addr + 2, 3);
195*4882a593Smuzhiyun 		dc_link_event(dc, DC_EVT_EOL, addr + 3, 2);
196*4882a593Smuzhiyun 		dc_link_event(dc, DC_EVT_NEW_DATA, addr + 1, 1);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 		/* Init template microcode */
199*4882a593Smuzhiyun 		dc_write_tmpl(dc, addr + 2, WROD(0), 0, map, SYNC_WAVE, 8, sync, 1);
200*4882a593Smuzhiyun 		dc_write_tmpl(dc, addr + 3, WROD(0), 0, map, SYNC_WAVE, 4, sync, 0);
201*4882a593Smuzhiyun 		dc_write_tmpl(dc, addr + 4, WRG, 0, map, NULL_WAVE, 0, 0, 1);
202*4882a593Smuzhiyun 		dc_write_tmpl(dc, addr + 1, WROD(0), 0, map, SYNC_WAVE, 0, sync, 1);
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	dc_link_event(dc, DC_EVT_NF, 0, 0);
206*4882a593Smuzhiyun 	dc_link_event(dc, DC_EVT_NFIELD, 0, 0);
207*4882a593Smuzhiyun 	dc_link_event(dc, DC_EVT_EOF, 0, 0);
208*4882a593Smuzhiyun 	dc_link_event(dc, DC_EVT_EOFIELD, 0, 0);
209*4882a593Smuzhiyun 	dc_link_event(dc, DC_EVT_NEW_CHAN, 0, 0);
210*4882a593Smuzhiyun 	dc_link_event(dc, DC_EVT_NEW_ADDR, 0, 0);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	reg = readl(dc->base + DC_WR_CH_CONF);
213*4882a593Smuzhiyun 	if (interlaced)
214*4882a593Smuzhiyun 		reg |= DC_WR_CH_CONF_FIELD_MODE;
215*4882a593Smuzhiyun 	else
216*4882a593Smuzhiyun 		reg &= ~DC_WR_CH_CONF_FIELD_MODE;
217*4882a593Smuzhiyun 	writel(reg, dc->base + DC_WR_CH_CONF);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	writel(0x0, dc->base + DC_WR_CH_ADDR);
220*4882a593Smuzhiyun 	writel(width, priv->dc_reg + DC_DISP_CONF2(dc->di));
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_dc_init_sync);
225*4882a593Smuzhiyun 
ipu_dc_enable(struct ipu_soc * ipu)226*4882a593Smuzhiyun void ipu_dc_enable(struct ipu_soc *ipu)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	struct ipu_dc_priv *priv = ipu->dc_priv;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	mutex_lock(&priv->mutex);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	if (!priv->use_count)
233*4882a593Smuzhiyun 		ipu_module_enable(priv->ipu, IPU_CONF_DC_EN);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	priv->use_count++;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	mutex_unlock(&priv->mutex);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_dc_enable);
240*4882a593Smuzhiyun 
ipu_dc_enable_channel(struct ipu_dc * dc)241*4882a593Smuzhiyun void ipu_dc_enable_channel(struct ipu_dc *dc)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	u32 reg;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	reg = readl(dc->base + DC_WR_CH_CONF);
246*4882a593Smuzhiyun 	reg |= DC_WR_CH_CONF_PROG_TYPE_NORMAL;
247*4882a593Smuzhiyun 	writel(reg, dc->base + DC_WR_CH_CONF);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_dc_enable_channel);
250*4882a593Smuzhiyun 
ipu_dc_disable_channel(struct ipu_dc * dc)251*4882a593Smuzhiyun void ipu_dc_disable_channel(struct ipu_dc *dc)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	u32 val;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	val = readl(dc->base + DC_WR_CH_CONF);
256*4882a593Smuzhiyun 	val &= ~DC_WR_CH_CONF_PROG_TYPE_MASK;
257*4882a593Smuzhiyun 	writel(val, dc->base + DC_WR_CH_CONF);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_dc_disable_channel);
260*4882a593Smuzhiyun 
ipu_dc_disable(struct ipu_soc * ipu)261*4882a593Smuzhiyun void ipu_dc_disable(struct ipu_soc *ipu)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	struct ipu_dc_priv *priv = ipu->dc_priv;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	mutex_lock(&priv->mutex);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	priv->use_count--;
268*4882a593Smuzhiyun 	if (!priv->use_count)
269*4882a593Smuzhiyun 		ipu_module_disable(priv->ipu, IPU_CONF_DC_EN);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	if (priv->use_count < 0)
272*4882a593Smuzhiyun 		priv->use_count = 0;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	mutex_unlock(&priv->mutex);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_dc_disable);
277*4882a593Smuzhiyun 
ipu_dc_map_config(struct ipu_dc_priv * priv,enum ipu_dc_map map,int byte_num,int offset,int mask)278*4882a593Smuzhiyun static void ipu_dc_map_config(struct ipu_dc_priv *priv, enum ipu_dc_map map,
279*4882a593Smuzhiyun 		int byte_num, int offset, int mask)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	int ptr = map * 3 + byte_num;
282*4882a593Smuzhiyun 	u32 reg;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	reg = readl(priv->dc_reg + DC_MAP_CONF_VAL(ptr));
285*4882a593Smuzhiyun 	reg &= ~(0xffff << (16 * (ptr & 0x1)));
286*4882a593Smuzhiyun 	reg |= ((offset << 8) | mask) << (16 * (ptr & 0x1));
287*4882a593Smuzhiyun 	writel(reg, priv->dc_reg + DC_MAP_CONF_VAL(ptr));
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	reg = readl(priv->dc_reg + DC_MAP_CONF_PTR(map));
290*4882a593Smuzhiyun 	reg &= ~(0x1f << ((16 * (map & 0x1)) + (5 * byte_num)));
291*4882a593Smuzhiyun 	reg |= ptr << ((16 * (map & 0x1)) + (5 * byte_num));
292*4882a593Smuzhiyun 	writel(reg, priv->dc_reg + DC_MAP_CONF_PTR(map));
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
ipu_dc_map_clear(struct ipu_dc_priv * priv,int map)295*4882a593Smuzhiyun static void ipu_dc_map_clear(struct ipu_dc_priv *priv, int map)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	u32 reg = readl(priv->dc_reg + DC_MAP_CONF_PTR(map));
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	writel(reg & ~(0xffff << (16 * (map & 0x1))),
300*4882a593Smuzhiyun 		     priv->dc_reg + DC_MAP_CONF_PTR(map));
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
ipu_dc_get(struct ipu_soc * ipu,int channel)303*4882a593Smuzhiyun struct ipu_dc *ipu_dc_get(struct ipu_soc *ipu, int channel)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	struct ipu_dc_priv *priv = ipu->dc_priv;
306*4882a593Smuzhiyun 	struct ipu_dc *dc;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if (channel >= IPU_DC_NUM_CHANNELS)
309*4882a593Smuzhiyun 		return ERR_PTR(-ENODEV);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	dc = &priv->channels[channel];
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	mutex_lock(&priv->mutex);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	if (dc->in_use) {
316*4882a593Smuzhiyun 		mutex_unlock(&priv->mutex);
317*4882a593Smuzhiyun 		return ERR_PTR(-EBUSY);
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	dc->in_use = true;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	mutex_unlock(&priv->mutex);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	return dc;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_dc_get);
327*4882a593Smuzhiyun 
ipu_dc_put(struct ipu_dc * dc)328*4882a593Smuzhiyun void ipu_dc_put(struct ipu_dc *dc)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	struct ipu_dc_priv *priv = dc->priv;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	mutex_lock(&priv->mutex);
333*4882a593Smuzhiyun 	dc->in_use = false;
334*4882a593Smuzhiyun 	mutex_unlock(&priv->mutex);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_dc_put);
337*4882a593Smuzhiyun 
ipu_dc_init(struct ipu_soc * ipu,struct device * dev,unsigned long base,unsigned long template_base)338*4882a593Smuzhiyun int ipu_dc_init(struct ipu_soc *ipu, struct device *dev,
339*4882a593Smuzhiyun 		unsigned long base, unsigned long template_base)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	struct ipu_dc_priv *priv;
342*4882a593Smuzhiyun 	static int channel_offsets[] = { 0, 0x1c, 0x38, 0x54, 0x58, 0x5c,
343*4882a593Smuzhiyun 		0x78, 0, 0x94, 0xb4};
344*4882a593Smuzhiyun 	int i;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
347*4882a593Smuzhiyun 	if (!priv)
348*4882a593Smuzhiyun 		return -ENOMEM;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	mutex_init(&priv->mutex);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	priv->dev = dev;
353*4882a593Smuzhiyun 	priv->ipu = ipu;
354*4882a593Smuzhiyun 	priv->dc_reg = devm_ioremap(dev, base, PAGE_SIZE);
355*4882a593Smuzhiyun 	priv->dc_tmpl_reg = devm_ioremap(dev, template_base, PAGE_SIZE);
356*4882a593Smuzhiyun 	if (!priv->dc_reg || !priv->dc_tmpl_reg)
357*4882a593Smuzhiyun 		return -ENOMEM;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	for (i = 0; i < IPU_DC_NUM_CHANNELS; i++) {
360*4882a593Smuzhiyun 		priv->channels[i].chno = i;
361*4882a593Smuzhiyun 		priv->channels[i].priv = priv;
362*4882a593Smuzhiyun 		priv->channels[i].base = priv->dc_reg + channel_offsets[i];
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	writel(DC_WR_CH_CONF_WORD_SIZE_24 | DC_WR_CH_CONF_DISP_ID_PARALLEL(1) |
366*4882a593Smuzhiyun 			DC_WR_CH_CONF_PROG_DI_ID,
367*4882a593Smuzhiyun 			priv->channels[1].base + DC_WR_CH_CONF);
368*4882a593Smuzhiyun 	writel(DC_WR_CH_CONF_WORD_SIZE_24 | DC_WR_CH_CONF_DISP_ID_PARALLEL(0),
369*4882a593Smuzhiyun 			priv->channels[5].base + DC_WR_CH_CONF);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	writel(DC_GEN_SYNC_1_6_SYNC | DC_GEN_SYNC_PRIORITY_1,
372*4882a593Smuzhiyun 		priv->dc_reg + DC_GEN);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	ipu->dc_priv = priv;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	dev_dbg(dev, "DC base: 0x%08lx template base: 0x%08lx\n",
377*4882a593Smuzhiyun 			base, template_base);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* rgb24 */
380*4882a593Smuzhiyun 	ipu_dc_map_clear(priv, IPU_DC_MAP_RGB24);
381*4882a593Smuzhiyun 	ipu_dc_map_config(priv, IPU_DC_MAP_RGB24, 0, 7, 0xff); /* blue */
382*4882a593Smuzhiyun 	ipu_dc_map_config(priv, IPU_DC_MAP_RGB24, 1, 15, 0xff); /* green */
383*4882a593Smuzhiyun 	ipu_dc_map_config(priv, IPU_DC_MAP_RGB24, 2, 23, 0xff); /* red */
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* rgb565 */
386*4882a593Smuzhiyun 	ipu_dc_map_clear(priv, IPU_DC_MAP_RGB565);
387*4882a593Smuzhiyun 	ipu_dc_map_config(priv, IPU_DC_MAP_RGB565, 0, 4, 0xf8); /* blue */
388*4882a593Smuzhiyun 	ipu_dc_map_config(priv, IPU_DC_MAP_RGB565, 1, 10, 0xfc); /* green */
389*4882a593Smuzhiyun 	ipu_dc_map_config(priv, IPU_DC_MAP_RGB565, 2, 15, 0xf8); /* red */
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* gbr24 */
392*4882a593Smuzhiyun 	ipu_dc_map_clear(priv, IPU_DC_MAP_GBR24);
393*4882a593Smuzhiyun 	ipu_dc_map_config(priv, IPU_DC_MAP_GBR24, 2, 15, 0xff); /* green */
394*4882a593Smuzhiyun 	ipu_dc_map_config(priv, IPU_DC_MAP_GBR24, 1, 7, 0xff); /* blue */
395*4882a593Smuzhiyun 	ipu_dc_map_config(priv, IPU_DC_MAP_GBR24, 0, 23, 0xff); /* red */
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	/* bgr666 */
398*4882a593Smuzhiyun 	ipu_dc_map_clear(priv, IPU_DC_MAP_BGR666);
399*4882a593Smuzhiyun 	ipu_dc_map_config(priv, IPU_DC_MAP_BGR666, 0, 5, 0xfc); /* blue */
400*4882a593Smuzhiyun 	ipu_dc_map_config(priv, IPU_DC_MAP_BGR666, 1, 11, 0xfc); /* green */
401*4882a593Smuzhiyun 	ipu_dc_map_config(priv, IPU_DC_MAP_BGR666, 2, 17, 0xfc); /* red */
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/* lvds666 */
404*4882a593Smuzhiyun 	ipu_dc_map_clear(priv, IPU_DC_MAP_LVDS666);
405*4882a593Smuzhiyun 	ipu_dc_map_config(priv, IPU_DC_MAP_LVDS666, 0, 5, 0xfc); /* blue */
406*4882a593Smuzhiyun 	ipu_dc_map_config(priv, IPU_DC_MAP_LVDS666, 1, 13, 0xfc); /* green */
407*4882a593Smuzhiyun 	ipu_dc_map_config(priv, IPU_DC_MAP_LVDS666, 2, 21, 0xfc); /* red */
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	/* bgr24 */
410*4882a593Smuzhiyun 	ipu_dc_map_clear(priv, IPU_DC_MAP_BGR24);
411*4882a593Smuzhiyun 	ipu_dc_map_config(priv, IPU_DC_MAP_BGR24, 2, 7, 0xff); /* red */
412*4882a593Smuzhiyun 	ipu_dc_map_config(priv, IPU_DC_MAP_BGR24, 1, 15, 0xff); /* green */
413*4882a593Smuzhiyun 	ipu_dc_map_config(priv, IPU_DC_MAP_BGR24, 0, 23, 0xff); /* blue */
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	return 0;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
ipu_dc_exit(struct ipu_soc * ipu)418*4882a593Smuzhiyun void ipu_dc_exit(struct ipu_soc *ipu)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun }
421