xref: /OK3568_Linux_fs/kernel/drivers/gpu/ipu-v3/ipu-common.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2010 Sascha Hauer <s.hauer@pengutronix.de>
4*4882a593Smuzhiyun  * Copyright (C) 2005-2009 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/export.h>
8*4882a593Smuzhiyun #include <linux/types.h>
9*4882a593Smuzhiyun #include <linux/reset.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/spinlock.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/list.h>
18*4882a593Smuzhiyun #include <linux/irq.h>
19*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
20*4882a593Smuzhiyun #include <linux/irqdomain.h>
21*4882a593Smuzhiyun #include <linux/of_device.h>
22*4882a593Smuzhiyun #include <linux/of_graph.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <video/imx-ipu-v3.h>
27*4882a593Smuzhiyun #include "ipu-prv.h"
28*4882a593Smuzhiyun 
ipu_cm_read(struct ipu_soc * ipu,unsigned offset)29*4882a593Smuzhiyun static inline u32 ipu_cm_read(struct ipu_soc *ipu, unsigned offset)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	return readl(ipu->cm_reg + offset);
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun 
ipu_cm_write(struct ipu_soc * ipu,u32 value,unsigned offset)34*4882a593Smuzhiyun static inline void ipu_cm_write(struct ipu_soc *ipu, u32 value, unsigned offset)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	writel(value, ipu->cm_reg + offset);
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun 
ipu_get_num(struct ipu_soc * ipu)39*4882a593Smuzhiyun int ipu_get_num(struct ipu_soc *ipu)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	return ipu->id;
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_get_num);
44*4882a593Smuzhiyun 
ipu_srm_dp_update(struct ipu_soc * ipu,bool sync)45*4882a593Smuzhiyun void ipu_srm_dp_update(struct ipu_soc *ipu, bool sync)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	u32 val;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	val = ipu_cm_read(ipu, IPU_SRM_PRI2);
50*4882a593Smuzhiyun 	val &= ~DP_S_SRM_MODE_MASK;
51*4882a593Smuzhiyun 	val |= sync ? DP_S_SRM_MODE_NEXT_FRAME :
52*4882a593Smuzhiyun 		      DP_S_SRM_MODE_NOW;
53*4882a593Smuzhiyun 	ipu_cm_write(ipu, val, IPU_SRM_PRI2);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_srm_dp_update);
56*4882a593Smuzhiyun 
ipu_drm_fourcc_to_colorspace(u32 drm_fourcc)57*4882a593Smuzhiyun enum ipu_color_space ipu_drm_fourcc_to_colorspace(u32 drm_fourcc)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	switch (drm_fourcc) {
60*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB1555:
61*4882a593Smuzhiyun 	case DRM_FORMAT_ABGR1555:
62*4882a593Smuzhiyun 	case DRM_FORMAT_RGBA5551:
63*4882a593Smuzhiyun 	case DRM_FORMAT_BGRA5551:
64*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
65*4882a593Smuzhiyun 	case DRM_FORMAT_BGR565:
66*4882a593Smuzhiyun 	case DRM_FORMAT_RGB888:
67*4882a593Smuzhiyun 	case DRM_FORMAT_BGR888:
68*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB4444:
69*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
70*4882a593Smuzhiyun 	case DRM_FORMAT_XBGR8888:
71*4882a593Smuzhiyun 	case DRM_FORMAT_RGBX8888:
72*4882a593Smuzhiyun 	case DRM_FORMAT_BGRX8888:
73*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB8888:
74*4882a593Smuzhiyun 	case DRM_FORMAT_ABGR8888:
75*4882a593Smuzhiyun 	case DRM_FORMAT_RGBA8888:
76*4882a593Smuzhiyun 	case DRM_FORMAT_BGRA8888:
77*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565_A8:
78*4882a593Smuzhiyun 	case DRM_FORMAT_BGR565_A8:
79*4882a593Smuzhiyun 	case DRM_FORMAT_RGB888_A8:
80*4882a593Smuzhiyun 	case DRM_FORMAT_BGR888_A8:
81*4882a593Smuzhiyun 	case DRM_FORMAT_RGBX8888_A8:
82*4882a593Smuzhiyun 	case DRM_FORMAT_BGRX8888_A8:
83*4882a593Smuzhiyun 		return IPUV3_COLORSPACE_RGB;
84*4882a593Smuzhiyun 	case DRM_FORMAT_YUYV:
85*4882a593Smuzhiyun 	case DRM_FORMAT_UYVY:
86*4882a593Smuzhiyun 	case DRM_FORMAT_YUV420:
87*4882a593Smuzhiyun 	case DRM_FORMAT_YVU420:
88*4882a593Smuzhiyun 	case DRM_FORMAT_YUV422:
89*4882a593Smuzhiyun 	case DRM_FORMAT_YVU422:
90*4882a593Smuzhiyun 	case DRM_FORMAT_YUV444:
91*4882a593Smuzhiyun 	case DRM_FORMAT_YVU444:
92*4882a593Smuzhiyun 	case DRM_FORMAT_NV12:
93*4882a593Smuzhiyun 	case DRM_FORMAT_NV21:
94*4882a593Smuzhiyun 	case DRM_FORMAT_NV16:
95*4882a593Smuzhiyun 	case DRM_FORMAT_NV61:
96*4882a593Smuzhiyun 		return IPUV3_COLORSPACE_YUV;
97*4882a593Smuzhiyun 	default:
98*4882a593Smuzhiyun 		return IPUV3_COLORSPACE_UNKNOWN;
99*4882a593Smuzhiyun 	}
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_drm_fourcc_to_colorspace);
102*4882a593Smuzhiyun 
ipu_pixelformat_to_colorspace(u32 pixelformat)103*4882a593Smuzhiyun enum ipu_color_space ipu_pixelformat_to_colorspace(u32 pixelformat)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	switch (pixelformat) {
106*4882a593Smuzhiyun 	case V4L2_PIX_FMT_YUV420:
107*4882a593Smuzhiyun 	case V4L2_PIX_FMT_YVU420:
108*4882a593Smuzhiyun 	case V4L2_PIX_FMT_YUV422P:
109*4882a593Smuzhiyun 	case V4L2_PIX_FMT_UYVY:
110*4882a593Smuzhiyun 	case V4L2_PIX_FMT_YUYV:
111*4882a593Smuzhiyun 	case V4L2_PIX_FMT_NV12:
112*4882a593Smuzhiyun 	case V4L2_PIX_FMT_NV21:
113*4882a593Smuzhiyun 	case V4L2_PIX_FMT_NV16:
114*4882a593Smuzhiyun 	case V4L2_PIX_FMT_NV61:
115*4882a593Smuzhiyun 		return IPUV3_COLORSPACE_YUV;
116*4882a593Smuzhiyun 	case V4L2_PIX_FMT_RGB565:
117*4882a593Smuzhiyun 	case V4L2_PIX_FMT_BGR24:
118*4882a593Smuzhiyun 	case V4L2_PIX_FMT_RGB24:
119*4882a593Smuzhiyun 	case V4L2_PIX_FMT_ABGR32:
120*4882a593Smuzhiyun 	case V4L2_PIX_FMT_XBGR32:
121*4882a593Smuzhiyun 	case V4L2_PIX_FMT_BGRA32:
122*4882a593Smuzhiyun 	case V4L2_PIX_FMT_BGRX32:
123*4882a593Smuzhiyun 	case V4L2_PIX_FMT_RGBA32:
124*4882a593Smuzhiyun 	case V4L2_PIX_FMT_RGBX32:
125*4882a593Smuzhiyun 	case V4L2_PIX_FMT_ARGB32:
126*4882a593Smuzhiyun 	case V4L2_PIX_FMT_XRGB32:
127*4882a593Smuzhiyun 	case V4L2_PIX_FMT_RGB32:
128*4882a593Smuzhiyun 	case V4L2_PIX_FMT_BGR32:
129*4882a593Smuzhiyun 		return IPUV3_COLORSPACE_RGB;
130*4882a593Smuzhiyun 	default:
131*4882a593Smuzhiyun 		return IPUV3_COLORSPACE_UNKNOWN;
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_pixelformat_to_colorspace);
135*4882a593Smuzhiyun 
ipu_degrees_to_rot_mode(enum ipu_rotate_mode * mode,int degrees,bool hflip,bool vflip)136*4882a593Smuzhiyun int ipu_degrees_to_rot_mode(enum ipu_rotate_mode *mode, int degrees,
137*4882a593Smuzhiyun 			    bool hflip, bool vflip)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	u32 r90, vf, hf;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	switch (degrees) {
142*4882a593Smuzhiyun 	case 0:
143*4882a593Smuzhiyun 		vf = hf = r90 = 0;
144*4882a593Smuzhiyun 		break;
145*4882a593Smuzhiyun 	case 90:
146*4882a593Smuzhiyun 		vf = hf = 0;
147*4882a593Smuzhiyun 		r90 = 1;
148*4882a593Smuzhiyun 		break;
149*4882a593Smuzhiyun 	case 180:
150*4882a593Smuzhiyun 		vf = hf = 1;
151*4882a593Smuzhiyun 		r90 = 0;
152*4882a593Smuzhiyun 		break;
153*4882a593Smuzhiyun 	case 270:
154*4882a593Smuzhiyun 		vf = hf = r90 = 1;
155*4882a593Smuzhiyun 		break;
156*4882a593Smuzhiyun 	default:
157*4882a593Smuzhiyun 		return -EINVAL;
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	hf ^= (u32)hflip;
161*4882a593Smuzhiyun 	vf ^= (u32)vflip;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	*mode = (enum ipu_rotate_mode)((r90 << 2) | (hf << 1) | vf);
164*4882a593Smuzhiyun 	return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_degrees_to_rot_mode);
167*4882a593Smuzhiyun 
ipu_rot_mode_to_degrees(int * degrees,enum ipu_rotate_mode mode,bool hflip,bool vflip)168*4882a593Smuzhiyun int ipu_rot_mode_to_degrees(int *degrees, enum ipu_rotate_mode mode,
169*4882a593Smuzhiyun 			    bool hflip, bool vflip)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	u32 r90, vf, hf;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	r90 = ((u32)mode >> 2) & 0x1;
174*4882a593Smuzhiyun 	hf = ((u32)mode >> 1) & 0x1;
175*4882a593Smuzhiyun 	vf = ((u32)mode >> 0) & 0x1;
176*4882a593Smuzhiyun 	hf ^= (u32)hflip;
177*4882a593Smuzhiyun 	vf ^= (u32)vflip;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	switch ((enum ipu_rotate_mode)((r90 << 2) | (hf << 1) | vf)) {
180*4882a593Smuzhiyun 	case IPU_ROTATE_NONE:
181*4882a593Smuzhiyun 		*degrees = 0;
182*4882a593Smuzhiyun 		break;
183*4882a593Smuzhiyun 	case IPU_ROTATE_90_RIGHT:
184*4882a593Smuzhiyun 		*degrees = 90;
185*4882a593Smuzhiyun 		break;
186*4882a593Smuzhiyun 	case IPU_ROTATE_180:
187*4882a593Smuzhiyun 		*degrees = 180;
188*4882a593Smuzhiyun 		break;
189*4882a593Smuzhiyun 	case IPU_ROTATE_90_LEFT:
190*4882a593Smuzhiyun 		*degrees = 270;
191*4882a593Smuzhiyun 		break;
192*4882a593Smuzhiyun 	default:
193*4882a593Smuzhiyun 		return -EINVAL;
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_rot_mode_to_degrees);
199*4882a593Smuzhiyun 
ipu_idmac_get(struct ipu_soc * ipu,unsigned num)200*4882a593Smuzhiyun struct ipuv3_channel *ipu_idmac_get(struct ipu_soc *ipu, unsigned num)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	struct ipuv3_channel *channel;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "%s %d\n", __func__, num);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	if (num > 63)
207*4882a593Smuzhiyun 		return ERR_PTR(-ENODEV);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	mutex_lock(&ipu->channel_lock);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	list_for_each_entry(channel, &ipu->channels, list) {
212*4882a593Smuzhiyun 		if (channel->num == num) {
213*4882a593Smuzhiyun 			channel = ERR_PTR(-EBUSY);
214*4882a593Smuzhiyun 			goto out;
215*4882a593Smuzhiyun 		}
216*4882a593Smuzhiyun 	}
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	channel = kzalloc(sizeof(*channel), GFP_KERNEL);
219*4882a593Smuzhiyun 	if (!channel) {
220*4882a593Smuzhiyun 		channel = ERR_PTR(-ENOMEM);
221*4882a593Smuzhiyun 		goto out;
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	channel->num = num;
225*4882a593Smuzhiyun 	channel->ipu = ipu;
226*4882a593Smuzhiyun 	list_add(&channel->list, &ipu->channels);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun out:
229*4882a593Smuzhiyun 	mutex_unlock(&ipu->channel_lock);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	return channel;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_idmac_get);
234*4882a593Smuzhiyun 
ipu_idmac_put(struct ipuv3_channel * channel)235*4882a593Smuzhiyun void ipu_idmac_put(struct ipuv3_channel *channel)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	struct ipu_soc *ipu = channel->ipu;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "%s %d\n", __func__, channel->num);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	mutex_lock(&ipu->channel_lock);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	list_del(&channel->list);
244*4882a593Smuzhiyun 	kfree(channel);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	mutex_unlock(&ipu->channel_lock);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_idmac_put);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define idma_mask(ch)			(1 << ((ch) & 0x1f))
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /*
253*4882a593Smuzhiyun  * This is an undocumented feature, a write one to a channel bit in
254*4882a593Smuzhiyun  * IPU_CHA_CUR_BUF and IPU_CHA_TRIPLE_CUR_BUF will reset the channel's
255*4882a593Smuzhiyun  * internal current buffer pointer so that transfers start from buffer
256*4882a593Smuzhiyun  * 0 on the next channel enable (that's the theory anyway, the imx6 TRM
257*4882a593Smuzhiyun  * only says these are read-only registers). This operation is required
258*4882a593Smuzhiyun  * for channel linking to work correctly, for instance video capture
259*4882a593Smuzhiyun  * pipelines that carry out image rotations will fail after the first
260*4882a593Smuzhiyun  * streaming unless this function is called for each channel before
261*4882a593Smuzhiyun  * re-enabling the channels.
262*4882a593Smuzhiyun  */
__ipu_idmac_reset_current_buffer(struct ipuv3_channel * channel)263*4882a593Smuzhiyun static void __ipu_idmac_reset_current_buffer(struct ipuv3_channel *channel)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	struct ipu_soc *ipu = channel->ipu;
266*4882a593Smuzhiyun 	unsigned int chno = channel->num;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	ipu_cm_write(ipu, idma_mask(chno), IPU_CHA_CUR_BUF(chno));
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
ipu_idmac_set_double_buffer(struct ipuv3_channel * channel,bool doublebuffer)271*4882a593Smuzhiyun void ipu_idmac_set_double_buffer(struct ipuv3_channel *channel,
272*4882a593Smuzhiyun 		bool doublebuffer)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	struct ipu_soc *ipu = channel->ipu;
275*4882a593Smuzhiyun 	unsigned long flags;
276*4882a593Smuzhiyun 	u32 reg;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	reg = ipu_cm_read(ipu, IPU_CHA_DB_MODE_SEL(channel->num));
281*4882a593Smuzhiyun 	if (doublebuffer)
282*4882a593Smuzhiyun 		reg |= idma_mask(channel->num);
283*4882a593Smuzhiyun 	else
284*4882a593Smuzhiyun 		reg &= ~idma_mask(channel->num);
285*4882a593Smuzhiyun 	ipu_cm_write(ipu, reg, IPU_CHA_DB_MODE_SEL(channel->num));
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	__ipu_idmac_reset_current_buffer(channel);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_idmac_set_double_buffer);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static const struct {
294*4882a593Smuzhiyun 	int chnum;
295*4882a593Smuzhiyun 	u32 reg;
296*4882a593Smuzhiyun 	int shift;
297*4882a593Smuzhiyun } idmac_lock_en_info[] = {
298*4882a593Smuzhiyun 	{ .chnum =  5, .reg = IDMAC_CH_LOCK_EN_1, .shift =  0, },
299*4882a593Smuzhiyun 	{ .chnum = 11, .reg = IDMAC_CH_LOCK_EN_1, .shift =  2, },
300*4882a593Smuzhiyun 	{ .chnum = 12, .reg = IDMAC_CH_LOCK_EN_1, .shift =  4, },
301*4882a593Smuzhiyun 	{ .chnum = 14, .reg = IDMAC_CH_LOCK_EN_1, .shift =  6, },
302*4882a593Smuzhiyun 	{ .chnum = 15, .reg = IDMAC_CH_LOCK_EN_1, .shift =  8, },
303*4882a593Smuzhiyun 	{ .chnum = 20, .reg = IDMAC_CH_LOCK_EN_1, .shift = 10, },
304*4882a593Smuzhiyun 	{ .chnum = 21, .reg = IDMAC_CH_LOCK_EN_1, .shift = 12, },
305*4882a593Smuzhiyun 	{ .chnum = 22, .reg = IDMAC_CH_LOCK_EN_1, .shift = 14, },
306*4882a593Smuzhiyun 	{ .chnum = 23, .reg = IDMAC_CH_LOCK_EN_1, .shift = 16, },
307*4882a593Smuzhiyun 	{ .chnum = 27, .reg = IDMAC_CH_LOCK_EN_1, .shift = 18, },
308*4882a593Smuzhiyun 	{ .chnum = 28, .reg = IDMAC_CH_LOCK_EN_1, .shift = 20, },
309*4882a593Smuzhiyun 	{ .chnum = 45, .reg = IDMAC_CH_LOCK_EN_2, .shift =  0, },
310*4882a593Smuzhiyun 	{ .chnum = 46, .reg = IDMAC_CH_LOCK_EN_2, .shift =  2, },
311*4882a593Smuzhiyun 	{ .chnum = 47, .reg = IDMAC_CH_LOCK_EN_2, .shift =  4, },
312*4882a593Smuzhiyun 	{ .chnum = 48, .reg = IDMAC_CH_LOCK_EN_2, .shift =  6, },
313*4882a593Smuzhiyun 	{ .chnum = 49, .reg = IDMAC_CH_LOCK_EN_2, .shift =  8, },
314*4882a593Smuzhiyun 	{ .chnum = 50, .reg = IDMAC_CH_LOCK_EN_2, .shift = 10, },
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun 
ipu_idmac_lock_enable(struct ipuv3_channel * channel,int num_bursts)317*4882a593Smuzhiyun int ipu_idmac_lock_enable(struct ipuv3_channel *channel, int num_bursts)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	struct ipu_soc *ipu = channel->ipu;
320*4882a593Smuzhiyun 	unsigned long flags;
321*4882a593Smuzhiyun 	u32 bursts, regval;
322*4882a593Smuzhiyun 	int i;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	switch (num_bursts) {
325*4882a593Smuzhiyun 	case 0:
326*4882a593Smuzhiyun 	case 1:
327*4882a593Smuzhiyun 		bursts = 0x00; /* locking disabled */
328*4882a593Smuzhiyun 		break;
329*4882a593Smuzhiyun 	case 2:
330*4882a593Smuzhiyun 		bursts = 0x01;
331*4882a593Smuzhiyun 		break;
332*4882a593Smuzhiyun 	case 4:
333*4882a593Smuzhiyun 		bursts = 0x02;
334*4882a593Smuzhiyun 		break;
335*4882a593Smuzhiyun 	case 8:
336*4882a593Smuzhiyun 		bursts = 0x03;
337*4882a593Smuzhiyun 		break;
338*4882a593Smuzhiyun 	default:
339*4882a593Smuzhiyun 		return -EINVAL;
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	/*
343*4882a593Smuzhiyun 	 * IPUv3EX / i.MX51 has a different register layout, and on IPUv3M /
344*4882a593Smuzhiyun 	 * i.MX53 channel arbitration locking doesn't seem to work properly.
345*4882a593Smuzhiyun 	 * Allow enabling the lock feature on IPUv3H / i.MX6 only.
346*4882a593Smuzhiyun 	 */
347*4882a593Smuzhiyun 	if (bursts && ipu->ipu_type != IPUV3H)
348*4882a593Smuzhiyun 		return -EINVAL;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(idmac_lock_en_info); i++) {
351*4882a593Smuzhiyun 		if (channel->num == idmac_lock_en_info[i].chnum)
352*4882a593Smuzhiyun 			break;
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun 	if (i >= ARRAY_SIZE(idmac_lock_en_info))
355*4882a593Smuzhiyun 		return -EINVAL;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	regval = ipu_idmac_read(ipu, idmac_lock_en_info[i].reg);
360*4882a593Smuzhiyun 	regval &= ~(0x03 << idmac_lock_en_info[i].shift);
361*4882a593Smuzhiyun 	regval |= (bursts << idmac_lock_en_info[i].shift);
362*4882a593Smuzhiyun 	ipu_idmac_write(ipu, regval, idmac_lock_en_info[i].reg);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	return 0;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_idmac_lock_enable);
369*4882a593Smuzhiyun 
ipu_module_enable(struct ipu_soc * ipu,u32 mask)370*4882a593Smuzhiyun int ipu_module_enable(struct ipu_soc *ipu, u32 mask)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	unsigned long lock_flags;
373*4882a593Smuzhiyun 	u32 val;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, lock_flags);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	val = ipu_cm_read(ipu, IPU_DISP_GEN);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	if (mask & IPU_CONF_DI0_EN)
380*4882a593Smuzhiyun 		val |= IPU_DI0_COUNTER_RELEASE;
381*4882a593Smuzhiyun 	if (mask & IPU_CONF_DI1_EN)
382*4882a593Smuzhiyun 		val |= IPU_DI1_COUNTER_RELEASE;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	ipu_cm_write(ipu, val, IPU_DISP_GEN);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	val = ipu_cm_read(ipu, IPU_CONF);
387*4882a593Smuzhiyun 	val |= mask;
388*4882a593Smuzhiyun 	ipu_cm_write(ipu, val, IPU_CONF);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, lock_flags);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_module_enable);
395*4882a593Smuzhiyun 
ipu_module_disable(struct ipu_soc * ipu,u32 mask)396*4882a593Smuzhiyun int ipu_module_disable(struct ipu_soc *ipu, u32 mask)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	unsigned long lock_flags;
399*4882a593Smuzhiyun 	u32 val;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, lock_flags);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	val = ipu_cm_read(ipu, IPU_CONF);
404*4882a593Smuzhiyun 	val &= ~mask;
405*4882a593Smuzhiyun 	ipu_cm_write(ipu, val, IPU_CONF);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	val = ipu_cm_read(ipu, IPU_DISP_GEN);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	if (mask & IPU_CONF_DI0_EN)
410*4882a593Smuzhiyun 		val &= ~IPU_DI0_COUNTER_RELEASE;
411*4882a593Smuzhiyun 	if (mask & IPU_CONF_DI1_EN)
412*4882a593Smuzhiyun 		val &= ~IPU_DI1_COUNTER_RELEASE;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	ipu_cm_write(ipu, val, IPU_DISP_GEN);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, lock_flags);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	return 0;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_module_disable);
421*4882a593Smuzhiyun 
ipu_idmac_get_current_buffer(struct ipuv3_channel * channel)422*4882a593Smuzhiyun int ipu_idmac_get_current_buffer(struct ipuv3_channel *channel)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	struct ipu_soc *ipu = channel->ipu;
425*4882a593Smuzhiyun 	unsigned int chno = channel->num;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	return (ipu_cm_read(ipu, IPU_CHA_CUR_BUF(chno)) & idma_mask(chno)) ? 1 : 0;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_idmac_get_current_buffer);
430*4882a593Smuzhiyun 
ipu_idmac_buffer_is_ready(struct ipuv3_channel * channel,u32 buf_num)431*4882a593Smuzhiyun bool ipu_idmac_buffer_is_ready(struct ipuv3_channel *channel, u32 buf_num)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	struct ipu_soc *ipu = channel->ipu;
434*4882a593Smuzhiyun 	unsigned long flags;
435*4882a593Smuzhiyun 	u32 reg = 0;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
438*4882a593Smuzhiyun 	switch (buf_num) {
439*4882a593Smuzhiyun 	case 0:
440*4882a593Smuzhiyun 		reg = ipu_cm_read(ipu, IPU_CHA_BUF0_RDY(channel->num));
441*4882a593Smuzhiyun 		break;
442*4882a593Smuzhiyun 	case 1:
443*4882a593Smuzhiyun 		reg = ipu_cm_read(ipu, IPU_CHA_BUF1_RDY(channel->num));
444*4882a593Smuzhiyun 		break;
445*4882a593Smuzhiyun 	case 2:
446*4882a593Smuzhiyun 		reg = ipu_cm_read(ipu, IPU_CHA_BUF2_RDY(channel->num));
447*4882a593Smuzhiyun 		break;
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	return ((reg & idma_mask(channel->num)) != 0);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_idmac_buffer_is_ready);
454*4882a593Smuzhiyun 
ipu_idmac_select_buffer(struct ipuv3_channel * channel,u32 buf_num)455*4882a593Smuzhiyun void ipu_idmac_select_buffer(struct ipuv3_channel *channel, u32 buf_num)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	struct ipu_soc *ipu = channel->ipu;
458*4882a593Smuzhiyun 	unsigned int chno = channel->num;
459*4882a593Smuzhiyun 	unsigned long flags;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	/* Mark buffer as ready. */
464*4882a593Smuzhiyun 	if (buf_num == 0)
465*4882a593Smuzhiyun 		ipu_cm_write(ipu, idma_mask(chno), IPU_CHA_BUF0_RDY(chno));
466*4882a593Smuzhiyun 	else
467*4882a593Smuzhiyun 		ipu_cm_write(ipu, idma_mask(chno), IPU_CHA_BUF1_RDY(chno));
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_idmac_select_buffer);
472*4882a593Smuzhiyun 
ipu_idmac_clear_buffer(struct ipuv3_channel * channel,u32 buf_num)473*4882a593Smuzhiyun void ipu_idmac_clear_buffer(struct ipuv3_channel *channel, u32 buf_num)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	struct ipu_soc *ipu = channel->ipu;
476*4882a593Smuzhiyun 	unsigned int chno = channel->num;
477*4882a593Smuzhiyun 	unsigned long flags;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	ipu_cm_write(ipu, 0xF0300000, IPU_GPR); /* write one to clear */
482*4882a593Smuzhiyun 	switch (buf_num) {
483*4882a593Smuzhiyun 	case 0:
484*4882a593Smuzhiyun 		ipu_cm_write(ipu, idma_mask(chno), IPU_CHA_BUF0_RDY(chno));
485*4882a593Smuzhiyun 		break;
486*4882a593Smuzhiyun 	case 1:
487*4882a593Smuzhiyun 		ipu_cm_write(ipu, idma_mask(chno), IPU_CHA_BUF1_RDY(chno));
488*4882a593Smuzhiyun 		break;
489*4882a593Smuzhiyun 	case 2:
490*4882a593Smuzhiyun 		ipu_cm_write(ipu, idma_mask(chno), IPU_CHA_BUF2_RDY(chno));
491*4882a593Smuzhiyun 		break;
492*4882a593Smuzhiyun 	default:
493*4882a593Smuzhiyun 		break;
494*4882a593Smuzhiyun 	}
495*4882a593Smuzhiyun 	ipu_cm_write(ipu, 0x0, IPU_GPR); /* write one to set */
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_idmac_clear_buffer);
500*4882a593Smuzhiyun 
ipu_idmac_enable_channel(struct ipuv3_channel * channel)501*4882a593Smuzhiyun int ipu_idmac_enable_channel(struct ipuv3_channel *channel)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	struct ipu_soc *ipu = channel->ipu;
504*4882a593Smuzhiyun 	u32 val;
505*4882a593Smuzhiyun 	unsigned long flags;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	val = ipu_idmac_read(ipu, IDMAC_CHA_EN(channel->num));
510*4882a593Smuzhiyun 	val |= idma_mask(channel->num);
511*4882a593Smuzhiyun 	ipu_idmac_write(ipu, val, IDMAC_CHA_EN(channel->num));
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	return 0;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_idmac_enable_channel);
518*4882a593Smuzhiyun 
ipu_idmac_channel_busy(struct ipu_soc * ipu,unsigned int chno)519*4882a593Smuzhiyun bool ipu_idmac_channel_busy(struct ipu_soc *ipu, unsigned int chno)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun 	return (ipu_idmac_read(ipu, IDMAC_CHA_BUSY(chno)) & idma_mask(chno));
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_idmac_channel_busy);
524*4882a593Smuzhiyun 
ipu_idmac_wait_busy(struct ipuv3_channel * channel,int ms)525*4882a593Smuzhiyun int ipu_idmac_wait_busy(struct ipuv3_channel *channel, int ms)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	struct ipu_soc *ipu = channel->ipu;
528*4882a593Smuzhiyun 	unsigned long timeout;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(ms);
531*4882a593Smuzhiyun 	while (ipu_idmac_read(ipu, IDMAC_CHA_BUSY(channel->num)) &
532*4882a593Smuzhiyun 			idma_mask(channel->num)) {
533*4882a593Smuzhiyun 		if (time_after(jiffies, timeout))
534*4882a593Smuzhiyun 			return -ETIMEDOUT;
535*4882a593Smuzhiyun 		cpu_relax();
536*4882a593Smuzhiyun 	}
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	return 0;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_idmac_wait_busy);
541*4882a593Smuzhiyun 
ipu_idmac_disable_channel(struct ipuv3_channel * channel)542*4882a593Smuzhiyun int ipu_idmac_disable_channel(struct ipuv3_channel *channel)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	struct ipu_soc *ipu = channel->ipu;
545*4882a593Smuzhiyun 	u32 val;
546*4882a593Smuzhiyun 	unsigned long flags;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	/* Disable DMA channel(s) */
551*4882a593Smuzhiyun 	val = ipu_idmac_read(ipu, IDMAC_CHA_EN(channel->num));
552*4882a593Smuzhiyun 	val &= ~idma_mask(channel->num);
553*4882a593Smuzhiyun 	ipu_idmac_write(ipu, val, IDMAC_CHA_EN(channel->num));
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	__ipu_idmac_reset_current_buffer(channel);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	/* Set channel buffers NOT to be ready */
558*4882a593Smuzhiyun 	ipu_cm_write(ipu, 0xf0000000, IPU_GPR); /* write one to clear */
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	if (ipu_cm_read(ipu, IPU_CHA_BUF0_RDY(channel->num)) &
561*4882a593Smuzhiyun 			idma_mask(channel->num)) {
562*4882a593Smuzhiyun 		ipu_cm_write(ipu, idma_mask(channel->num),
563*4882a593Smuzhiyun 			     IPU_CHA_BUF0_RDY(channel->num));
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	if (ipu_cm_read(ipu, IPU_CHA_BUF1_RDY(channel->num)) &
567*4882a593Smuzhiyun 			idma_mask(channel->num)) {
568*4882a593Smuzhiyun 		ipu_cm_write(ipu, idma_mask(channel->num),
569*4882a593Smuzhiyun 			     IPU_CHA_BUF1_RDY(channel->num));
570*4882a593Smuzhiyun 	}
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	ipu_cm_write(ipu, 0x0, IPU_GPR); /* write one to set */
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	/* Reset the double buffer */
575*4882a593Smuzhiyun 	val = ipu_cm_read(ipu, IPU_CHA_DB_MODE_SEL(channel->num));
576*4882a593Smuzhiyun 	val &= ~idma_mask(channel->num);
577*4882a593Smuzhiyun 	ipu_cm_write(ipu, val, IPU_CHA_DB_MODE_SEL(channel->num));
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	return 0;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_idmac_disable_channel);
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun /*
586*4882a593Smuzhiyun  * The imx6 rev. D TRM says that enabling the WM feature will increase
587*4882a593Smuzhiyun  * a channel's priority. Refer to Table 36-8 Calculated priority value.
588*4882a593Smuzhiyun  * The sub-module that is the sink or source for the channel must enable
589*4882a593Smuzhiyun  * watermark signal for this to take effect (SMFC_WM for instance).
590*4882a593Smuzhiyun  */
ipu_idmac_enable_watermark(struct ipuv3_channel * channel,bool enable)591*4882a593Smuzhiyun void ipu_idmac_enable_watermark(struct ipuv3_channel *channel, bool enable)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun 	struct ipu_soc *ipu = channel->ipu;
594*4882a593Smuzhiyun 	unsigned long flags;
595*4882a593Smuzhiyun 	u32 val;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	val = ipu_idmac_read(ipu, IDMAC_WM_EN(channel->num));
600*4882a593Smuzhiyun 	if (enable)
601*4882a593Smuzhiyun 		val |= 1 << (channel->num % 32);
602*4882a593Smuzhiyun 	else
603*4882a593Smuzhiyun 		val &= ~(1 << (channel->num % 32));
604*4882a593Smuzhiyun 	ipu_idmac_write(ipu, val, IDMAC_WM_EN(channel->num));
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_idmac_enable_watermark);
609*4882a593Smuzhiyun 
ipu_memory_reset(struct ipu_soc * ipu)610*4882a593Smuzhiyun static int ipu_memory_reset(struct ipu_soc *ipu)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	unsigned long timeout;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	ipu_cm_write(ipu, 0x807FFFFF, IPU_MEM_RST);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(1000);
617*4882a593Smuzhiyun 	while (ipu_cm_read(ipu, IPU_MEM_RST) & 0x80000000) {
618*4882a593Smuzhiyun 		if (time_after(jiffies, timeout))
619*4882a593Smuzhiyun 			return -ETIME;
620*4882a593Smuzhiyun 		cpu_relax();
621*4882a593Smuzhiyun 	}
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	return 0;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun /*
627*4882a593Smuzhiyun  * Set the source mux for the given CSI. Selects either parallel or
628*4882a593Smuzhiyun  * MIPI CSI2 sources.
629*4882a593Smuzhiyun  */
ipu_set_csi_src_mux(struct ipu_soc * ipu,int csi_id,bool mipi_csi2)630*4882a593Smuzhiyun void ipu_set_csi_src_mux(struct ipu_soc *ipu, int csi_id, bool mipi_csi2)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun 	unsigned long flags;
633*4882a593Smuzhiyun 	u32 val, mask;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	mask = (csi_id == 1) ? IPU_CONF_CSI1_DATA_SOURCE :
636*4882a593Smuzhiyun 		IPU_CONF_CSI0_DATA_SOURCE;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	val = ipu_cm_read(ipu, IPU_CONF);
641*4882a593Smuzhiyun 	if (mipi_csi2)
642*4882a593Smuzhiyun 		val |= mask;
643*4882a593Smuzhiyun 	else
644*4882a593Smuzhiyun 		val &= ~mask;
645*4882a593Smuzhiyun 	ipu_cm_write(ipu, val, IPU_CONF);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_set_csi_src_mux);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun /*
652*4882a593Smuzhiyun  * Set the source mux for the IC. Selects either CSI[01] or the VDI.
653*4882a593Smuzhiyun  */
ipu_set_ic_src_mux(struct ipu_soc * ipu,int csi_id,bool vdi)654*4882a593Smuzhiyun void ipu_set_ic_src_mux(struct ipu_soc *ipu, int csi_id, bool vdi)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun 	unsigned long flags;
657*4882a593Smuzhiyun 	u32 val;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	val = ipu_cm_read(ipu, IPU_CONF);
662*4882a593Smuzhiyun 	if (vdi)
663*4882a593Smuzhiyun 		val |= IPU_CONF_IC_INPUT;
664*4882a593Smuzhiyun 	else
665*4882a593Smuzhiyun 		val &= ~IPU_CONF_IC_INPUT;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	if (csi_id == 1)
668*4882a593Smuzhiyun 		val |= IPU_CONF_CSI_SEL;
669*4882a593Smuzhiyun 	else
670*4882a593Smuzhiyun 		val &= ~IPU_CONF_CSI_SEL;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	ipu_cm_write(ipu, val, IPU_CONF);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_set_ic_src_mux);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun /* Frame Synchronization Unit Channel Linking */
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun struct fsu_link_reg_info {
682*4882a593Smuzhiyun 	int chno;
683*4882a593Smuzhiyun 	u32 reg;
684*4882a593Smuzhiyun 	u32 mask;
685*4882a593Smuzhiyun 	u32 val;
686*4882a593Smuzhiyun };
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun struct fsu_link_info {
689*4882a593Smuzhiyun 	struct fsu_link_reg_info src;
690*4882a593Smuzhiyun 	struct fsu_link_reg_info sink;
691*4882a593Smuzhiyun };
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun static const struct fsu_link_info fsu_link_info[] = {
694*4882a593Smuzhiyun 	{
695*4882a593Smuzhiyun 		.src  = { IPUV3_CHANNEL_IC_PRP_ENC_MEM, IPU_FS_PROC_FLOW2,
696*4882a593Smuzhiyun 			  FS_PRP_ENC_DEST_SEL_MASK, FS_PRP_ENC_DEST_SEL_IRT_ENC },
697*4882a593Smuzhiyun 		.sink = { IPUV3_CHANNEL_MEM_ROT_ENC, IPU_FS_PROC_FLOW1,
698*4882a593Smuzhiyun 			  FS_PRPENC_ROT_SRC_SEL_MASK, FS_PRPENC_ROT_SRC_SEL_ENC },
699*4882a593Smuzhiyun 	}, {
700*4882a593Smuzhiyun 		.src =  { IPUV3_CHANNEL_IC_PRP_VF_MEM, IPU_FS_PROC_FLOW2,
701*4882a593Smuzhiyun 			  FS_PRPVF_DEST_SEL_MASK, FS_PRPVF_DEST_SEL_IRT_VF },
702*4882a593Smuzhiyun 		.sink = { IPUV3_CHANNEL_MEM_ROT_VF, IPU_FS_PROC_FLOW1,
703*4882a593Smuzhiyun 			  FS_PRPVF_ROT_SRC_SEL_MASK, FS_PRPVF_ROT_SRC_SEL_VF },
704*4882a593Smuzhiyun 	}, {
705*4882a593Smuzhiyun 		.src =  { IPUV3_CHANNEL_IC_PP_MEM, IPU_FS_PROC_FLOW2,
706*4882a593Smuzhiyun 			  FS_PP_DEST_SEL_MASK, FS_PP_DEST_SEL_IRT_PP },
707*4882a593Smuzhiyun 		.sink = { IPUV3_CHANNEL_MEM_ROT_PP, IPU_FS_PROC_FLOW1,
708*4882a593Smuzhiyun 			  FS_PP_ROT_SRC_SEL_MASK, FS_PP_ROT_SRC_SEL_PP },
709*4882a593Smuzhiyun 	}, {
710*4882a593Smuzhiyun 		.src =  { IPUV3_CHANNEL_CSI_DIRECT, 0 },
711*4882a593Smuzhiyun 		.sink = { IPUV3_CHANNEL_CSI_VDI_PREV, IPU_FS_PROC_FLOW1,
712*4882a593Smuzhiyun 			  FS_VDI_SRC_SEL_MASK, FS_VDI_SRC_SEL_CSI_DIRECT },
713*4882a593Smuzhiyun 	},
714*4882a593Smuzhiyun };
715*4882a593Smuzhiyun 
find_fsu_link_info(int src,int sink)716*4882a593Smuzhiyun static const struct fsu_link_info *find_fsu_link_info(int src, int sink)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	int i;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(fsu_link_info); i++) {
721*4882a593Smuzhiyun 		if (src == fsu_link_info[i].src.chno &&
722*4882a593Smuzhiyun 		    sink == fsu_link_info[i].sink.chno)
723*4882a593Smuzhiyun 			return &fsu_link_info[i];
724*4882a593Smuzhiyun 	}
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	return NULL;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun /*
730*4882a593Smuzhiyun  * Links a source channel to a sink channel in the FSU.
731*4882a593Smuzhiyun  */
ipu_fsu_link(struct ipu_soc * ipu,int src_ch,int sink_ch)732*4882a593Smuzhiyun int ipu_fsu_link(struct ipu_soc *ipu, int src_ch, int sink_ch)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	const struct fsu_link_info *link;
735*4882a593Smuzhiyun 	u32 src_reg, sink_reg;
736*4882a593Smuzhiyun 	unsigned long flags;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	link = find_fsu_link_info(src_ch, sink_ch);
739*4882a593Smuzhiyun 	if (!link)
740*4882a593Smuzhiyun 		return -EINVAL;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	if (link->src.mask) {
745*4882a593Smuzhiyun 		src_reg = ipu_cm_read(ipu, link->src.reg);
746*4882a593Smuzhiyun 		src_reg &= ~link->src.mask;
747*4882a593Smuzhiyun 		src_reg |= link->src.val;
748*4882a593Smuzhiyun 		ipu_cm_write(ipu, src_reg, link->src.reg);
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	if (link->sink.mask) {
752*4882a593Smuzhiyun 		sink_reg = ipu_cm_read(ipu, link->sink.reg);
753*4882a593Smuzhiyun 		sink_reg &= ~link->sink.mask;
754*4882a593Smuzhiyun 		sink_reg |= link->sink.val;
755*4882a593Smuzhiyun 		ipu_cm_write(ipu, sink_reg, link->sink.reg);
756*4882a593Smuzhiyun 	}
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
759*4882a593Smuzhiyun 	return 0;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_fsu_link);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun /*
764*4882a593Smuzhiyun  * Unlinks source and sink channels in the FSU.
765*4882a593Smuzhiyun  */
ipu_fsu_unlink(struct ipu_soc * ipu,int src_ch,int sink_ch)766*4882a593Smuzhiyun int ipu_fsu_unlink(struct ipu_soc *ipu, int src_ch, int sink_ch)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun 	const struct fsu_link_info *link;
769*4882a593Smuzhiyun 	u32 src_reg, sink_reg;
770*4882a593Smuzhiyun 	unsigned long flags;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	link = find_fsu_link_info(src_ch, sink_ch);
773*4882a593Smuzhiyun 	if (!link)
774*4882a593Smuzhiyun 		return -EINVAL;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	spin_lock_irqsave(&ipu->lock, flags);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	if (link->src.mask) {
779*4882a593Smuzhiyun 		src_reg = ipu_cm_read(ipu, link->src.reg);
780*4882a593Smuzhiyun 		src_reg &= ~link->src.mask;
781*4882a593Smuzhiyun 		ipu_cm_write(ipu, src_reg, link->src.reg);
782*4882a593Smuzhiyun 	}
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	if (link->sink.mask) {
785*4882a593Smuzhiyun 		sink_reg = ipu_cm_read(ipu, link->sink.reg);
786*4882a593Smuzhiyun 		sink_reg &= ~link->sink.mask;
787*4882a593Smuzhiyun 		ipu_cm_write(ipu, sink_reg, link->sink.reg);
788*4882a593Smuzhiyun 	}
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ipu->lock, flags);
791*4882a593Smuzhiyun 	return 0;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_fsu_unlink);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun /* Link IDMAC channels in the FSU */
ipu_idmac_link(struct ipuv3_channel * src,struct ipuv3_channel * sink)796*4882a593Smuzhiyun int ipu_idmac_link(struct ipuv3_channel *src, struct ipuv3_channel *sink)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun 	return ipu_fsu_link(src->ipu, src->num, sink->num);
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_idmac_link);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun /* Unlink IDMAC channels in the FSU */
ipu_idmac_unlink(struct ipuv3_channel * src,struct ipuv3_channel * sink)803*4882a593Smuzhiyun int ipu_idmac_unlink(struct ipuv3_channel *src, struct ipuv3_channel *sink)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun 	return ipu_fsu_unlink(src->ipu, src->num, sink->num);
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_idmac_unlink);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun struct ipu_devtype {
810*4882a593Smuzhiyun 	const char *name;
811*4882a593Smuzhiyun 	unsigned long cm_ofs;
812*4882a593Smuzhiyun 	unsigned long cpmem_ofs;
813*4882a593Smuzhiyun 	unsigned long srm_ofs;
814*4882a593Smuzhiyun 	unsigned long tpm_ofs;
815*4882a593Smuzhiyun 	unsigned long csi0_ofs;
816*4882a593Smuzhiyun 	unsigned long csi1_ofs;
817*4882a593Smuzhiyun 	unsigned long ic_ofs;
818*4882a593Smuzhiyun 	unsigned long disp0_ofs;
819*4882a593Smuzhiyun 	unsigned long disp1_ofs;
820*4882a593Smuzhiyun 	unsigned long dc_tmpl_ofs;
821*4882a593Smuzhiyun 	unsigned long vdi_ofs;
822*4882a593Smuzhiyun 	enum ipuv3_type type;
823*4882a593Smuzhiyun };
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun static struct ipu_devtype ipu_type_imx51 = {
826*4882a593Smuzhiyun 	.name = "IPUv3EX",
827*4882a593Smuzhiyun 	.cm_ofs = 0x1e000000,
828*4882a593Smuzhiyun 	.cpmem_ofs = 0x1f000000,
829*4882a593Smuzhiyun 	.srm_ofs = 0x1f040000,
830*4882a593Smuzhiyun 	.tpm_ofs = 0x1f060000,
831*4882a593Smuzhiyun 	.csi0_ofs = 0x1e030000,
832*4882a593Smuzhiyun 	.csi1_ofs = 0x1e038000,
833*4882a593Smuzhiyun 	.ic_ofs = 0x1e020000,
834*4882a593Smuzhiyun 	.disp0_ofs = 0x1e040000,
835*4882a593Smuzhiyun 	.disp1_ofs = 0x1e048000,
836*4882a593Smuzhiyun 	.dc_tmpl_ofs = 0x1f080000,
837*4882a593Smuzhiyun 	.vdi_ofs = 0x1e068000,
838*4882a593Smuzhiyun 	.type = IPUV3EX,
839*4882a593Smuzhiyun };
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun static struct ipu_devtype ipu_type_imx53 = {
842*4882a593Smuzhiyun 	.name = "IPUv3M",
843*4882a593Smuzhiyun 	.cm_ofs = 0x06000000,
844*4882a593Smuzhiyun 	.cpmem_ofs = 0x07000000,
845*4882a593Smuzhiyun 	.srm_ofs = 0x07040000,
846*4882a593Smuzhiyun 	.tpm_ofs = 0x07060000,
847*4882a593Smuzhiyun 	.csi0_ofs = 0x06030000,
848*4882a593Smuzhiyun 	.csi1_ofs = 0x06038000,
849*4882a593Smuzhiyun 	.ic_ofs = 0x06020000,
850*4882a593Smuzhiyun 	.disp0_ofs = 0x06040000,
851*4882a593Smuzhiyun 	.disp1_ofs = 0x06048000,
852*4882a593Smuzhiyun 	.dc_tmpl_ofs = 0x07080000,
853*4882a593Smuzhiyun 	.vdi_ofs = 0x06068000,
854*4882a593Smuzhiyun 	.type = IPUV3M,
855*4882a593Smuzhiyun };
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun static struct ipu_devtype ipu_type_imx6q = {
858*4882a593Smuzhiyun 	.name = "IPUv3H",
859*4882a593Smuzhiyun 	.cm_ofs = 0x00200000,
860*4882a593Smuzhiyun 	.cpmem_ofs = 0x00300000,
861*4882a593Smuzhiyun 	.srm_ofs = 0x00340000,
862*4882a593Smuzhiyun 	.tpm_ofs = 0x00360000,
863*4882a593Smuzhiyun 	.csi0_ofs = 0x00230000,
864*4882a593Smuzhiyun 	.csi1_ofs = 0x00238000,
865*4882a593Smuzhiyun 	.ic_ofs = 0x00220000,
866*4882a593Smuzhiyun 	.disp0_ofs = 0x00240000,
867*4882a593Smuzhiyun 	.disp1_ofs = 0x00248000,
868*4882a593Smuzhiyun 	.dc_tmpl_ofs = 0x00380000,
869*4882a593Smuzhiyun 	.vdi_ofs = 0x00268000,
870*4882a593Smuzhiyun 	.type = IPUV3H,
871*4882a593Smuzhiyun };
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun static const struct of_device_id imx_ipu_dt_ids[] = {
874*4882a593Smuzhiyun 	{ .compatible = "fsl,imx51-ipu", .data = &ipu_type_imx51, },
875*4882a593Smuzhiyun 	{ .compatible = "fsl,imx53-ipu", .data = &ipu_type_imx53, },
876*4882a593Smuzhiyun 	{ .compatible = "fsl,imx6q-ipu", .data = &ipu_type_imx6q, },
877*4882a593Smuzhiyun 	{ .compatible = "fsl,imx6qp-ipu", .data = &ipu_type_imx6q, },
878*4882a593Smuzhiyun 	{ /* sentinel */ }
879*4882a593Smuzhiyun };
880*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, imx_ipu_dt_ids);
881*4882a593Smuzhiyun 
ipu_submodules_init(struct ipu_soc * ipu,struct platform_device * pdev,unsigned long ipu_base,struct clk * ipu_clk)882*4882a593Smuzhiyun static int ipu_submodules_init(struct ipu_soc *ipu,
883*4882a593Smuzhiyun 		struct platform_device *pdev, unsigned long ipu_base,
884*4882a593Smuzhiyun 		struct clk *ipu_clk)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	char *unit;
887*4882a593Smuzhiyun 	int ret;
888*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
889*4882a593Smuzhiyun 	const struct ipu_devtype *devtype = ipu->devtype;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	ret = ipu_cpmem_init(ipu, dev, ipu_base + devtype->cpmem_ofs);
892*4882a593Smuzhiyun 	if (ret) {
893*4882a593Smuzhiyun 		unit = "cpmem";
894*4882a593Smuzhiyun 		goto err_cpmem;
895*4882a593Smuzhiyun 	}
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	ret = ipu_csi_init(ipu, dev, 0, ipu_base + devtype->csi0_ofs,
898*4882a593Smuzhiyun 			   IPU_CONF_CSI0_EN, ipu_clk);
899*4882a593Smuzhiyun 	if (ret) {
900*4882a593Smuzhiyun 		unit = "csi0";
901*4882a593Smuzhiyun 		goto err_csi_0;
902*4882a593Smuzhiyun 	}
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	ret = ipu_csi_init(ipu, dev, 1, ipu_base + devtype->csi1_ofs,
905*4882a593Smuzhiyun 			   IPU_CONF_CSI1_EN, ipu_clk);
906*4882a593Smuzhiyun 	if (ret) {
907*4882a593Smuzhiyun 		unit = "csi1";
908*4882a593Smuzhiyun 		goto err_csi_1;
909*4882a593Smuzhiyun 	}
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	ret = ipu_ic_init(ipu, dev,
912*4882a593Smuzhiyun 			  ipu_base + devtype->ic_ofs,
913*4882a593Smuzhiyun 			  ipu_base + devtype->tpm_ofs);
914*4882a593Smuzhiyun 	if (ret) {
915*4882a593Smuzhiyun 		unit = "ic";
916*4882a593Smuzhiyun 		goto err_ic;
917*4882a593Smuzhiyun 	}
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	ret = ipu_vdi_init(ipu, dev, ipu_base + devtype->vdi_ofs,
920*4882a593Smuzhiyun 			   IPU_CONF_VDI_EN | IPU_CONF_ISP_EN |
921*4882a593Smuzhiyun 			   IPU_CONF_IC_INPUT);
922*4882a593Smuzhiyun 	if (ret) {
923*4882a593Smuzhiyun 		unit = "vdi";
924*4882a593Smuzhiyun 		goto err_vdi;
925*4882a593Smuzhiyun 	}
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	ret = ipu_image_convert_init(ipu, dev);
928*4882a593Smuzhiyun 	if (ret) {
929*4882a593Smuzhiyun 		unit = "image_convert";
930*4882a593Smuzhiyun 		goto err_image_convert;
931*4882a593Smuzhiyun 	}
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	ret = ipu_di_init(ipu, dev, 0, ipu_base + devtype->disp0_ofs,
934*4882a593Smuzhiyun 			  IPU_CONF_DI0_EN, ipu_clk);
935*4882a593Smuzhiyun 	if (ret) {
936*4882a593Smuzhiyun 		unit = "di0";
937*4882a593Smuzhiyun 		goto err_di_0;
938*4882a593Smuzhiyun 	}
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	ret = ipu_di_init(ipu, dev, 1, ipu_base + devtype->disp1_ofs,
941*4882a593Smuzhiyun 			IPU_CONF_DI1_EN, ipu_clk);
942*4882a593Smuzhiyun 	if (ret) {
943*4882a593Smuzhiyun 		unit = "di1";
944*4882a593Smuzhiyun 		goto err_di_1;
945*4882a593Smuzhiyun 	}
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	ret = ipu_dc_init(ipu, dev, ipu_base + devtype->cm_ofs +
948*4882a593Smuzhiyun 			IPU_CM_DC_REG_OFS, ipu_base + devtype->dc_tmpl_ofs);
949*4882a593Smuzhiyun 	if (ret) {
950*4882a593Smuzhiyun 		unit = "dc_template";
951*4882a593Smuzhiyun 		goto err_dc;
952*4882a593Smuzhiyun 	}
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	ret = ipu_dmfc_init(ipu, dev, ipu_base +
955*4882a593Smuzhiyun 			devtype->cm_ofs + IPU_CM_DMFC_REG_OFS, ipu_clk);
956*4882a593Smuzhiyun 	if (ret) {
957*4882a593Smuzhiyun 		unit = "dmfc";
958*4882a593Smuzhiyun 		goto err_dmfc;
959*4882a593Smuzhiyun 	}
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	ret = ipu_dp_init(ipu, dev, ipu_base + devtype->srm_ofs);
962*4882a593Smuzhiyun 	if (ret) {
963*4882a593Smuzhiyun 		unit = "dp";
964*4882a593Smuzhiyun 		goto err_dp;
965*4882a593Smuzhiyun 	}
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	ret = ipu_smfc_init(ipu, dev, ipu_base +
968*4882a593Smuzhiyun 			devtype->cm_ofs + IPU_CM_SMFC_REG_OFS);
969*4882a593Smuzhiyun 	if (ret) {
970*4882a593Smuzhiyun 		unit = "smfc";
971*4882a593Smuzhiyun 		goto err_smfc;
972*4882a593Smuzhiyun 	}
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	return 0;
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun err_smfc:
977*4882a593Smuzhiyun 	ipu_dp_exit(ipu);
978*4882a593Smuzhiyun err_dp:
979*4882a593Smuzhiyun 	ipu_dmfc_exit(ipu);
980*4882a593Smuzhiyun err_dmfc:
981*4882a593Smuzhiyun 	ipu_dc_exit(ipu);
982*4882a593Smuzhiyun err_dc:
983*4882a593Smuzhiyun 	ipu_di_exit(ipu, 1);
984*4882a593Smuzhiyun err_di_1:
985*4882a593Smuzhiyun 	ipu_di_exit(ipu, 0);
986*4882a593Smuzhiyun err_di_0:
987*4882a593Smuzhiyun 	ipu_image_convert_exit(ipu);
988*4882a593Smuzhiyun err_image_convert:
989*4882a593Smuzhiyun 	ipu_vdi_exit(ipu);
990*4882a593Smuzhiyun err_vdi:
991*4882a593Smuzhiyun 	ipu_ic_exit(ipu);
992*4882a593Smuzhiyun err_ic:
993*4882a593Smuzhiyun 	ipu_csi_exit(ipu, 1);
994*4882a593Smuzhiyun err_csi_1:
995*4882a593Smuzhiyun 	ipu_csi_exit(ipu, 0);
996*4882a593Smuzhiyun err_csi_0:
997*4882a593Smuzhiyun 	ipu_cpmem_exit(ipu);
998*4882a593Smuzhiyun err_cpmem:
999*4882a593Smuzhiyun 	dev_err(&pdev->dev, "init %s failed with %d\n", unit, ret);
1000*4882a593Smuzhiyun 	return ret;
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun 
ipu_irq_handle(struct ipu_soc * ipu,const int * regs,int num_regs)1003*4882a593Smuzhiyun static void ipu_irq_handle(struct ipu_soc *ipu, const int *regs, int num_regs)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun 	unsigned long status;
1006*4882a593Smuzhiyun 	int i, bit, irq;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	for (i = 0; i < num_regs; i++) {
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 		status = ipu_cm_read(ipu, IPU_INT_STAT(regs[i]));
1011*4882a593Smuzhiyun 		status &= ipu_cm_read(ipu, IPU_INT_CTRL(regs[i]));
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 		for_each_set_bit(bit, &status, 32) {
1014*4882a593Smuzhiyun 			irq = irq_linear_revmap(ipu->domain,
1015*4882a593Smuzhiyun 						regs[i] * 32 + bit);
1016*4882a593Smuzhiyun 			if (irq)
1017*4882a593Smuzhiyun 				generic_handle_irq(irq);
1018*4882a593Smuzhiyun 		}
1019*4882a593Smuzhiyun 	}
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun 
ipu_irq_handler(struct irq_desc * desc)1022*4882a593Smuzhiyun static void ipu_irq_handler(struct irq_desc *desc)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun 	struct ipu_soc *ipu = irq_desc_get_handler_data(desc);
1025*4882a593Smuzhiyun 	struct irq_chip *chip = irq_desc_get_chip(desc);
1026*4882a593Smuzhiyun 	static const int int_reg[] = { 0, 1, 2, 3, 10, 11, 12, 13, 14};
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	ipu_irq_handle(ipu, int_reg, ARRAY_SIZE(int_reg));
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun 
ipu_err_irq_handler(struct irq_desc * desc)1035*4882a593Smuzhiyun static void ipu_err_irq_handler(struct irq_desc *desc)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun 	struct ipu_soc *ipu = irq_desc_get_handler_data(desc);
1038*4882a593Smuzhiyun 	struct irq_chip *chip = irq_desc_get_chip(desc);
1039*4882a593Smuzhiyun 	static const int int_reg[] = { 4, 5, 8, 9};
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	ipu_irq_handle(ipu, int_reg, ARRAY_SIZE(int_reg));
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun 
ipu_map_irq(struct ipu_soc * ipu,int irq)1048*4882a593Smuzhiyun int ipu_map_irq(struct ipu_soc *ipu, int irq)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun 	int virq;
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	virq = irq_linear_revmap(ipu->domain, irq);
1053*4882a593Smuzhiyun 	if (!virq)
1054*4882a593Smuzhiyun 		virq = irq_create_mapping(ipu->domain, irq);
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	return virq;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_map_irq);
1059*4882a593Smuzhiyun 
ipu_idmac_channel_irq(struct ipu_soc * ipu,struct ipuv3_channel * channel,enum ipu_channel_irq irq_type)1060*4882a593Smuzhiyun int ipu_idmac_channel_irq(struct ipu_soc *ipu, struct ipuv3_channel *channel,
1061*4882a593Smuzhiyun 		enum ipu_channel_irq irq_type)
1062*4882a593Smuzhiyun {
1063*4882a593Smuzhiyun 	return ipu_map_irq(ipu, irq_type + channel->num);
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_idmac_channel_irq);
1066*4882a593Smuzhiyun 
ipu_submodules_exit(struct ipu_soc * ipu)1067*4882a593Smuzhiyun static void ipu_submodules_exit(struct ipu_soc *ipu)
1068*4882a593Smuzhiyun {
1069*4882a593Smuzhiyun 	ipu_smfc_exit(ipu);
1070*4882a593Smuzhiyun 	ipu_dp_exit(ipu);
1071*4882a593Smuzhiyun 	ipu_dmfc_exit(ipu);
1072*4882a593Smuzhiyun 	ipu_dc_exit(ipu);
1073*4882a593Smuzhiyun 	ipu_di_exit(ipu, 1);
1074*4882a593Smuzhiyun 	ipu_di_exit(ipu, 0);
1075*4882a593Smuzhiyun 	ipu_image_convert_exit(ipu);
1076*4882a593Smuzhiyun 	ipu_vdi_exit(ipu);
1077*4882a593Smuzhiyun 	ipu_ic_exit(ipu);
1078*4882a593Smuzhiyun 	ipu_csi_exit(ipu, 1);
1079*4882a593Smuzhiyun 	ipu_csi_exit(ipu, 0);
1080*4882a593Smuzhiyun 	ipu_cpmem_exit(ipu);
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun 
platform_remove_devices_fn(struct device * dev,void * unused)1083*4882a593Smuzhiyun static int platform_remove_devices_fn(struct device *dev, void *unused)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	platform_device_unregister(pdev);
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	return 0;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun 
platform_device_unregister_children(struct platform_device * pdev)1092*4882a593Smuzhiyun static void platform_device_unregister_children(struct platform_device *pdev)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun 	device_for_each_child(&pdev->dev, NULL, platform_remove_devices_fn);
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun struct ipu_platform_reg {
1098*4882a593Smuzhiyun 	struct ipu_client_platformdata pdata;
1099*4882a593Smuzhiyun 	const char *name;
1100*4882a593Smuzhiyun };
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun /* These must be in the order of the corresponding device tree port nodes */
1103*4882a593Smuzhiyun static struct ipu_platform_reg client_reg[] = {
1104*4882a593Smuzhiyun 	{
1105*4882a593Smuzhiyun 		.pdata = {
1106*4882a593Smuzhiyun 			.csi = 0,
1107*4882a593Smuzhiyun 			.dma[0] = IPUV3_CHANNEL_CSI0,
1108*4882a593Smuzhiyun 			.dma[1] = -EINVAL,
1109*4882a593Smuzhiyun 		},
1110*4882a593Smuzhiyun 		.name = "imx-ipuv3-csi",
1111*4882a593Smuzhiyun 	}, {
1112*4882a593Smuzhiyun 		.pdata = {
1113*4882a593Smuzhiyun 			.csi = 1,
1114*4882a593Smuzhiyun 			.dma[0] = IPUV3_CHANNEL_CSI1,
1115*4882a593Smuzhiyun 			.dma[1] = -EINVAL,
1116*4882a593Smuzhiyun 		},
1117*4882a593Smuzhiyun 		.name = "imx-ipuv3-csi",
1118*4882a593Smuzhiyun 	}, {
1119*4882a593Smuzhiyun 		.pdata = {
1120*4882a593Smuzhiyun 			.di = 0,
1121*4882a593Smuzhiyun 			.dc = 5,
1122*4882a593Smuzhiyun 			.dp = IPU_DP_FLOW_SYNC_BG,
1123*4882a593Smuzhiyun 			.dma[0] = IPUV3_CHANNEL_MEM_BG_SYNC,
1124*4882a593Smuzhiyun 			.dma[1] = IPUV3_CHANNEL_MEM_FG_SYNC,
1125*4882a593Smuzhiyun 		},
1126*4882a593Smuzhiyun 		.name = "imx-ipuv3-crtc",
1127*4882a593Smuzhiyun 	}, {
1128*4882a593Smuzhiyun 		.pdata = {
1129*4882a593Smuzhiyun 			.di = 1,
1130*4882a593Smuzhiyun 			.dc = 1,
1131*4882a593Smuzhiyun 			.dp = -EINVAL,
1132*4882a593Smuzhiyun 			.dma[0] = IPUV3_CHANNEL_MEM_DC_SYNC,
1133*4882a593Smuzhiyun 			.dma[1] = -EINVAL,
1134*4882a593Smuzhiyun 		},
1135*4882a593Smuzhiyun 		.name = "imx-ipuv3-crtc",
1136*4882a593Smuzhiyun 	},
1137*4882a593Smuzhiyun };
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun static DEFINE_MUTEX(ipu_client_id_mutex);
1140*4882a593Smuzhiyun static int ipu_client_id;
1141*4882a593Smuzhiyun 
ipu_add_client_devices(struct ipu_soc * ipu,unsigned long ipu_base)1142*4882a593Smuzhiyun static int ipu_add_client_devices(struct ipu_soc *ipu, unsigned long ipu_base)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun 	struct device *dev = ipu->dev;
1145*4882a593Smuzhiyun 	unsigned i;
1146*4882a593Smuzhiyun 	int id, ret;
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	mutex_lock(&ipu_client_id_mutex);
1149*4882a593Smuzhiyun 	id = ipu_client_id;
1150*4882a593Smuzhiyun 	ipu_client_id += ARRAY_SIZE(client_reg);
1151*4882a593Smuzhiyun 	mutex_unlock(&ipu_client_id_mutex);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(client_reg); i++) {
1154*4882a593Smuzhiyun 		struct ipu_platform_reg *reg = &client_reg[i];
1155*4882a593Smuzhiyun 		struct platform_device *pdev;
1156*4882a593Smuzhiyun 		struct device_node *of_node;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 		/* Associate subdevice with the corresponding port node */
1159*4882a593Smuzhiyun 		of_node = of_graph_get_port_by_id(dev->of_node, i);
1160*4882a593Smuzhiyun 		if (!of_node) {
1161*4882a593Smuzhiyun 			dev_info(dev,
1162*4882a593Smuzhiyun 				 "no port@%d node in %pOF, not using %s%d\n",
1163*4882a593Smuzhiyun 				 i, dev->of_node,
1164*4882a593Smuzhiyun 				 (i / 2) ? "DI" : "CSI", i % 2);
1165*4882a593Smuzhiyun 			continue;
1166*4882a593Smuzhiyun 		}
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 		pdev = platform_device_alloc(reg->name, id++);
1169*4882a593Smuzhiyun 		if (!pdev) {
1170*4882a593Smuzhiyun 			ret = -ENOMEM;
1171*4882a593Smuzhiyun 			goto err_register;
1172*4882a593Smuzhiyun 		}
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 		pdev->dev.parent = dev;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 		reg->pdata.of_node = of_node;
1177*4882a593Smuzhiyun 		ret = platform_device_add_data(pdev, &reg->pdata,
1178*4882a593Smuzhiyun 					       sizeof(reg->pdata));
1179*4882a593Smuzhiyun 		if (!ret)
1180*4882a593Smuzhiyun 			ret = platform_device_add(pdev);
1181*4882a593Smuzhiyun 		if (ret) {
1182*4882a593Smuzhiyun 			platform_device_put(pdev);
1183*4882a593Smuzhiyun 			goto err_register;
1184*4882a593Smuzhiyun 		}
1185*4882a593Smuzhiyun 	}
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	return 0;
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun err_register:
1190*4882a593Smuzhiyun 	platform_device_unregister_children(to_platform_device(dev));
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	return ret;
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 
ipu_irq_init(struct ipu_soc * ipu)1196*4882a593Smuzhiyun static int ipu_irq_init(struct ipu_soc *ipu)
1197*4882a593Smuzhiyun {
1198*4882a593Smuzhiyun 	struct irq_chip_generic *gc;
1199*4882a593Smuzhiyun 	struct irq_chip_type *ct;
1200*4882a593Smuzhiyun 	unsigned long unused[IPU_NUM_IRQS / 32] = {
1201*4882a593Smuzhiyun 		0x400100d0, 0xffe000fd,
1202*4882a593Smuzhiyun 		0x400100d0, 0xffe000fd,
1203*4882a593Smuzhiyun 		0x400100d0, 0xffe000fd,
1204*4882a593Smuzhiyun 		0x4077ffff, 0xffe7e1fd,
1205*4882a593Smuzhiyun 		0x23fffffe, 0x8880fff0,
1206*4882a593Smuzhiyun 		0xf98fe7d0, 0xfff81fff,
1207*4882a593Smuzhiyun 		0x400100d0, 0xffe000fd,
1208*4882a593Smuzhiyun 		0x00000000,
1209*4882a593Smuzhiyun 	};
1210*4882a593Smuzhiyun 	int ret, i;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	ipu->domain = irq_domain_add_linear(ipu->dev->of_node, IPU_NUM_IRQS,
1213*4882a593Smuzhiyun 					    &irq_generic_chip_ops, ipu);
1214*4882a593Smuzhiyun 	if (!ipu->domain) {
1215*4882a593Smuzhiyun 		dev_err(ipu->dev, "failed to add irq domain\n");
1216*4882a593Smuzhiyun 		return -ENODEV;
1217*4882a593Smuzhiyun 	}
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	ret = irq_alloc_domain_generic_chips(ipu->domain, 32, 1, "IPU",
1220*4882a593Smuzhiyun 					     handle_level_irq, 0, 0, 0);
1221*4882a593Smuzhiyun 	if (ret < 0) {
1222*4882a593Smuzhiyun 		dev_err(ipu->dev, "failed to alloc generic irq chips\n");
1223*4882a593Smuzhiyun 		irq_domain_remove(ipu->domain);
1224*4882a593Smuzhiyun 		return ret;
1225*4882a593Smuzhiyun 	}
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	/* Mask and clear all interrupts */
1228*4882a593Smuzhiyun 	for (i = 0; i < IPU_NUM_IRQS; i += 32) {
1229*4882a593Smuzhiyun 		ipu_cm_write(ipu, 0, IPU_INT_CTRL(i / 32));
1230*4882a593Smuzhiyun 		ipu_cm_write(ipu, ~unused[i / 32], IPU_INT_STAT(i / 32));
1231*4882a593Smuzhiyun 	}
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	for (i = 0; i < IPU_NUM_IRQS; i += 32) {
1234*4882a593Smuzhiyun 		gc = irq_get_domain_generic_chip(ipu->domain, i);
1235*4882a593Smuzhiyun 		gc->reg_base = ipu->cm_reg;
1236*4882a593Smuzhiyun 		gc->unused = unused[i / 32];
1237*4882a593Smuzhiyun 		ct = gc->chip_types;
1238*4882a593Smuzhiyun 		ct->chip.irq_ack = irq_gc_ack_set_bit;
1239*4882a593Smuzhiyun 		ct->chip.irq_mask = irq_gc_mask_clr_bit;
1240*4882a593Smuzhiyun 		ct->chip.irq_unmask = irq_gc_mask_set_bit;
1241*4882a593Smuzhiyun 		ct->regs.ack = IPU_INT_STAT(i / 32);
1242*4882a593Smuzhiyun 		ct->regs.mask = IPU_INT_CTRL(i / 32);
1243*4882a593Smuzhiyun 	}
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	irq_set_chained_handler_and_data(ipu->irq_sync, ipu_irq_handler, ipu);
1246*4882a593Smuzhiyun 	irq_set_chained_handler_and_data(ipu->irq_err, ipu_err_irq_handler,
1247*4882a593Smuzhiyun 					 ipu);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	return 0;
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun 
ipu_irq_exit(struct ipu_soc * ipu)1252*4882a593Smuzhiyun static void ipu_irq_exit(struct ipu_soc *ipu)
1253*4882a593Smuzhiyun {
1254*4882a593Smuzhiyun 	int i, irq;
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	irq_set_chained_handler_and_data(ipu->irq_err, NULL, NULL);
1257*4882a593Smuzhiyun 	irq_set_chained_handler_and_data(ipu->irq_sync, NULL, NULL);
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	/* TODO: remove irq_domain_generic_chips */
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	for (i = 0; i < IPU_NUM_IRQS; i++) {
1262*4882a593Smuzhiyun 		irq = irq_linear_revmap(ipu->domain, i);
1263*4882a593Smuzhiyun 		if (irq)
1264*4882a593Smuzhiyun 			irq_dispose_mapping(irq);
1265*4882a593Smuzhiyun 	}
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	irq_domain_remove(ipu->domain);
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun 
ipu_dump(struct ipu_soc * ipu)1270*4882a593Smuzhiyun void ipu_dump(struct ipu_soc *ipu)
1271*4882a593Smuzhiyun {
1272*4882a593Smuzhiyun 	int i;
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IPU_CONF = \t0x%08X\n",
1275*4882a593Smuzhiyun 		ipu_cm_read(ipu, IPU_CONF));
1276*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IDMAC_CONF = \t0x%08X\n",
1277*4882a593Smuzhiyun 		ipu_idmac_read(ipu, IDMAC_CONF));
1278*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IDMAC_CHA_EN1 = \t0x%08X\n",
1279*4882a593Smuzhiyun 		ipu_idmac_read(ipu, IDMAC_CHA_EN(0)));
1280*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IDMAC_CHA_EN2 = \t0x%08X\n",
1281*4882a593Smuzhiyun 		ipu_idmac_read(ipu, IDMAC_CHA_EN(32)));
1282*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IDMAC_CHA_PRI1 = \t0x%08X\n",
1283*4882a593Smuzhiyun 		ipu_idmac_read(ipu, IDMAC_CHA_PRI(0)));
1284*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IDMAC_CHA_PRI2 = \t0x%08X\n",
1285*4882a593Smuzhiyun 		ipu_idmac_read(ipu, IDMAC_CHA_PRI(32)));
1286*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IDMAC_BAND_EN1 = \t0x%08X\n",
1287*4882a593Smuzhiyun 		ipu_idmac_read(ipu, IDMAC_BAND_EN(0)));
1288*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IDMAC_BAND_EN2 = \t0x%08X\n",
1289*4882a593Smuzhiyun 		ipu_idmac_read(ipu, IDMAC_BAND_EN(32)));
1290*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IPU_CHA_DB_MODE_SEL0 = \t0x%08X\n",
1291*4882a593Smuzhiyun 		ipu_cm_read(ipu, IPU_CHA_DB_MODE_SEL(0)));
1292*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IPU_CHA_DB_MODE_SEL1 = \t0x%08X\n",
1293*4882a593Smuzhiyun 		ipu_cm_read(ipu, IPU_CHA_DB_MODE_SEL(32)));
1294*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IPU_FS_PROC_FLOW1 = \t0x%08X\n",
1295*4882a593Smuzhiyun 		ipu_cm_read(ipu, IPU_FS_PROC_FLOW1));
1296*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IPU_FS_PROC_FLOW2 = \t0x%08X\n",
1297*4882a593Smuzhiyun 		ipu_cm_read(ipu, IPU_FS_PROC_FLOW2));
1298*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IPU_FS_PROC_FLOW3 = \t0x%08X\n",
1299*4882a593Smuzhiyun 		ipu_cm_read(ipu, IPU_FS_PROC_FLOW3));
1300*4882a593Smuzhiyun 	dev_dbg(ipu->dev, "IPU_FS_DISP_FLOW1 = \t0x%08X\n",
1301*4882a593Smuzhiyun 		ipu_cm_read(ipu, IPU_FS_DISP_FLOW1));
1302*4882a593Smuzhiyun 	for (i = 0; i < 15; i++)
1303*4882a593Smuzhiyun 		dev_dbg(ipu->dev, "IPU_INT_CTRL(%d) = \t%08X\n", i,
1304*4882a593Smuzhiyun 			ipu_cm_read(ipu, IPU_INT_CTRL(i)));
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ipu_dump);
1307*4882a593Smuzhiyun 
ipu_probe(struct platform_device * pdev)1308*4882a593Smuzhiyun static int ipu_probe(struct platform_device *pdev)
1309*4882a593Smuzhiyun {
1310*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
1311*4882a593Smuzhiyun 	struct ipu_soc *ipu;
1312*4882a593Smuzhiyun 	struct resource *res;
1313*4882a593Smuzhiyun 	unsigned long ipu_base;
1314*4882a593Smuzhiyun 	int ret, irq_sync, irq_err;
1315*4882a593Smuzhiyun 	const struct ipu_devtype *devtype;
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	devtype = of_device_get_match_data(&pdev->dev);
1318*4882a593Smuzhiyun 	if (!devtype)
1319*4882a593Smuzhiyun 		return -EINVAL;
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	irq_sync = platform_get_irq(pdev, 0);
1322*4882a593Smuzhiyun 	irq_err = platform_get_irq(pdev, 1);
1323*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "irq_sync: %d irq_err: %d\n",
1326*4882a593Smuzhiyun 			irq_sync, irq_err);
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	if (!res || irq_sync < 0 || irq_err < 0)
1329*4882a593Smuzhiyun 		return -ENODEV;
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	ipu_base = res->start;
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	ipu = devm_kzalloc(&pdev->dev, sizeof(*ipu), GFP_KERNEL);
1334*4882a593Smuzhiyun 	if (!ipu)
1335*4882a593Smuzhiyun 		return -ENODEV;
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	ipu->id = of_alias_get_id(np, "ipu");
1338*4882a593Smuzhiyun 	if (ipu->id < 0)
1339*4882a593Smuzhiyun 		ipu->id = 0;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "fsl,imx6qp-ipu") &&
1342*4882a593Smuzhiyun 	    IS_ENABLED(CONFIG_DRM)) {
1343*4882a593Smuzhiyun 		ipu->prg_priv = ipu_prg_lookup_by_phandle(&pdev->dev,
1344*4882a593Smuzhiyun 							  "fsl,prg", ipu->id);
1345*4882a593Smuzhiyun 		if (!ipu->prg_priv)
1346*4882a593Smuzhiyun 			return -EPROBE_DEFER;
1347*4882a593Smuzhiyun 	}
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	ipu->devtype = devtype;
1350*4882a593Smuzhiyun 	ipu->ipu_type = devtype->type;
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	spin_lock_init(&ipu->lock);
1353*4882a593Smuzhiyun 	mutex_init(&ipu->channel_lock);
1354*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ipu->channels);
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "cm_reg:   0x%08lx\n",
1357*4882a593Smuzhiyun 			ipu_base + devtype->cm_ofs);
1358*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "idmac:    0x%08lx\n",
1359*4882a593Smuzhiyun 			ipu_base + devtype->cm_ofs + IPU_CM_IDMAC_REG_OFS);
1360*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "cpmem:    0x%08lx\n",
1361*4882a593Smuzhiyun 			ipu_base + devtype->cpmem_ofs);
1362*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "csi0:    0x%08lx\n",
1363*4882a593Smuzhiyun 			ipu_base + devtype->csi0_ofs);
1364*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "csi1:    0x%08lx\n",
1365*4882a593Smuzhiyun 			ipu_base + devtype->csi1_ofs);
1366*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "ic:      0x%08lx\n",
1367*4882a593Smuzhiyun 			ipu_base + devtype->ic_ofs);
1368*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "disp0:    0x%08lx\n",
1369*4882a593Smuzhiyun 			ipu_base + devtype->disp0_ofs);
1370*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "disp1:    0x%08lx\n",
1371*4882a593Smuzhiyun 			ipu_base + devtype->disp1_ofs);
1372*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "srm:      0x%08lx\n",
1373*4882a593Smuzhiyun 			ipu_base + devtype->srm_ofs);
1374*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "tpm:      0x%08lx\n",
1375*4882a593Smuzhiyun 			ipu_base + devtype->tpm_ofs);
1376*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "dc:       0x%08lx\n",
1377*4882a593Smuzhiyun 			ipu_base + devtype->cm_ofs + IPU_CM_DC_REG_OFS);
1378*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "ic:       0x%08lx\n",
1379*4882a593Smuzhiyun 			ipu_base + devtype->cm_ofs + IPU_CM_IC_REG_OFS);
1380*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "dmfc:     0x%08lx\n",
1381*4882a593Smuzhiyun 			ipu_base + devtype->cm_ofs + IPU_CM_DMFC_REG_OFS);
1382*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "vdi:      0x%08lx\n",
1383*4882a593Smuzhiyun 			ipu_base + devtype->vdi_ofs);
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	ipu->cm_reg = devm_ioremap(&pdev->dev,
1386*4882a593Smuzhiyun 			ipu_base + devtype->cm_ofs, PAGE_SIZE);
1387*4882a593Smuzhiyun 	ipu->idmac_reg = devm_ioremap(&pdev->dev,
1388*4882a593Smuzhiyun 			ipu_base + devtype->cm_ofs + IPU_CM_IDMAC_REG_OFS,
1389*4882a593Smuzhiyun 			PAGE_SIZE);
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	if (!ipu->cm_reg || !ipu->idmac_reg)
1392*4882a593Smuzhiyun 		return -ENOMEM;
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	ipu->clk = devm_clk_get(&pdev->dev, "bus");
1395*4882a593Smuzhiyun 	if (IS_ERR(ipu->clk)) {
1396*4882a593Smuzhiyun 		ret = PTR_ERR(ipu->clk);
1397*4882a593Smuzhiyun 		dev_err(&pdev->dev, "clk_get failed with %d", ret);
1398*4882a593Smuzhiyun 		return ret;
1399*4882a593Smuzhiyun 	}
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	platform_set_drvdata(pdev, ipu);
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	ret = clk_prepare_enable(ipu->clk);
1404*4882a593Smuzhiyun 	if (ret) {
1405*4882a593Smuzhiyun 		dev_err(&pdev->dev, "clk_prepare_enable failed: %d\n", ret);
1406*4882a593Smuzhiyun 		return ret;
1407*4882a593Smuzhiyun 	}
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	ipu->dev = &pdev->dev;
1410*4882a593Smuzhiyun 	ipu->irq_sync = irq_sync;
1411*4882a593Smuzhiyun 	ipu->irq_err = irq_err;
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	ret = device_reset(&pdev->dev);
1414*4882a593Smuzhiyun 	if (ret) {
1415*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to reset: %d\n", ret);
1416*4882a593Smuzhiyun 		goto out_failed_reset;
1417*4882a593Smuzhiyun 	}
1418*4882a593Smuzhiyun 	ret = ipu_memory_reset(ipu);
1419*4882a593Smuzhiyun 	if (ret)
1420*4882a593Smuzhiyun 		goto out_failed_reset;
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	ret = ipu_irq_init(ipu);
1423*4882a593Smuzhiyun 	if (ret)
1424*4882a593Smuzhiyun 		goto out_failed_irq;
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	/* Set MCU_T to divide MCU access window into 2 */
1427*4882a593Smuzhiyun 	ipu_cm_write(ipu, 0x00400000L | (IPU_MCU_T_DEFAULT << 18),
1428*4882a593Smuzhiyun 			IPU_DISP_GEN);
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	ret = ipu_submodules_init(ipu, pdev, ipu_base, ipu->clk);
1431*4882a593Smuzhiyun 	if (ret)
1432*4882a593Smuzhiyun 		goto failed_submodules_init;
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	ret = ipu_add_client_devices(ipu, ipu_base);
1435*4882a593Smuzhiyun 	if (ret) {
1436*4882a593Smuzhiyun 		dev_err(&pdev->dev, "adding client devices failed with %d\n",
1437*4882a593Smuzhiyun 				ret);
1438*4882a593Smuzhiyun 		goto failed_add_clients;
1439*4882a593Smuzhiyun 	}
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	dev_info(&pdev->dev, "%s probed\n", devtype->name);
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	return 0;
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun failed_add_clients:
1446*4882a593Smuzhiyun 	ipu_submodules_exit(ipu);
1447*4882a593Smuzhiyun failed_submodules_init:
1448*4882a593Smuzhiyun 	ipu_irq_exit(ipu);
1449*4882a593Smuzhiyun out_failed_irq:
1450*4882a593Smuzhiyun out_failed_reset:
1451*4882a593Smuzhiyun 	clk_disable_unprepare(ipu->clk);
1452*4882a593Smuzhiyun 	return ret;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun 
ipu_remove(struct platform_device * pdev)1455*4882a593Smuzhiyun static int ipu_remove(struct platform_device *pdev)
1456*4882a593Smuzhiyun {
1457*4882a593Smuzhiyun 	struct ipu_soc *ipu = platform_get_drvdata(pdev);
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	platform_device_unregister_children(pdev);
1460*4882a593Smuzhiyun 	ipu_submodules_exit(ipu);
1461*4882a593Smuzhiyun 	ipu_irq_exit(ipu);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	clk_disable_unprepare(ipu->clk);
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	return 0;
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun static struct platform_driver imx_ipu_driver = {
1469*4882a593Smuzhiyun 	.driver = {
1470*4882a593Smuzhiyun 		.name = "imx-ipuv3",
1471*4882a593Smuzhiyun 		.of_match_table = imx_ipu_dt_ids,
1472*4882a593Smuzhiyun 	},
1473*4882a593Smuzhiyun 	.probe = ipu_probe,
1474*4882a593Smuzhiyun 	.remove = ipu_remove,
1475*4882a593Smuzhiyun };
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun static struct platform_driver * const drivers[] = {
1478*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_DRM)
1479*4882a593Smuzhiyun 	&ipu_pre_drv,
1480*4882a593Smuzhiyun 	&ipu_prg_drv,
1481*4882a593Smuzhiyun #endif
1482*4882a593Smuzhiyun 	&imx_ipu_driver,
1483*4882a593Smuzhiyun };
1484*4882a593Smuzhiyun 
imx_ipu_init(void)1485*4882a593Smuzhiyun static int __init imx_ipu_init(void)
1486*4882a593Smuzhiyun {
1487*4882a593Smuzhiyun 	return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun module_init(imx_ipu_init);
1490*4882a593Smuzhiyun 
imx_ipu_exit(void)1491*4882a593Smuzhiyun static void __exit imx_ipu_exit(void)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun 	platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun module_exit(imx_ipu_exit);
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun MODULE_ALIAS("platform:imx-ipuv3");
1498*4882a593Smuzhiyun MODULE_DESCRIPTION("i.MX IPU v3 driver");
1499*4882a593Smuzhiyun MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
1500*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1501