1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2013 NVIDIA Corporation
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission to use, copy, modify, distribute, and sell this software and its
5*4882a593Smuzhiyun * documentation for any purpose is hereby granted without fee, provided that
6*4882a593Smuzhiyun * the above copyright notice appear in all copies and that both that copyright
7*4882a593Smuzhiyun * notice and this permission notice appear in supporting documentation, and
8*4882a593Smuzhiyun * that the name of the copyright holders not be used in advertising or
9*4882a593Smuzhiyun * publicity pertaining to distribution of the software without specific,
10*4882a593Smuzhiyun * written prior permission. The copyright holders make no representations
11*4882a593Smuzhiyun * about the suitability of this software for any purpose. It is provided "as
12*4882a593Smuzhiyun * is" without express or implied warranty.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
15*4882a593Smuzhiyun * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
16*4882a593Smuzhiyun * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
17*4882a593Smuzhiyun * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
18*4882a593Smuzhiyun * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
19*4882a593Smuzhiyun * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
20*4882a593Smuzhiyun * OF THIS SOFTWARE.
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/clk.h>
24*4882a593Smuzhiyun #include <linux/host1x.h>
25*4882a593Smuzhiyun #include <linux/io.h>
26*4882a593Smuzhiyun #include <linux/iopoll.h>
27*4882a593Smuzhiyun #include <linux/of_platform.h>
28*4882a593Smuzhiyun #include <linux/platform_device.h>
29*4882a593Smuzhiyun #include <linux/slab.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "dev.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define MIPI_CAL_CTRL 0x00
34*4882a593Smuzhiyun #define MIPI_CAL_CTRL_NOISE_FILTER(x) (((x) & 0xf) << 26)
35*4882a593Smuzhiyun #define MIPI_CAL_CTRL_PRESCALE(x) (((x) & 0x3) << 24)
36*4882a593Smuzhiyun #define MIPI_CAL_CTRL_CLKEN_OVR (1 << 4)
37*4882a593Smuzhiyun #define MIPI_CAL_CTRL_START (1 << 0)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define MIPI_CAL_AUTOCAL_CTRL 0x01
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define MIPI_CAL_STATUS 0x02
42*4882a593Smuzhiyun #define MIPI_CAL_STATUS_DONE (1 << 16)
43*4882a593Smuzhiyun #define MIPI_CAL_STATUS_ACTIVE (1 << 0)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_CSIA 0x05
46*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_CSIB 0x06
47*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_CSIC 0x07
48*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_CSID 0x08
49*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_CSIE 0x09
50*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_CSIF 0x0a
51*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_DSIA 0x0e
52*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_DSIB 0x0f
53*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_DSIC 0x10
54*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_DSID 0x11
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_DSIA_CLK 0x19
57*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_DSIB_CLK 0x1a
58*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_CSIAB_CLK 0x1b
59*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_DSIC_CLK 0x1c
60*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_CSICD_CLK 0x1c
61*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_DSID_CLK 0x1d
62*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_CSIE_CLK 0x1d
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* for data and clock lanes */
65*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_SELECT (1 << 21)
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* for data lanes */
68*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_HSPDOS(x) (((x) & 0x1f) << 16)
69*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_HSPUOS(x) (((x) & 0x1f) << 8)
70*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_TERMOS(x) (((x) & 0x1f) << 0)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* for clock lanes */
73*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_HSCLKPDOSD(x) (((x) & 0x1f) << 8)
74*4882a593Smuzhiyun #define MIPI_CAL_CONFIG_HSCLKPUOSD(x) (((x) & 0x1f) << 0)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define MIPI_CAL_BIAS_PAD_CFG0 0x16
77*4882a593Smuzhiyun #define MIPI_CAL_BIAS_PAD_PDVCLAMP (1 << 1)
78*4882a593Smuzhiyun #define MIPI_CAL_BIAS_PAD_E_VCLAMP_REF (1 << 0)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define MIPI_CAL_BIAS_PAD_CFG1 0x17
81*4882a593Smuzhiyun #define MIPI_CAL_BIAS_PAD_DRV_DN_REF(x) (((x) & 0x7) << 16)
82*4882a593Smuzhiyun #define MIPI_CAL_BIAS_PAD_DRV_UP_REF(x) (((x) & 0x7) << 8)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define MIPI_CAL_BIAS_PAD_CFG2 0x18
85*4882a593Smuzhiyun #define MIPI_CAL_BIAS_PAD_VCLAMP(x) (((x) & 0x7) << 16)
86*4882a593Smuzhiyun #define MIPI_CAL_BIAS_PAD_VAUXP(x) (((x) & 0x7) << 4)
87*4882a593Smuzhiyun #define MIPI_CAL_BIAS_PAD_PDVREG (1 << 1)
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun struct tegra_mipi_pad {
90*4882a593Smuzhiyun unsigned long data;
91*4882a593Smuzhiyun unsigned long clk;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun struct tegra_mipi_soc {
95*4882a593Smuzhiyun bool has_clk_lane;
96*4882a593Smuzhiyun const struct tegra_mipi_pad *pads;
97*4882a593Smuzhiyun unsigned int num_pads;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun bool clock_enable_override;
100*4882a593Smuzhiyun bool needs_vclamp_ref;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* bias pad configuration settings */
103*4882a593Smuzhiyun u8 pad_drive_down_ref;
104*4882a593Smuzhiyun u8 pad_drive_up_ref;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun u8 pad_vclamp_level;
107*4882a593Smuzhiyun u8 pad_vauxp_level;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* calibration settings for data lanes */
110*4882a593Smuzhiyun u8 hspdos;
111*4882a593Smuzhiyun u8 hspuos;
112*4882a593Smuzhiyun u8 termos;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* calibration settings for clock lanes */
115*4882a593Smuzhiyun u8 hsclkpdos;
116*4882a593Smuzhiyun u8 hsclkpuos;
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun struct tegra_mipi {
120*4882a593Smuzhiyun const struct tegra_mipi_soc *soc;
121*4882a593Smuzhiyun struct device *dev;
122*4882a593Smuzhiyun void __iomem *regs;
123*4882a593Smuzhiyun struct mutex lock;
124*4882a593Smuzhiyun struct clk *clk;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun unsigned long usage_count;
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun struct tegra_mipi_device {
130*4882a593Smuzhiyun struct platform_device *pdev;
131*4882a593Smuzhiyun struct tegra_mipi *mipi;
132*4882a593Smuzhiyun struct device *device;
133*4882a593Smuzhiyun unsigned long pads;
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
tegra_mipi_readl(struct tegra_mipi * mipi,unsigned long offset)136*4882a593Smuzhiyun static inline u32 tegra_mipi_readl(struct tegra_mipi *mipi,
137*4882a593Smuzhiyun unsigned long offset)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun return readl(mipi->regs + (offset << 2));
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
tegra_mipi_writel(struct tegra_mipi * mipi,u32 value,unsigned long offset)142*4882a593Smuzhiyun static inline void tegra_mipi_writel(struct tegra_mipi *mipi, u32 value,
143*4882a593Smuzhiyun unsigned long offset)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun writel(value, mipi->regs + (offset << 2));
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
tegra_mipi_power_up(struct tegra_mipi * mipi)148*4882a593Smuzhiyun static int tegra_mipi_power_up(struct tegra_mipi *mipi)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun u32 value;
151*4882a593Smuzhiyun int err;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun err = clk_enable(mipi->clk);
154*4882a593Smuzhiyun if (err < 0)
155*4882a593Smuzhiyun return err;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun value = tegra_mipi_readl(mipi, MIPI_CAL_BIAS_PAD_CFG0);
158*4882a593Smuzhiyun value &= ~MIPI_CAL_BIAS_PAD_PDVCLAMP;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (mipi->soc->needs_vclamp_ref)
161*4882a593Smuzhiyun value |= MIPI_CAL_BIAS_PAD_E_VCLAMP_REF;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun tegra_mipi_writel(mipi, value, MIPI_CAL_BIAS_PAD_CFG0);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun value = tegra_mipi_readl(mipi, MIPI_CAL_BIAS_PAD_CFG2);
166*4882a593Smuzhiyun value &= ~MIPI_CAL_BIAS_PAD_PDVREG;
167*4882a593Smuzhiyun tegra_mipi_writel(mipi, value, MIPI_CAL_BIAS_PAD_CFG2);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun clk_disable(mipi->clk);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
tegra_mipi_power_down(struct tegra_mipi * mipi)174*4882a593Smuzhiyun static int tegra_mipi_power_down(struct tegra_mipi *mipi)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun u32 value;
177*4882a593Smuzhiyun int err;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun err = clk_enable(mipi->clk);
180*4882a593Smuzhiyun if (err < 0)
181*4882a593Smuzhiyun return err;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun * The MIPI_CAL_BIAS_PAD_PDVREG controls a voltage regulator that
185*4882a593Smuzhiyun * supplies the DSI pads. This must be kept enabled until none of the
186*4882a593Smuzhiyun * DSI lanes are used anymore.
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun value = tegra_mipi_readl(mipi, MIPI_CAL_BIAS_PAD_CFG2);
189*4882a593Smuzhiyun value |= MIPI_CAL_BIAS_PAD_PDVREG;
190*4882a593Smuzhiyun tegra_mipi_writel(mipi, value, MIPI_CAL_BIAS_PAD_CFG2);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun * MIPI_CAL_BIAS_PAD_PDVCLAMP and MIPI_CAL_BIAS_PAD_E_VCLAMP_REF
194*4882a593Smuzhiyun * control a regulator that supplies current to the pre-driver logic.
195*4882a593Smuzhiyun * Powering down this regulator causes DSI to fail, so it must remain
196*4882a593Smuzhiyun * powered on until none of the DSI lanes are used anymore.
197*4882a593Smuzhiyun */
198*4882a593Smuzhiyun value = tegra_mipi_readl(mipi, MIPI_CAL_BIAS_PAD_CFG0);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun if (mipi->soc->needs_vclamp_ref)
201*4882a593Smuzhiyun value &= ~MIPI_CAL_BIAS_PAD_E_VCLAMP_REF;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun value |= MIPI_CAL_BIAS_PAD_PDVCLAMP;
204*4882a593Smuzhiyun tegra_mipi_writel(mipi, value, MIPI_CAL_BIAS_PAD_CFG0);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
tegra_mipi_request(struct device * device,struct device_node * np)209*4882a593Smuzhiyun struct tegra_mipi_device *tegra_mipi_request(struct device *device,
210*4882a593Smuzhiyun struct device_node *np)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun struct tegra_mipi_device *dev;
213*4882a593Smuzhiyun struct of_phandle_args args;
214*4882a593Smuzhiyun int err;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun err = of_parse_phandle_with_args(np, "nvidia,mipi-calibrate",
217*4882a593Smuzhiyun "#nvidia,mipi-calibrate-cells", 0,
218*4882a593Smuzhiyun &args);
219*4882a593Smuzhiyun if (err < 0)
220*4882a593Smuzhiyun return ERR_PTR(err);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun dev = kzalloc(sizeof(*dev), GFP_KERNEL);
223*4882a593Smuzhiyun if (!dev) {
224*4882a593Smuzhiyun err = -ENOMEM;
225*4882a593Smuzhiyun goto out;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun dev->pdev = of_find_device_by_node(args.np);
229*4882a593Smuzhiyun if (!dev->pdev) {
230*4882a593Smuzhiyun err = -ENODEV;
231*4882a593Smuzhiyun goto free;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun dev->mipi = platform_get_drvdata(dev->pdev);
235*4882a593Smuzhiyun if (!dev->mipi) {
236*4882a593Smuzhiyun err = -EPROBE_DEFER;
237*4882a593Smuzhiyun goto put;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun of_node_put(args.np);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun dev->pads = args.args[0];
243*4882a593Smuzhiyun dev->device = device;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return dev;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun put:
248*4882a593Smuzhiyun platform_device_put(dev->pdev);
249*4882a593Smuzhiyun free:
250*4882a593Smuzhiyun kfree(dev);
251*4882a593Smuzhiyun out:
252*4882a593Smuzhiyun of_node_put(args.np);
253*4882a593Smuzhiyun return ERR_PTR(err);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun EXPORT_SYMBOL(tegra_mipi_request);
256*4882a593Smuzhiyun
tegra_mipi_free(struct tegra_mipi_device * device)257*4882a593Smuzhiyun void tegra_mipi_free(struct tegra_mipi_device *device)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun platform_device_put(device->pdev);
260*4882a593Smuzhiyun kfree(device);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun EXPORT_SYMBOL(tegra_mipi_free);
263*4882a593Smuzhiyun
tegra_mipi_enable(struct tegra_mipi_device * dev)264*4882a593Smuzhiyun int tegra_mipi_enable(struct tegra_mipi_device *dev)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun int err = 0;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun mutex_lock(&dev->mipi->lock);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (dev->mipi->usage_count++ == 0)
271*4882a593Smuzhiyun err = tegra_mipi_power_up(dev->mipi);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun mutex_unlock(&dev->mipi->lock);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun return err;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun EXPORT_SYMBOL(tegra_mipi_enable);
279*4882a593Smuzhiyun
tegra_mipi_disable(struct tegra_mipi_device * dev)280*4882a593Smuzhiyun int tegra_mipi_disable(struct tegra_mipi_device *dev)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun int err = 0;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun mutex_lock(&dev->mipi->lock);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (--dev->mipi->usage_count == 0)
287*4882a593Smuzhiyun err = tegra_mipi_power_down(dev->mipi);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun mutex_unlock(&dev->mipi->lock);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun return err;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun EXPORT_SYMBOL(tegra_mipi_disable);
295*4882a593Smuzhiyun
tegra_mipi_finish_calibration(struct tegra_mipi_device * device)296*4882a593Smuzhiyun int tegra_mipi_finish_calibration(struct tegra_mipi_device *device)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun struct tegra_mipi *mipi = device->mipi;
299*4882a593Smuzhiyun void __iomem *status_reg = mipi->regs + (MIPI_CAL_STATUS << 2);
300*4882a593Smuzhiyun u32 value;
301*4882a593Smuzhiyun int err;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun err = readl_relaxed_poll_timeout(status_reg, value,
304*4882a593Smuzhiyun !(value & MIPI_CAL_STATUS_ACTIVE) &&
305*4882a593Smuzhiyun (value & MIPI_CAL_STATUS_DONE), 50,
306*4882a593Smuzhiyun 250000);
307*4882a593Smuzhiyun mutex_unlock(&device->mipi->lock);
308*4882a593Smuzhiyun clk_disable(device->mipi->clk);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun return err;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun EXPORT_SYMBOL(tegra_mipi_finish_calibration);
313*4882a593Smuzhiyun
tegra_mipi_start_calibration(struct tegra_mipi_device * device)314*4882a593Smuzhiyun int tegra_mipi_start_calibration(struct tegra_mipi_device *device)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun const struct tegra_mipi_soc *soc = device->mipi->soc;
317*4882a593Smuzhiyun unsigned int i;
318*4882a593Smuzhiyun u32 value;
319*4882a593Smuzhiyun int err;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun err = clk_enable(device->mipi->clk);
322*4882a593Smuzhiyun if (err < 0)
323*4882a593Smuzhiyun return err;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun mutex_lock(&device->mipi->lock);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun value = MIPI_CAL_BIAS_PAD_DRV_DN_REF(soc->pad_drive_down_ref) |
328*4882a593Smuzhiyun MIPI_CAL_BIAS_PAD_DRV_UP_REF(soc->pad_drive_up_ref);
329*4882a593Smuzhiyun tegra_mipi_writel(device->mipi, value, MIPI_CAL_BIAS_PAD_CFG1);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun value = tegra_mipi_readl(device->mipi, MIPI_CAL_BIAS_PAD_CFG2);
332*4882a593Smuzhiyun value &= ~MIPI_CAL_BIAS_PAD_VCLAMP(0x7);
333*4882a593Smuzhiyun value &= ~MIPI_CAL_BIAS_PAD_VAUXP(0x7);
334*4882a593Smuzhiyun value |= MIPI_CAL_BIAS_PAD_VCLAMP(soc->pad_vclamp_level);
335*4882a593Smuzhiyun value |= MIPI_CAL_BIAS_PAD_VAUXP(soc->pad_vauxp_level);
336*4882a593Smuzhiyun tegra_mipi_writel(device->mipi, value, MIPI_CAL_BIAS_PAD_CFG2);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun for (i = 0; i < soc->num_pads; i++) {
339*4882a593Smuzhiyun u32 clk = 0, data = 0;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (device->pads & BIT(i)) {
342*4882a593Smuzhiyun data = MIPI_CAL_CONFIG_SELECT |
343*4882a593Smuzhiyun MIPI_CAL_CONFIG_HSPDOS(soc->hspdos) |
344*4882a593Smuzhiyun MIPI_CAL_CONFIG_HSPUOS(soc->hspuos) |
345*4882a593Smuzhiyun MIPI_CAL_CONFIG_TERMOS(soc->termos);
346*4882a593Smuzhiyun clk = MIPI_CAL_CONFIG_SELECT |
347*4882a593Smuzhiyun MIPI_CAL_CONFIG_HSCLKPDOSD(soc->hsclkpdos) |
348*4882a593Smuzhiyun MIPI_CAL_CONFIG_HSCLKPUOSD(soc->hsclkpuos);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun tegra_mipi_writel(device->mipi, data, soc->pads[i].data);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun if (soc->has_clk_lane && soc->pads[i].clk != 0)
354*4882a593Smuzhiyun tegra_mipi_writel(device->mipi, clk, soc->pads[i].clk);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun value = tegra_mipi_readl(device->mipi, MIPI_CAL_CTRL);
358*4882a593Smuzhiyun value &= ~MIPI_CAL_CTRL_NOISE_FILTER(0xf);
359*4882a593Smuzhiyun value &= ~MIPI_CAL_CTRL_PRESCALE(0x3);
360*4882a593Smuzhiyun value |= MIPI_CAL_CTRL_NOISE_FILTER(0xa);
361*4882a593Smuzhiyun value |= MIPI_CAL_CTRL_PRESCALE(0x2);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun if (!soc->clock_enable_override)
364*4882a593Smuzhiyun value &= ~MIPI_CAL_CTRL_CLKEN_OVR;
365*4882a593Smuzhiyun else
366*4882a593Smuzhiyun value |= MIPI_CAL_CTRL_CLKEN_OVR;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun tegra_mipi_writel(device->mipi, value, MIPI_CAL_CTRL);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* clear any pending status bits */
371*4882a593Smuzhiyun value = tegra_mipi_readl(device->mipi, MIPI_CAL_STATUS);
372*4882a593Smuzhiyun tegra_mipi_writel(device->mipi, value, MIPI_CAL_STATUS);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun value = tegra_mipi_readl(device->mipi, MIPI_CAL_CTRL);
375*4882a593Smuzhiyun value |= MIPI_CAL_CTRL_START;
376*4882a593Smuzhiyun tegra_mipi_writel(device->mipi, value, MIPI_CAL_CTRL);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /*
379*4882a593Smuzhiyun * Wait for min 72uS to let calibration logic finish calibration
380*4882a593Smuzhiyun * sequence codes before waiting for pads idle state to apply the
381*4882a593Smuzhiyun * results.
382*4882a593Smuzhiyun */
383*4882a593Smuzhiyun usleep_range(75, 80);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun return 0;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun EXPORT_SYMBOL(tegra_mipi_start_calibration);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun static const struct tegra_mipi_pad tegra114_mipi_pads[] = {
390*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_CSIA },
391*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_CSIB },
392*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_CSIC },
393*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_CSID },
394*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_CSIE },
395*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_DSIA },
396*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_DSIB },
397*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_DSIC },
398*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_DSID },
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun static const struct tegra_mipi_soc tegra114_mipi_soc = {
402*4882a593Smuzhiyun .has_clk_lane = false,
403*4882a593Smuzhiyun .pads = tegra114_mipi_pads,
404*4882a593Smuzhiyun .num_pads = ARRAY_SIZE(tegra114_mipi_pads),
405*4882a593Smuzhiyun .clock_enable_override = true,
406*4882a593Smuzhiyun .needs_vclamp_ref = true,
407*4882a593Smuzhiyun .pad_drive_down_ref = 0x2,
408*4882a593Smuzhiyun .pad_drive_up_ref = 0x0,
409*4882a593Smuzhiyun .pad_vclamp_level = 0x0,
410*4882a593Smuzhiyun .pad_vauxp_level = 0x0,
411*4882a593Smuzhiyun .hspdos = 0x0,
412*4882a593Smuzhiyun .hspuos = 0x4,
413*4882a593Smuzhiyun .termos = 0x5,
414*4882a593Smuzhiyun .hsclkpdos = 0x0,
415*4882a593Smuzhiyun .hsclkpuos = 0x4,
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun static const struct tegra_mipi_pad tegra124_mipi_pads[] = {
419*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_CSIA, .clk = MIPI_CAL_CONFIG_CSIAB_CLK },
420*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_CSIB, .clk = MIPI_CAL_CONFIG_CSIAB_CLK },
421*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_CSIC, .clk = MIPI_CAL_CONFIG_CSICD_CLK },
422*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_CSID, .clk = MIPI_CAL_CONFIG_CSICD_CLK },
423*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_CSIE, .clk = MIPI_CAL_CONFIG_CSIE_CLK },
424*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_DSIA, .clk = MIPI_CAL_CONFIG_DSIA_CLK },
425*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_DSIB, .clk = MIPI_CAL_CONFIG_DSIB_CLK },
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun static const struct tegra_mipi_soc tegra124_mipi_soc = {
429*4882a593Smuzhiyun .has_clk_lane = true,
430*4882a593Smuzhiyun .pads = tegra124_mipi_pads,
431*4882a593Smuzhiyun .num_pads = ARRAY_SIZE(tegra124_mipi_pads),
432*4882a593Smuzhiyun .clock_enable_override = true,
433*4882a593Smuzhiyun .needs_vclamp_ref = true,
434*4882a593Smuzhiyun .pad_drive_down_ref = 0x2,
435*4882a593Smuzhiyun .pad_drive_up_ref = 0x0,
436*4882a593Smuzhiyun .pad_vclamp_level = 0x0,
437*4882a593Smuzhiyun .pad_vauxp_level = 0x0,
438*4882a593Smuzhiyun .hspdos = 0x0,
439*4882a593Smuzhiyun .hspuos = 0x0,
440*4882a593Smuzhiyun .termos = 0x0,
441*4882a593Smuzhiyun .hsclkpdos = 0x1,
442*4882a593Smuzhiyun .hsclkpuos = 0x2,
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun static const struct tegra_mipi_soc tegra132_mipi_soc = {
446*4882a593Smuzhiyun .has_clk_lane = true,
447*4882a593Smuzhiyun .pads = tegra124_mipi_pads,
448*4882a593Smuzhiyun .num_pads = ARRAY_SIZE(tegra124_mipi_pads),
449*4882a593Smuzhiyun .clock_enable_override = false,
450*4882a593Smuzhiyun .needs_vclamp_ref = false,
451*4882a593Smuzhiyun .pad_drive_down_ref = 0x0,
452*4882a593Smuzhiyun .pad_drive_up_ref = 0x3,
453*4882a593Smuzhiyun .pad_vclamp_level = 0x0,
454*4882a593Smuzhiyun .pad_vauxp_level = 0x0,
455*4882a593Smuzhiyun .hspdos = 0x0,
456*4882a593Smuzhiyun .hspuos = 0x0,
457*4882a593Smuzhiyun .termos = 0x0,
458*4882a593Smuzhiyun .hsclkpdos = 0x3,
459*4882a593Smuzhiyun .hsclkpuos = 0x2,
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun static const struct tegra_mipi_pad tegra210_mipi_pads[] = {
463*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_CSIA, .clk = 0 },
464*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_CSIB, .clk = 0 },
465*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_CSIC, .clk = 0 },
466*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_CSID, .clk = 0 },
467*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_CSIE, .clk = 0 },
468*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_CSIF, .clk = 0 },
469*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_DSIA, .clk = MIPI_CAL_CONFIG_DSIA_CLK },
470*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_DSIB, .clk = MIPI_CAL_CONFIG_DSIB_CLK },
471*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_DSIC, .clk = MIPI_CAL_CONFIG_DSIC_CLK },
472*4882a593Smuzhiyun { .data = MIPI_CAL_CONFIG_DSID, .clk = MIPI_CAL_CONFIG_DSID_CLK },
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun static const struct tegra_mipi_soc tegra210_mipi_soc = {
476*4882a593Smuzhiyun .has_clk_lane = true,
477*4882a593Smuzhiyun .pads = tegra210_mipi_pads,
478*4882a593Smuzhiyun .num_pads = ARRAY_SIZE(tegra210_mipi_pads),
479*4882a593Smuzhiyun .clock_enable_override = true,
480*4882a593Smuzhiyun .needs_vclamp_ref = false,
481*4882a593Smuzhiyun .pad_drive_down_ref = 0x0,
482*4882a593Smuzhiyun .pad_drive_up_ref = 0x3,
483*4882a593Smuzhiyun .pad_vclamp_level = 0x1,
484*4882a593Smuzhiyun .pad_vauxp_level = 0x1,
485*4882a593Smuzhiyun .hspdos = 0x0,
486*4882a593Smuzhiyun .hspuos = 0x2,
487*4882a593Smuzhiyun .termos = 0x0,
488*4882a593Smuzhiyun .hsclkpdos = 0x0,
489*4882a593Smuzhiyun .hsclkpuos = 0x2,
490*4882a593Smuzhiyun };
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun static const struct of_device_id tegra_mipi_of_match[] = {
493*4882a593Smuzhiyun { .compatible = "nvidia,tegra114-mipi", .data = &tegra114_mipi_soc },
494*4882a593Smuzhiyun { .compatible = "nvidia,tegra124-mipi", .data = &tegra124_mipi_soc },
495*4882a593Smuzhiyun { .compatible = "nvidia,tegra132-mipi", .data = &tegra132_mipi_soc },
496*4882a593Smuzhiyun { .compatible = "nvidia,tegra210-mipi", .data = &tegra210_mipi_soc },
497*4882a593Smuzhiyun { },
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun
tegra_mipi_probe(struct platform_device * pdev)500*4882a593Smuzhiyun static int tegra_mipi_probe(struct platform_device *pdev)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun const struct of_device_id *match;
503*4882a593Smuzhiyun struct tegra_mipi *mipi;
504*4882a593Smuzhiyun struct resource *res;
505*4882a593Smuzhiyun int err;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun match = of_match_node(tegra_mipi_of_match, pdev->dev.of_node);
508*4882a593Smuzhiyun if (!match)
509*4882a593Smuzhiyun return -ENODEV;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun mipi = devm_kzalloc(&pdev->dev, sizeof(*mipi), GFP_KERNEL);
512*4882a593Smuzhiyun if (!mipi)
513*4882a593Smuzhiyun return -ENOMEM;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun mipi->soc = match->data;
516*4882a593Smuzhiyun mipi->dev = &pdev->dev;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
519*4882a593Smuzhiyun mipi->regs = devm_ioremap_resource(&pdev->dev, res);
520*4882a593Smuzhiyun if (IS_ERR(mipi->regs))
521*4882a593Smuzhiyun return PTR_ERR(mipi->regs);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun mutex_init(&mipi->lock);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun mipi->clk = devm_clk_get(&pdev->dev, NULL);
526*4882a593Smuzhiyun if (IS_ERR(mipi->clk)) {
527*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get clock\n");
528*4882a593Smuzhiyun return PTR_ERR(mipi->clk);
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun err = clk_prepare(mipi->clk);
532*4882a593Smuzhiyun if (err < 0)
533*4882a593Smuzhiyun return err;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun platform_set_drvdata(pdev, mipi);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun return 0;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
tegra_mipi_remove(struct platform_device * pdev)540*4882a593Smuzhiyun static int tegra_mipi_remove(struct platform_device *pdev)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun struct tegra_mipi *mipi = platform_get_drvdata(pdev);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun clk_unprepare(mipi->clk);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun return 0;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun struct platform_driver tegra_mipi_driver = {
550*4882a593Smuzhiyun .driver = {
551*4882a593Smuzhiyun .name = "tegra-mipi",
552*4882a593Smuzhiyun .of_match_table = tegra_mipi_of_match,
553*4882a593Smuzhiyun },
554*4882a593Smuzhiyun .probe = tegra_mipi_probe,
555*4882a593Smuzhiyun .remove = tegra_mipi_remove,
556*4882a593Smuzhiyun };
557