xref: /OK3568_Linux_fs/kernel/drivers/gpu/host1x/hw/intr_hw.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Tegra host1x Interrupt Management
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010 Google, Inc.
6*4882a593Smuzhiyun  * Copyright (c) 2010-2013, NVIDIA Corporation.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/irq.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "../intr.h"
14*4882a593Smuzhiyun #include "../dev.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun  * Sync point threshold interrupt service function
18*4882a593Smuzhiyun  * Handles sync point threshold triggers, in interrupt context
19*4882a593Smuzhiyun  */
host1x_intr_syncpt_handle(struct host1x_syncpt * syncpt)20*4882a593Smuzhiyun static void host1x_intr_syncpt_handle(struct host1x_syncpt *syncpt)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun 	unsigned int id = syncpt->id;
23*4882a593Smuzhiyun 	struct host1x *host = syncpt->host;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun 	host1x_sync_writel(host, BIT(id % 32),
26*4882a593Smuzhiyun 		HOST1X_SYNC_SYNCPT_THRESH_INT_DISABLE(id / 32));
27*4882a593Smuzhiyun 	host1x_sync_writel(host, BIT(id % 32),
28*4882a593Smuzhiyun 		HOST1X_SYNC_SYNCPT_THRESH_CPU0_INT_STATUS(id / 32));
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	schedule_work(&syncpt->intr.work);
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun 
syncpt_thresh_isr(int irq,void * dev_id)33*4882a593Smuzhiyun static irqreturn_t syncpt_thresh_isr(int irq, void *dev_id)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	struct host1x *host = dev_id;
36*4882a593Smuzhiyun 	unsigned long reg;
37*4882a593Smuzhiyun 	unsigned int i, id;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	for (i = 0; i < DIV_ROUND_UP(host->info->nb_pts, 32); i++) {
40*4882a593Smuzhiyun 		reg = host1x_sync_readl(host,
41*4882a593Smuzhiyun 			HOST1X_SYNC_SYNCPT_THRESH_CPU0_INT_STATUS(i));
42*4882a593Smuzhiyun 		for_each_set_bit(id, &reg, 32) {
43*4882a593Smuzhiyun 			struct host1x_syncpt *syncpt =
44*4882a593Smuzhiyun 				host->syncpt + (i * 32 + id);
45*4882a593Smuzhiyun 			host1x_intr_syncpt_handle(syncpt);
46*4882a593Smuzhiyun 		}
47*4882a593Smuzhiyun 	}
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	return IRQ_HANDLED;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
_host1x_intr_disable_all_syncpt_intrs(struct host1x * host)52*4882a593Smuzhiyun static void _host1x_intr_disable_all_syncpt_intrs(struct host1x *host)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	unsigned int i;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	for (i = 0; i < DIV_ROUND_UP(host->info->nb_pts, 32); ++i) {
57*4882a593Smuzhiyun 		host1x_sync_writel(host, 0xffffffffu,
58*4882a593Smuzhiyun 			HOST1X_SYNC_SYNCPT_THRESH_INT_DISABLE(i));
59*4882a593Smuzhiyun 		host1x_sync_writel(host, 0xffffffffu,
60*4882a593Smuzhiyun 			HOST1X_SYNC_SYNCPT_THRESH_CPU0_INT_STATUS(i));
61*4882a593Smuzhiyun 	}
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
intr_hw_init(struct host1x * host,u32 cpm)64*4882a593Smuzhiyun static void intr_hw_init(struct host1x *host, u32 cpm)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun #if HOST1X_HW < 6
67*4882a593Smuzhiyun 	/* disable the ip_busy_timeout. this prevents write drops */
68*4882a593Smuzhiyun 	host1x_sync_writel(host, 0, HOST1X_SYNC_IP_BUSY_TIMEOUT);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	/*
71*4882a593Smuzhiyun 	 * increase the auto-ack timout to the maximum value. 2d will hang
72*4882a593Smuzhiyun 	 * otherwise on Tegra2.
73*4882a593Smuzhiyun 	 */
74*4882a593Smuzhiyun 	host1x_sync_writel(host, 0xff, HOST1X_SYNC_CTXSW_TIMEOUT_CFG);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/* update host clocks per usec */
77*4882a593Smuzhiyun 	host1x_sync_writel(host, cpm, HOST1X_SYNC_USEC_CLK);
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static int
_host1x_intr_init_host_sync(struct host1x * host,u32 cpm,void (* syncpt_thresh_work)(struct work_struct *))82*4882a593Smuzhiyun _host1x_intr_init_host_sync(struct host1x *host, u32 cpm,
83*4882a593Smuzhiyun 			    void (*syncpt_thresh_work)(struct work_struct *))
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	unsigned int i;
86*4882a593Smuzhiyun 	int err;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	host1x_hw_intr_disable_all_syncpt_intrs(host);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	for (i = 0; i < host->info->nb_pts; i++)
91*4882a593Smuzhiyun 		INIT_WORK(&host->syncpt[i].intr.work, syncpt_thresh_work);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	err = devm_request_irq(host->dev, host->intr_syncpt_irq,
94*4882a593Smuzhiyun 			       syncpt_thresh_isr, IRQF_SHARED,
95*4882a593Smuzhiyun 			       "host1x_syncpt", host);
96*4882a593Smuzhiyun 	if (err < 0) {
97*4882a593Smuzhiyun 		WARN_ON(1);
98*4882a593Smuzhiyun 		return err;
99*4882a593Smuzhiyun 	}
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	intr_hw_init(host, cpm);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
_host1x_intr_set_syncpt_threshold(struct host1x * host,unsigned int id,u32 thresh)106*4882a593Smuzhiyun static void _host1x_intr_set_syncpt_threshold(struct host1x *host,
107*4882a593Smuzhiyun 					      unsigned int id,
108*4882a593Smuzhiyun 					      u32 thresh)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	host1x_sync_writel(host, thresh, HOST1X_SYNC_SYNCPT_INT_THRESH(id));
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
_host1x_intr_enable_syncpt_intr(struct host1x * host,unsigned int id)113*4882a593Smuzhiyun static void _host1x_intr_enable_syncpt_intr(struct host1x *host,
114*4882a593Smuzhiyun 					    unsigned int id)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	host1x_sync_writel(host, BIT(id % 32),
117*4882a593Smuzhiyun 		HOST1X_SYNC_SYNCPT_THRESH_INT_ENABLE_CPU0(id / 32));
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
_host1x_intr_disable_syncpt_intr(struct host1x * host,unsigned int id)120*4882a593Smuzhiyun static void _host1x_intr_disable_syncpt_intr(struct host1x *host,
121*4882a593Smuzhiyun 					     unsigned int id)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	host1x_sync_writel(host, BIT(id % 32),
124*4882a593Smuzhiyun 		HOST1X_SYNC_SYNCPT_THRESH_INT_DISABLE(id / 32));
125*4882a593Smuzhiyun 	host1x_sync_writel(host, BIT(id % 32),
126*4882a593Smuzhiyun 		HOST1X_SYNC_SYNCPT_THRESH_CPU0_INT_STATUS(id / 32));
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
_host1x_free_syncpt_irq(struct host1x * host)129*4882a593Smuzhiyun static int _host1x_free_syncpt_irq(struct host1x *host)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	unsigned int i;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	devm_free_irq(host->dev, host->intr_syncpt_irq, host);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	for (i = 0; i < host->info->nb_pts; i++)
136*4882a593Smuzhiyun 		cancel_work_sync(&host->syncpt[i].intr.work);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun static const struct host1x_intr_ops host1x_intr_ops = {
142*4882a593Smuzhiyun 	.init_host_sync = _host1x_intr_init_host_sync,
143*4882a593Smuzhiyun 	.set_syncpt_threshold = _host1x_intr_set_syncpt_threshold,
144*4882a593Smuzhiyun 	.enable_syncpt_intr = _host1x_intr_enable_syncpt_intr,
145*4882a593Smuzhiyun 	.disable_syncpt_intr = _host1x_intr_disable_syncpt_intr,
146*4882a593Smuzhiyun 	.disable_all_syncpt_intrs = _host1x_intr_disable_all_syncpt_intrs,
147*4882a593Smuzhiyun 	.free_syncpt_irq = _host1x_free_syncpt_irq,
148*4882a593Smuzhiyun };
149