1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (c) 2013 NVIDIA Corporation. 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun /* 7*4882a593Smuzhiyun * Function naming determines intended use: 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * <x>_r(void) : Returns the offset for register <x>. 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * <x>_w(void) : Returns the word offset for word (4 byte) element <x>. 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * <x>_<y>_s(void) : Returns size of field <y> of register <x> in bits. 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun * <x>_<y>_f(u32 v) : Returns a value based on 'v' which has been shifted 16*4882a593Smuzhiyun * and masked to place it at field <y> of register <x>. This value 17*4882a593Smuzhiyun * can be |'d with others to produce a full register value for 18*4882a593Smuzhiyun * register <x>. 19*4882a593Smuzhiyun * 20*4882a593Smuzhiyun * <x>_<y>_m(void) : Returns a mask for field <y> of register <x>. This 21*4882a593Smuzhiyun * value can be ~'d and then &'d to clear the value of field <y> for 22*4882a593Smuzhiyun * register <x>. 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * <x>_<y>_<z>_f(void) : Returns the constant value <z> after being shifted 25*4882a593Smuzhiyun * to place it at field <y> of register <x>. This value can be |'d 26*4882a593Smuzhiyun * with others to produce a full register value for <x>. 27*4882a593Smuzhiyun * 28*4882a593Smuzhiyun * <x>_<y>_v(u32 r) : Returns the value of field <y> from a full register 29*4882a593Smuzhiyun * <x> value 'r' after being shifted to place its LSB at bit 0. 30*4882a593Smuzhiyun * This value is suitable for direct comparison with other unshifted 31*4882a593Smuzhiyun * values appropriate for use in field <y> of register <x>. 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * <x>_<y>_<z>_v(void) : Returns the constant value for <z> defined for 34*4882a593Smuzhiyun * field <y> of register <x>. This value is suitable for direct 35*4882a593Smuzhiyun * comparison with unshifted values appropriate for use in field <y> 36*4882a593Smuzhiyun * of register <x>. 37*4882a593Smuzhiyun */ 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #ifndef HOST1X_HW_HOST1X04_SYNC_H 40*4882a593Smuzhiyun #define HOST1X_HW_HOST1X04_SYNC_H 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun #define REGISTER_STRIDE 4 43*4882a593Smuzhiyun host1x_sync_syncpt_r(unsigned int id)44*4882a593Smuzhiyunstatic inline u32 host1x_sync_syncpt_r(unsigned int id) 45*4882a593Smuzhiyun { 46*4882a593Smuzhiyun return 0xf80 + id * REGISTER_STRIDE; 47*4882a593Smuzhiyun } 48*4882a593Smuzhiyun #define HOST1X_SYNC_SYNCPT(id) \ 49*4882a593Smuzhiyun host1x_sync_syncpt_r(id) host1x_sync_syncpt_thresh_cpu0_int_status_r(unsigned int id)50*4882a593Smuzhiyunstatic inline u32 host1x_sync_syncpt_thresh_cpu0_int_status_r(unsigned int id) 51*4882a593Smuzhiyun { 52*4882a593Smuzhiyun return 0xe80 + id * REGISTER_STRIDE; 53*4882a593Smuzhiyun } 54*4882a593Smuzhiyun #define HOST1X_SYNC_SYNCPT_THRESH_CPU0_INT_STATUS(id) \ 55*4882a593Smuzhiyun host1x_sync_syncpt_thresh_cpu0_int_status_r(id) host1x_sync_syncpt_thresh_int_disable_r(unsigned int id)56*4882a593Smuzhiyunstatic inline u32 host1x_sync_syncpt_thresh_int_disable_r(unsigned int id) 57*4882a593Smuzhiyun { 58*4882a593Smuzhiyun return 0xf00 + id * REGISTER_STRIDE; 59*4882a593Smuzhiyun } 60*4882a593Smuzhiyun #define HOST1X_SYNC_SYNCPT_THRESH_INT_DISABLE(id) \ 61*4882a593Smuzhiyun host1x_sync_syncpt_thresh_int_disable_r(id) host1x_sync_syncpt_thresh_int_enable_cpu0_r(unsigned int id)62*4882a593Smuzhiyunstatic inline u32 host1x_sync_syncpt_thresh_int_enable_cpu0_r(unsigned int id) 63*4882a593Smuzhiyun { 64*4882a593Smuzhiyun return 0xf20 + id * REGISTER_STRIDE; 65*4882a593Smuzhiyun } 66*4882a593Smuzhiyun #define HOST1X_SYNC_SYNCPT_THRESH_INT_ENABLE_CPU0(id) \ 67*4882a593Smuzhiyun host1x_sync_syncpt_thresh_int_enable_cpu0_r(id) host1x_sync_cf_setup_r(unsigned int channel)68*4882a593Smuzhiyunstatic inline u32 host1x_sync_cf_setup_r(unsigned int channel) 69*4882a593Smuzhiyun { 70*4882a593Smuzhiyun return 0xc00 + channel * REGISTER_STRIDE; 71*4882a593Smuzhiyun } 72*4882a593Smuzhiyun #define HOST1X_SYNC_CF_SETUP(channel) \ 73*4882a593Smuzhiyun host1x_sync_cf_setup_r(channel) host1x_sync_cf_setup_base_v(u32 r)74*4882a593Smuzhiyunstatic inline u32 host1x_sync_cf_setup_base_v(u32 r) 75*4882a593Smuzhiyun { 76*4882a593Smuzhiyun return (r >> 0) & 0x3ff; 77*4882a593Smuzhiyun } 78*4882a593Smuzhiyun #define HOST1X_SYNC_CF_SETUP_BASE_V(r) \ 79*4882a593Smuzhiyun host1x_sync_cf_setup_base_v(r) host1x_sync_cf_setup_limit_v(u32 r)80*4882a593Smuzhiyunstatic inline u32 host1x_sync_cf_setup_limit_v(u32 r) 81*4882a593Smuzhiyun { 82*4882a593Smuzhiyun return (r >> 16) & 0x3ff; 83*4882a593Smuzhiyun } 84*4882a593Smuzhiyun #define HOST1X_SYNC_CF_SETUP_LIMIT_V(r) \ 85*4882a593Smuzhiyun host1x_sync_cf_setup_limit_v(r) host1x_sync_cmdproc_stop_r(void)86*4882a593Smuzhiyunstatic inline u32 host1x_sync_cmdproc_stop_r(void) 87*4882a593Smuzhiyun { 88*4882a593Smuzhiyun return 0xac; 89*4882a593Smuzhiyun } 90*4882a593Smuzhiyun #define HOST1X_SYNC_CMDPROC_STOP \ 91*4882a593Smuzhiyun host1x_sync_cmdproc_stop_r() host1x_sync_ch_teardown_r(void)92*4882a593Smuzhiyunstatic inline u32 host1x_sync_ch_teardown_r(void) 93*4882a593Smuzhiyun { 94*4882a593Smuzhiyun return 0xb0; 95*4882a593Smuzhiyun } 96*4882a593Smuzhiyun #define HOST1X_SYNC_CH_TEARDOWN \ 97*4882a593Smuzhiyun host1x_sync_ch_teardown_r() host1x_sync_usec_clk_r(void)98*4882a593Smuzhiyunstatic inline u32 host1x_sync_usec_clk_r(void) 99*4882a593Smuzhiyun { 100*4882a593Smuzhiyun return 0x1a4; 101*4882a593Smuzhiyun } 102*4882a593Smuzhiyun #define HOST1X_SYNC_USEC_CLK \ 103*4882a593Smuzhiyun host1x_sync_usec_clk_r() host1x_sync_ctxsw_timeout_cfg_r(void)104*4882a593Smuzhiyunstatic inline u32 host1x_sync_ctxsw_timeout_cfg_r(void) 105*4882a593Smuzhiyun { 106*4882a593Smuzhiyun return 0x1a8; 107*4882a593Smuzhiyun } 108*4882a593Smuzhiyun #define HOST1X_SYNC_CTXSW_TIMEOUT_CFG \ 109*4882a593Smuzhiyun host1x_sync_ctxsw_timeout_cfg_r() host1x_sync_ip_busy_timeout_r(void)110*4882a593Smuzhiyunstatic inline u32 host1x_sync_ip_busy_timeout_r(void) 111*4882a593Smuzhiyun { 112*4882a593Smuzhiyun return 0x1bc; 113*4882a593Smuzhiyun } 114*4882a593Smuzhiyun #define HOST1X_SYNC_IP_BUSY_TIMEOUT \ 115*4882a593Smuzhiyun host1x_sync_ip_busy_timeout_r() host1x_sync_mlock_owner_r(unsigned int id)116*4882a593Smuzhiyunstatic inline u32 host1x_sync_mlock_owner_r(unsigned int id) 117*4882a593Smuzhiyun { 118*4882a593Smuzhiyun return 0x340 + id * REGISTER_STRIDE; 119*4882a593Smuzhiyun } 120*4882a593Smuzhiyun #define HOST1X_SYNC_MLOCK_OWNER(id) \ 121*4882a593Smuzhiyun host1x_sync_mlock_owner_r(id) host1x_sync_mlock_owner_chid_v(u32 v)122*4882a593Smuzhiyunstatic inline u32 host1x_sync_mlock_owner_chid_v(u32 v) 123*4882a593Smuzhiyun { 124*4882a593Smuzhiyun return (v >> 8) & 0xf; 125*4882a593Smuzhiyun } 126*4882a593Smuzhiyun #define HOST1X_SYNC_MLOCK_OWNER_CHID_V(v) \ 127*4882a593Smuzhiyun host1x_sync_mlock_owner_chid_v(v) host1x_sync_mlock_owner_cpu_owns_v(u32 r)128*4882a593Smuzhiyunstatic inline u32 host1x_sync_mlock_owner_cpu_owns_v(u32 r) 129*4882a593Smuzhiyun { 130*4882a593Smuzhiyun return (r >> 1) & 0x1; 131*4882a593Smuzhiyun } 132*4882a593Smuzhiyun #define HOST1X_SYNC_MLOCK_OWNER_CPU_OWNS_V(r) \ 133*4882a593Smuzhiyun host1x_sync_mlock_owner_cpu_owns_v(r) host1x_sync_mlock_owner_ch_owns_v(u32 r)134*4882a593Smuzhiyunstatic inline u32 host1x_sync_mlock_owner_ch_owns_v(u32 r) 135*4882a593Smuzhiyun { 136*4882a593Smuzhiyun return (r >> 0) & 0x1; 137*4882a593Smuzhiyun } 138*4882a593Smuzhiyun #define HOST1X_SYNC_MLOCK_OWNER_CH_OWNS_V(r) \ 139*4882a593Smuzhiyun host1x_sync_mlock_owner_ch_owns_v(r) host1x_sync_syncpt_int_thresh_r(unsigned int id)140*4882a593Smuzhiyunstatic inline u32 host1x_sync_syncpt_int_thresh_r(unsigned int id) 141*4882a593Smuzhiyun { 142*4882a593Smuzhiyun return 0x1380 + id * REGISTER_STRIDE; 143*4882a593Smuzhiyun } 144*4882a593Smuzhiyun #define HOST1X_SYNC_SYNCPT_INT_THRESH(id) \ 145*4882a593Smuzhiyun host1x_sync_syncpt_int_thresh_r(id) host1x_sync_syncpt_base_r(unsigned int id)146*4882a593Smuzhiyunstatic inline u32 host1x_sync_syncpt_base_r(unsigned int id) 147*4882a593Smuzhiyun { 148*4882a593Smuzhiyun return 0x600 + id * REGISTER_STRIDE; 149*4882a593Smuzhiyun } 150*4882a593Smuzhiyun #define HOST1X_SYNC_SYNCPT_BASE(id) \ 151*4882a593Smuzhiyun host1x_sync_syncpt_base_r(id) host1x_sync_syncpt_cpu_incr_r(unsigned int id)152*4882a593Smuzhiyunstatic inline u32 host1x_sync_syncpt_cpu_incr_r(unsigned int id) 153*4882a593Smuzhiyun { 154*4882a593Smuzhiyun return 0xf60 + id * REGISTER_STRIDE; 155*4882a593Smuzhiyun } 156*4882a593Smuzhiyun #define HOST1X_SYNC_SYNCPT_CPU_INCR(id) \ 157*4882a593Smuzhiyun host1x_sync_syncpt_cpu_incr_r(id) host1x_sync_cbread_r(unsigned int channel)158*4882a593Smuzhiyunstatic inline u32 host1x_sync_cbread_r(unsigned int channel) 159*4882a593Smuzhiyun { 160*4882a593Smuzhiyun return 0xc80 + channel * REGISTER_STRIDE; 161*4882a593Smuzhiyun } 162*4882a593Smuzhiyun #define HOST1X_SYNC_CBREAD(channel) \ 163*4882a593Smuzhiyun host1x_sync_cbread_r(channel) host1x_sync_cfpeek_ctrl_r(void)164*4882a593Smuzhiyunstatic inline u32 host1x_sync_cfpeek_ctrl_r(void) 165*4882a593Smuzhiyun { 166*4882a593Smuzhiyun return 0x74c; 167*4882a593Smuzhiyun } 168*4882a593Smuzhiyun #define HOST1X_SYNC_CFPEEK_CTRL \ 169*4882a593Smuzhiyun host1x_sync_cfpeek_ctrl_r() host1x_sync_cfpeek_ctrl_addr_f(u32 v)170*4882a593Smuzhiyunstatic inline u32 host1x_sync_cfpeek_ctrl_addr_f(u32 v) 171*4882a593Smuzhiyun { 172*4882a593Smuzhiyun return (v & 0x3ff) << 0; 173*4882a593Smuzhiyun } 174*4882a593Smuzhiyun #define HOST1X_SYNC_CFPEEK_CTRL_ADDR_F(v) \ 175*4882a593Smuzhiyun host1x_sync_cfpeek_ctrl_addr_f(v) host1x_sync_cfpeek_ctrl_channr_f(u32 v)176*4882a593Smuzhiyunstatic inline u32 host1x_sync_cfpeek_ctrl_channr_f(u32 v) 177*4882a593Smuzhiyun { 178*4882a593Smuzhiyun return (v & 0xf) << 16; 179*4882a593Smuzhiyun } 180*4882a593Smuzhiyun #define HOST1X_SYNC_CFPEEK_CTRL_CHANNR_F(v) \ 181*4882a593Smuzhiyun host1x_sync_cfpeek_ctrl_channr_f(v) host1x_sync_cfpeek_ctrl_ena_f(u32 v)182*4882a593Smuzhiyunstatic inline u32 host1x_sync_cfpeek_ctrl_ena_f(u32 v) 183*4882a593Smuzhiyun { 184*4882a593Smuzhiyun return (v & 0x1) << 31; 185*4882a593Smuzhiyun } 186*4882a593Smuzhiyun #define HOST1X_SYNC_CFPEEK_CTRL_ENA_F(v) \ 187*4882a593Smuzhiyun host1x_sync_cfpeek_ctrl_ena_f(v) host1x_sync_cfpeek_read_r(void)188*4882a593Smuzhiyunstatic inline u32 host1x_sync_cfpeek_read_r(void) 189*4882a593Smuzhiyun { 190*4882a593Smuzhiyun return 0x750; 191*4882a593Smuzhiyun } 192*4882a593Smuzhiyun #define HOST1X_SYNC_CFPEEK_READ \ 193*4882a593Smuzhiyun host1x_sync_cfpeek_read_r() host1x_sync_cfpeek_ptrs_r(void)194*4882a593Smuzhiyunstatic inline u32 host1x_sync_cfpeek_ptrs_r(void) 195*4882a593Smuzhiyun { 196*4882a593Smuzhiyun return 0x754; 197*4882a593Smuzhiyun } 198*4882a593Smuzhiyun #define HOST1X_SYNC_CFPEEK_PTRS \ 199*4882a593Smuzhiyun host1x_sync_cfpeek_ptrs_r() host1x_sync_cfpeek_ptrs_cf_rd_ptr_v(u32 r)200*4882a593Smuzhiyunstatic inline u32 host1x_sync_cfpeek_ptrs_cf_rd_ptr_v(u32 r) 201*4882a593Smuzhiyun { 202*4882a593Smuzhiyun return (r >> 0) & 0x3ff; 203*4882a593Smuzhiyun } 204*4882a593Smuzhiyun #define HOST1X_SYNC_CFPEEK_PTRS_CF_RD_PTR_V(r) \ 205*4882a593Smuzhiyun host1x_sync_cfpeek_ptrs_cf_rd_ptr_v(r) host1x_sync_cfpeek_ptrs_cf_wr_ptr_v(u32 r)206*4882a593Smuzhiyunstatic inline u32 host1x_sync_cfpeek_ptrs_cf_wr_ptr_v(u32 r) 207*4882a593Smuzhiyun { 208*4882a593Smuzhiyun return (r >> 16) & 0x3ff; 209*4882a593Smuzhiyun } 210*4882a593Smuzhiyun #define HOST1X_SYNC_CFPEEK_PTRS_CF_WR_PTR_V(r) \ 211*4882a593Smuzhiyun host1x_sync_cfpeek_ptrs_cf_wr_ptr_v(r) host1x_sync_cbstat_r(unsigned int channel)212*4882a593Smuzhiyunstatic inline u32 host1x_sync_cbstat_r(unsigned int channel) 213*4882a593Smuzhiyun { 214*4882a593Smuzhiyun return 0xcc0 + channel * REGISTER_STRIDE; 215*4882a593Smuzhiyun } 216*4882a593Smuzhiyun #define HOST1X_SYNC_CBSTAT(channel) \ 217*4882a593Smuzhiyun host1x_sync_cbstat_r(channel) host1x_sync_cbstat_cboffset_v(u32 r)218*4882a593Smuzhiyunstatic inline u32 host1x_sync_cbstat_cboffset_v(u32 r) 219*4882a593Smuzhiyun { 220*4882a593Smuzhiyun return (r >> 0) & 0xffff; 221*4882a593Smuzhiyun } 222*4882a593Smuzhiyun #define HOST1X_SYNC_CBSTAT_CBOFFSET_V(r) \ 223*4882a593Smuzhiyun host1x_sync_cbstat_cboffset_v(r) host1x_sync_cbstat_cbclass_v(u32 r)224*4882a593Smuzhiyunstatic inline u32 host1x_sync_cbstat_cbclass_v(u32 r) 225*4882a593Smuzhiyun { 226*4882a593Smuzhiyun return (r >> 16) & 0x3ff; 227*4882a593Smuzhiyun } 228*4882a593Smuzhiyun #define HOST1X_SYNC_CBSTAT_CBCLASS_V(r) \ 229*4882a593Smuzhiyun host1x_sync_cbstat_cbclass_v(r) 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun #endif 232