xref: /OK3568_Linux_fs/kernel/drivers/gpu/host1x/hw/debug_hw_1x01.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2010 Google, Inc.
4*4882a593Smuzhiyun  * Author: Erik Gilling <konkers@android.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2011-2013 NVIDIA Corporation
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include "../dev.h"
10*4882a593Smuzhiyun #include "../debug.h"
11*4882a593Smuzhiyun #include "../cdma.h"
12*4882a593Smuzhiyun #include "../channel.h"
13*4882a593Smuzhiyun 
host1x_debug_show_channel_cdma(struct host1x * host,struct host1x_channel * ch,struct output * o)14*4882a593Smuzhiyun static void host1x_debug_show_channel_cdma(struct host1x *host,
15*4882a593Smuzhiyun 					   struct host1x_channel *ch,
16*4882a593Smuzhiyun 					   struct output *o)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun 	struct host1x_cdma *cdma = &ch->cdma;
19*4882a593Smuzhiyun 	u32 dmaput, dmaget, dmactrl;
20*4882a593Smuzhiyun 	u32 cbstat, cbread;
21*4882a593Smuzhiyun 	u32 val, base, baseval;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 	dmaput = host1x_ch_readl(ch, HOST1X_CHANNEL_DMAPUT);
24*4882a593Smuzhiyun 	dmaget = host1x_ch_readl(ch, HOST1X_CHANNEL_DMAGET);
25*4882a593Smuzhiyun 	dmactrl = host1x_ch_readl(ch, HOST1X_CHANNEL_DMACTRL);
26*4882a593Smuzhiyun 	cbread = host1x_sync_readl(host, HOST1X_SYNC_CBREAD(ch->id));
27*4882a593Smuzhiyun 	cbstat = host1x_sync_readl(host, HOST1X_SYNC_CBSTAT(ch->id));
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	host1x_debug_output(o, "%u-%s: ", ch->id, dev_name(ch->dev));
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	if (HOST1X_CHANNEL_DMACTRL_DMASTOP_V(dmactrl) ||
32*4882a593Smuzhiyun 	    !ch->cdma.push_buffer.mapped) {
33*4882a593Smuzhiyun 		host1x_debug_output(o, "inactive\n\n");
34*4882a593Smuzhiyun 		return;
35*4882a593Smuzhiyun 	}
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	if (HOST1X_SYNC_CBSTAT_CBCLASS_V(cbstat) == HOST1X_CLASS_HOST1X &&
38*4882a593Smuzhiyun 	    HOST1X_SYNC_CBSTAT_CBOFFSET_V(cbstat) ==
39*4882a593Smuzhiyun 			HOST1X_UCLASS_WAIT_SYNCPT)
40*4882a593Smuzhiyun 		host1x_debug_output(o, "waiting on syncpt %d val %d\n",
41*4882a593Smuzhiyun 				    cbread >> 24, cbread & 0xffffff);
42*4882a593Smuzhiyun 	else if (HOST1X_SYNC_CBSTAT_CBCLASS_V(cbstat) ==
43*4882a593Smuzhiyun 				HOST1X_CLASS_HOST1X &&
44*4882a593Smuzhiyun 		 HOST1X_SYNC_CBSTAT_CBOFFSET_V(cbstat) ==
45*4882a593Smuzhiyun 				HOST1X_UCLASS_WAIT_SYNCPT_BASE) {
46*4882a593Smuzhiyun 		base = (cbread >> 16) & 0xff;
47*4882a593Smuzhiyun 		baseval =
48*4882a593Smuzhiyun 			host1x_sync_readl(host, HOST1X_SYNC_SYNCPT_BASE(base));
49*4882a593Smuzhiyun 		val = cbread & 0xffff;
50*4882a593Smuzhiyun 		host1x_debug_output(o, "waiting on syncpt %d val %d (base %d = %d; offset = %d)\n",
51*4882a593Smuzhiyun 				    cbread >> 24, baseval + val, base,
52*4882a593Smuzhiyun 				    baseval, val);
53*4882a593Smuzhiyun 	} else
54*4882a593Smuzhiyun 		host1x_debug_output(o, "active class %02x, offset %04x, val %08x\n",
55*4882a593Smuzhiyun 				    HOST1X_SYNC_CBSTAT_CBCLASS_V(cbstat),
56*4882a593Smuzhiyun 				    HOST1X_SYNC_CBSTAT_CBOFFSET_V(cbstat),
57*4882a593Smuzhiyun 				    cbread);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	host1x_debug_output(o, "DMAPUT %08x, DMAGET %08x, DMACTL %08x\n",
60*4882a593Smuzhiyun 			    dmaput, dmaget, dmactrl);
61*4882a593Smuzhiyun 	host1x_debug_output(o, "CBREAD %08x, CBSTAT %08x\n", cbread, cbstat);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	show_channel_gathers(o, cdma);
64*4882a593Smuzhiyun 	host1x_debug_output(o, "\n");
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
host1x_debug_show_channel_fifo(struct host1x * host,struct host1x_channel * ch,struct output * o)67*4882a593Smuzhiyun static void host1x_debug_show_channel_fifo(struct host1x *host,
68*4882a593Smuzhiyun 					   struct host1x_channel *ch,
69*4882a593Smuzhiyun 					   struct output *o)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	u32 val, rd_ptr, wr_ptr, start, end;
72*4882a593Smuzhiyun 	unsigned int data_count = 0;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	host1x_debug_output(o, "%u: fifo:\n", ch->id);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	val = host1x_ch_readl(ch, HOST1X_CHANNEL_FIFOSTAT);
77*4882a593Smuzhiyun 	host1x_debug_output(o, "FIFOSTAT %08x\n", val);
78*4882a593Smuzhiyun 	if (HOST1X_CHANNEL_FIFOSTAT_CFEMPTY_V(val)) {
79*4882a593Smuzhiyun 		host1x_debug_output(o, "[empty]\n");
80*4882a593Smuzhiyun 		return;
81*4882a593Smuzhiyun 	}
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	host1x_sync_writel(host, 0x0, HOST1X_SYNC_CFPEEK_CTRL);
84*4882a593Smuzhiyun 	host1x_sync_writel(host, HOST1X_SYNC_CFPEEK_CTRL_ENA_F(1) |
85*4882a593Smuzhiyun 			   HOST1X_SYNC_CFPEEK_CTRL_CHANNR_F(ch->id),
86*4882a593Smuzhiyun 			   HOST1X_SYNC_CFPEEK_CTRL);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	val = host1x_sync_readl(host, HOST1X_SYNC_CFPEEK_PTRS);
89*4882a593Smuzhiyun 	rd_ptr = HOST1X_SYNC_CFPEEK_PTRS_CF_RD_PTR_V(val);
90*4882a593Smuzhiyun 	wr_ptr = HOST1X_SYNC_CFPEEK_PTRS_CF_WR_PTR_V(val);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	val = host1x_sync_readl(host, HOST1X_SYNC_CF_SETUP(ch->id));
93*4882a593Smuzhiyun 	start = HOST1X_SYNC_CF_SETUP_BASE_V(val);
94*4882a593Smuzhiyun 	end = HOST1X_SYNC_CF_SETUP_LIMIT_V(val);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	do {
97*4882a593Smuzhiyun 		host1x_sync_writel(host, 0x0, HOST1X_SYNC_CFPEEK_CTRL);
98*4882a593Smuzhiyun 		host1x_sync_writel(host, HOST1X_SYNC_CFPEEK_CTRL_ENA_F(1) |
99*4882a593Smuzhiyun 				   HOST1X_SYNC_CFPEEK_CTRL_CHANNR_F(ch->id) |
100*4882a593Smuzhiyun 				   HOST1X_SYNC_CFPEEK_CTRL_ADDR_F(rd_ptr),
101*4882a593Smuzhiyun 				   HOST1X_SYNC_CFPEEK_CTRL);
102*4882a593Smuzhiyun 		val = host1x_sync_readl(host, HOST1X_SYNC_CFPEEK_READ);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 		if (!data_count) {
105*4882a593Smuzhiyun 			host1x_debug_output(o, "%08x: ", val);
106*4882a593Smuzhiyun 			data_count = show_channel_command(o, val, NULL);
107*4882a593Smuzhiyun 		} else {
108*4882a593Smuzhiyun 			host1x_debug_cont(o, "%08x%s", val,
109*4882a593Smuzhiyun 					  data_count > 1 ? ", " : "])\n");
110*4882a593Smuzhiyun 			data_count--;
111*4882a593Smuzhiyun 		}
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 		if (rd_ptr == end)
114*4882a593Smuzhiyun 			rd_ptr = start;
115*4882a593Smuzhiyun 		else
116*4882a593Smuzhiyun 			rd_ptr++;
117*4882a593Smuzhiyun 	} while (rd_ptr != wr_ptr);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	if (data_count)
120*4882a593Smuzhiyun 		host1x_debug_cont(o, ", ...])\n");
121*4882a593Smuzhiyun 	host1x_debug_output(o, "\n");
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	host1x_sync_writel(host, 0x0, HOST1X_SYNC_CFPEEK_CTRL);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
host1x_debug_show_mlocks(struct host1x * host,struct output * o)126*4882a593Smuzhiyun static void host1x_debug_show_mlocks(struct host1x *host, struct output *o)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	unsigned int i;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	host1x_debug_output(o, "---- mlocks ----\n");
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	for (i = 0; i < host1x_syncpt_nb_mlocks(host); i++) {
133*4882a593Smuzhiyun 		u32 owner =
134*4882a593Smuzhiyun 			host1x_sync_readl(host, HOST1X_SYNC_MLOCK_OWNER(i));
135*4882a593Smuzhiyun 		if (HOST1X_SYNC_MLOCK_OWNER_CH_OWNS_V(owner))
136*4882a593Smuzhiyun 			host1x_debug_output(o, "%u: locked by channel %u\n",
137*4882a593Smuzhiyun 				i, HOST1X_SYNC_MLOCK_OWNER_CHID_V(owner));
138*4882a593Smuzhiyun 		else if (HOST1X_SYNC_MLOCK_OWNER_CPU_OWNS_V(owner))
139*4882a593Smuzhiyun 			host1x_debug_output(o, "%u: locked by cpu\n", i);
140*4882a593Smuzhiyun 		else
141*4882a593Smuzhiyun 			host1x_debug_output(o, "%u: unlocked\n", i);
142*4882a593Smuzhiyun 	}
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	host1x_debug_output(o, "\n");
145*4882a593Smuzhiyun }
146