xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/xlnx/zynqmp_dp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ZynqMP DisplayPort Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017 - 2020 Xilinx, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Authors:
8*4882a593Smuzhiyun  * - Hyun Woo Kwon <hyun.kwon@xilinx.com>
9*4882a593Smuzhiyun  * - Laurent Pinchart <laurent.pinchart@ideasonboard.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
13*4882a593Smuzhiyun #include <drm/drm_connector.h>
14*4882a593Smuzhiyun #include <drm/drm_crtc.h>
15*4882a593Smuzhiyun #include <drm/drm_device.h>
16*4882a593Smuzhiyun #include <drm/drm_dp_helper.h>
17*4882a593Smuzhiyun #include <drm/drm_edid.h>
18*4882a593Smuzhiyun #include <drm/drm_encoder.h>
19*4882a593Smuzhiyun #include <drm/drm_managed.h>
20*4882a593Smuzhiyun #include <drm/drm_modes.h>
21*4882a593Smuzhiyun #include <drm/drm_of.h>
22*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
23*4882a593Smuzhiyun #include <drm/drm_simple_kms_helper.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include <linux/clk.h>
26*4882a593Smuzhiyun #include <linux/delay.h>
27*4882a593Smuzhiyun #include <linux/device.h>
28*4882a593Smuzhiyun #include <linux/module.h>
29*4882a593Smuzhiyun #include <linux/platform_device.h>
30*4882a593Smuzhiyun #include <linux/pm_runtime.h>
31*4882a593Smuzhiyun #include <linux/phy/phy.h>
32*4882a593Smuzhiyun #include <linux/reset.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include "zynqmp_disp.h"
35*4882a593Smuzhiyun #include "zynqmp_dp.h"
36*4882a593Smuzhiyun #include "zynqmp_dpsub.h"
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun static uint zynqmp_dp_aux_timeout_ms = 50;
39*4882a593Smuzhiyun module_param_named(aux_timeout_ms, zynqmp_dp_aux_timeout_ms, uint, 0444);
40*4882a593Smuzhiyun MODULE_PARM_DESC(aux_timeout_ms, "DP aux timeout value in msec (default: 50)");
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun  * Some sink requires a delay after power on request
44*4882a593Smuzhiyun  */
45*4882a593Smuzhiyun static uint zynqmp_dp_power_on_delay_ms = 4;
46*4882a593Smuzhiyun module_param_named(power_on_delay_ms, zynqmp_dp_power_on_delay_ms, uint, 0444);
47*4882a593Smuzhiyun MODULE_PARM_DESC(power_on_delay_ms, "DP power on delay in msec (default: 4)");
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* Link configuration registers */
50*4882a593Smuzhiyun #define ZYNQMP_DP_LINK_BW_SET				0x0
51*4882a593Smuzhiyun #define ZYNQMP_DP_LANE_COUNT_SET			0x4
52*4882a593Smuzhiyun #define ZYNQMP_DP_ENHANCED_FRAME_EN			0x8
53*4882a593Smuzhiyun #define ZYNQMP_DP_TRAINING_PATTERN_SET			0xc
54*4882a593Smuzhiyun #define ZYNQMP_DP_SCRAMBLING_DISABLE			0x14
55*4882a593Smuzhiyun #define ZYNQMP_DP_DOWNSPREAD_CTL			0x18
56*4882a593Smuzhiyun #define ZYNQMP_DP_SOFTWARE_RESET			0x1c
57*4882a593Smuzhiyun #define ZYNQMP_DP_SOFTWARE_RESET_STREAM1		BIT(0)
58*4882a593Smuzhiyun #define ZYNQMP_DP_SOFTWARE_RESET_STREAM2		BIT(1)
59*4882a593Smuzhiyun #define ZYNQMP_DP_SOFTWARE_RESET_STREAM3		BIT(2)
60*4882a593Smuzhiyun #define ZYNQMP_DP_SOFTWARE_RESET_STREAM4		BIT(3)
61*4882a593Smuzhiyun #define ZYNQMP_DP_SOFTWARE_RESET_AUX			BIT(7)
62*4882a593Smuzhiyun #define ZYNQMP_DP_SOFTWARE_RESET_ALL			(ZYNQMP_DP_SOFTWARE_RESET_STREAM1 | \
63*4882a593Smuzhiyun 							 ZYNQMP_DP_SOFTWARE_RESET_STREAM2 | \
64*4882a593Smuzhiyun 							 ZYNQMP_DP_SOFTWARE_RESET_STREAM3 | \
65*4882a593Smuzhiyun 							 ZYNQMP_DP_SOFTWARE_RESET_STREAM4 | \
66*4882a593Smuzhiyun 							 ZYNQMP_DP_SOFTWARE_RESET_AUX)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* Core enable registers */
69*4882a593Smuzhiyun #define ZYNQMP_DP_TRANSMITTER_ENABLE			0x80
70*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_ENABLE			0x84
71*4882a593Smuzhiyun #define ZYNQMP_DP_FORCE_SCRAMBLER_RESET			0xc0
72*4882a593Smuzhiyun #define ZYNQMP_DP_VERSION				0xf8
73*4882a593Smuzhiyun #define ZYNQMP_DP_VERSION_MAJOR_MASK			GENMASK(31, 24)
74*4882a593Smuzhiyun #define ZYNQMP_DP_VERSION_MAJOR_SHIFT			24
75*4882a593Smuzhiyun #define ZYNQMP_DP_VERSION_MINOR_MASK			GENMASK(23, 16)
76*4882a593Smuzhiyun #define ZYNQMP_DP_VERSION_MINOR_SHIFT			16
77*4882a593Smuzhiyun #define ZYNQMP_DP_VERSION_REVISION_MASK			GENMASK(15, 12)
78*4882a593Smuzhiyun #define ZYNQMP_DP_VERSION_REVISION_SHIFT		12
79*4882a593Smuzhiyun #define ZYNQMP_DP_VERSION_PATCH_MASK			GENMASK(11, 8)
80*4882a593Smuzhiyun #define ZYNQMP_DP_VERSION_PATCH_SHIFT			8
81*4882a593Smuzhiyun #define ZYNQMP_DP_VERSION_INTERNAL_MASK			GENMASK(7, 0)
82*4882a593Smuzhiyun #define ZYNQMP_DP_VERSION_INTERNAL_SHIFT		0
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* Core ID registers */
85*4882a593Smuzhiyun #define ZYNQMP_DP_CORE_ID				0xfc
86*4882a593Smuzhiyun #define ZYNQMP_DP_CORE_ID_MAJOR_MASK			GENMASK(31, 24)
87*4882a593Smuzhiyun #define ZYNQMP_DP_CORE_ID_MAJOR_SHIFT			24
88*4882a593Smuzhiyun #define ZYNQMP_DP_CORE_ID_MINOR_MASK			GENMASK(23, 16)
89*4882a593Smuzhiyun #define ZYNQMP_DP_CORE_ID_MINOR_SHIFT			16
90*4882a593Smuzhiyun #define ZYNQMP_DP_CORE_ID_REVISION_MASK			GENMASK(15, 8)
91*4882a593Smuzhiyun #define ZYNQMP_DP_CORE_ID_REVISION_SHIFT		8
92*4882a593Smuzhiyun #define ZYNQMP_DP_CORE_ID_DIRECTION			GENMASK(1)
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* AUX channel interface registers */
95*4882a593Smuzhiyun #define ZYNQMP_DP_AUX_COMMAND				0x100
96*4882a593Smuzhiyun #define ZYNQMP_DP_AUX_COMMAND_CMD_SHIFT			8
97*4882a593Smuzhiyun #define ZYNQMP_DP_AUX_COMMAND_ADDRESS_ONLY		BIT(12)
98*4882a593Smuzhiyun #define ZYNQMP_DP_AUX_COMMAND_BYTES_SHIFT		0
99*4882a593Smuzhiyun #define ZYNQMP_DP_AUX_WRITE_FIFO			0x104
100*4882a593Smuzhiyun #define ZYNQMP_DP_AUX_ADDRESS				0x108
101*4882a593Smuzhiyun #define ZYNQMP_DP_AUX_CLK_DIVIDER			0x10c
102*4882a593Smuzhiyun #define ZYNQMP_DP_AUX_CLK_DIVIDER_AUX_FILTER_SHIFT	8
103*4882a593Smuzhiyun #define ZYNQMP_DP_INTERRUPT_SIGNAL_STATE		0x130
104*4882a593Smuzhiyun #define ZYNQMP_DP_INTERRUPT_SIGNAL_STATE_HPD		BIT(0)
105*4882a593Smuzhiyun #define ZYNQMP_DP_INTERRUPT_SIGNAL_STATE_REQUEST	BIT(1)
106*4882a593Smuzhiyun #define ZYNQMP_DP_INTERRUPT_SIGNAL_STATE_REPLY		BIT(2)
107*4882a593Smuzhiyun #define ZYNQMP_DP_INTERRUPT_SIGNAL_STATE_REPLY_TIMEOUT	BIT(3)
108*4882a593Smuzhiyun #define ZYNQMP_DP_AUX_REPLY_DATA			0x134
109*4882a593Smuzhiyun #define ZYNQMP_DP_AUX_REPLY_CODE			0x138
110*4882a593Smuzhiyun #define ZYNQMP_DP_AUX_REPLY_CODE_AUX_ACK		(0)
111*4882a593Smuzhiyun #define ZYNQMP_DP_AUX_REPLY_CODE_AUX_NACK		BIT(0)
112*4882a593Smuzhiyun #define ZYNQMP_DP_AUX_REPLY_CODE_AUX_DEFER		BIT(1)
113*4882a593Smuzhiyun #define ZYNQMP_DP_AUX_REPLY_CODE_I2C_ACK		(0)
114*4882a593Smuzhiyun #define ZYNQMP_DP_AUX_REPLY_CODE_I2C_NACK		BIT(2)
115*4882a593Smuzhiyun #define ZYNQMP_DP_AUX_REPLY_CODE_I2C_DEFER		BIT(3)
116*4882a593Smuzhiyun #define ZYNQMP_DP_AUX_REPLY_COUNT			0x13c
117*4882a593Smuzhiyun #define ZYNQMP_DP_REPLY_DATA_COUNT			0x148
118*4882a593Smuzhiyun #define ZYNQMP_DP_REPLY_DATA_COUNT_MASK			0xff
119*4882a593Smuzhiyun #define ZYNQMP_DP_INT_STATUS				0x3a0
120*4882a593Smuzhiyun #define ZYNQMP_DP_INT_MASK				0x3a4
121*4882a593Smuzhiyun #define ZYNQMP_DP_INT_EN				0x3a8
122*4882a593Smuzhiyun #define ZYNQMP_DP_INT_DS				0x3ac
123*4882a593Smuzhiyun #define ZYNQMP_DP_INT_HPD_IRQ				BIT(0)
124*4882a593Smuzhiyun #define ZYNQMP_DP_INT_HPD_EVENT				BIT(1)
125*4882a593Smuzhiyun #define ZYNQMP_DP_INT_REPLY_RECEIVED			BIT(2)
126*4882a593Smuzhiyun #define ZYNQMP_DP_INT_REPLY_TIMEOUT			BIT(3)
127*4882a593Smuzhiyun #define ZYNQMP_DP_INT_HPD_PULSE_DET			BIT(4)
128*4882a593Smuzhiyun #define ZYNQMP_DP_INT_EXT_PKT_TXD			BIT(5)
129*4882a593Smuzhiyun #define ZYNQMP_DP_INT_LIV_ABUF_UNDRFLW			BIT(12)
130*4882a593Smuzhiyun #define ZYNQMP_DP_INT_VBLANK_START			BIT(13)
131*4882a593Smuzhiyun #define ZYNQMP_DP_INT_PIXEL1_MATCH			BIT(14)
132*4882a593Smuzhiyun #define ZYNQMP_DP_INT_PIXEL0_MATCH			BIT(15)
133*4882a593Smuzhiyun #define ZYNQMP_DP_INT_CHBUF_UNDERFLW_MASK		0x3f0000
134*4882a593Smuzhiyun #define ZYNQMP_DP_INT_CHBUF_OVERFLW_MASK		0xfc00000
135*4882a593Smuzhiyun #define ZYNQMP_DP_INT_CUST_TS_2				BIT(28)
136*4882a593Smuzhiyun #define ZYNQMP_DP_INT_CUST_TS				BIT(29)
137*4882a593Smuzhiyun #define ZYNQMP_DP_INT_EXT_VSYNC_TS			BIT(30)
138*4882a593Smuzhiyun #define ZYNQMP_DP_INT_VSYNC_TS				BIT(31)
139*4882a593Smuzhiyun #define ZYNQMP_DP_INT_ALL				(ZYNQMP_DP_INT_HPD_IRQ | \
140*4882a593Smuzhiyun 							 ZYNQMP_DP_INT_HPD_EVENT | \
141*4882a593Smuzhiyun 							 ZYNQMP_DP_INT_CHBUF_UNDERFLW_MASK | \
142*4882a593Smuzhiyun 							 ZYNQMP_DP_INT_CHBUF_OVERFLW_MASK)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* Main stream attribute registers */
145*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_HTOTAL			0x180
146*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_VTOTAL			0x184
147*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_POLARITY			0x188
148*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_POLARITY_HSYNC_SHIFT	0
149*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_POLARITY_VSYNC_SHIFT	1
150*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_HSWIDTH			0x18c
151*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_VSWIDTH			0x190
152*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_HRES			0x194
153*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_VRES			0x198
154*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_HSTART			0x19c
155*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_VSTART			0x1a0
156*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_MISC0			0x1a4
157*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_MISC0_SYNC_LOCK		BIT(0)
158*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_MISC0_COMP_FORMAT_RGB	(0 << 1)
159*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_MISC0_COMP_FORMAT_YCRCB_422	(5 << 1)
160*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_MISC0_COMP_FORMAT_YCRCB_444	(6 << 1)
161*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_MISC0_COMP_FORMAT_MASK	(7 << 1)
162*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_MISC0_DYNAMIC_RANGE	BIT(3)
163*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_MISC0_YCBCR_COLR		BIT(4)
164*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_6		(0 << 5)
165*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_8		(1 << 5)
166*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_10		(2 << 5)
167*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_12		(3 << 5)
168*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_16		(4 << 5)
169*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_MASK		(7 << 5)
170*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_MISC1			0x1a8
171*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_MISC1_Y_ONLY_EN		BIT(7)
172*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_M_VID			0x1ac
173*4882a593Smuzhiyun #define ZYNQMP_DP_MSA_TRANSFER_UNIT_SIZE		0x1b0
174*4882a593Smuzhiyun #define ZYNQMP_DP_MSA_TRANSFER_UNIT_SIZE_TU_SIZE_DEF	64
175*4882a593Smuzhiyun #define ZYNQMP_DP_MAIN_STREAM_N_VID			0x1b4
176*4882a593Smuzhiyun #define ZYNQMP_DP_USER_PIX_WIDTH			0x1b8
177*4882a593Smuzhiyun #define ZYNQMP_DP_USER_DATA_COUNT_PER_LANE		0x1bc
178*4882a593Smuzhiyun #define ZYNQMP_DP_MIN_BYTES_PER_TU			0x1c4
179*4882a593Smuzhiyun #define ZYNQMP_DP_FRAC_BYTES_PER_TU			0x1c8
180*4882a593Smuzhiyun #define ZYNQMP_DP_INIT_WAIT				0x1cc
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* PHY configuration and status registers */
183*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_RESET				0x200
184*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_RESET_PHY_RESET			BIT(0)
185*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_RESET_GTTX_RESET			BIT(1)
186*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_RESET_PHY_PMA_RESET		BIT(8)
187*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_RESET_PHY_PCS_RESET		BIT(9)
188*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_RESET_ALL_RESET			(ZYNQMP_DP_PHY_RESET_PHY_RESET | \
189*4882a593Smuzhiyun 							 ZYNQMP_DP_PHY_RESET_GTTX_RESET | \
190*4882a593Smuzhiyun 							 ZYNQMP_DP_PHY_RESET_PHY_PMA_RESET | \
191*4882a593Smuzhiyun 							 ZYNQMP_DP_PHY_RESET_PHY_PCS_RESET)
192*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_PREEMPHASIS_LANE_0		0x210
193*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_PREEMPHASIS_LANE_1		0x214
194*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_PREEMPHASIS_LANE_2		0x218
195*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_PREEMPHASIS_LANE_3		0x21c
196*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_VOLTAGE_DIFF_LANE_0		0x220
197*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_VOLTAGE_DIFF_LANE_1		0x224
198*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_VOLTAGE_DIFF_LANE_2		0x228
199*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_VOLTAGE_DIFF_LANE_3		0x22c
200*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_CLOCK_SELECT			0x234
201*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_CLOCK_SELECT_1_62G		0x1
202*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_CLOCK_SELECT_2_70G		0x3
203*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_CLOCK_SELECT_5_40G		0x5
204*4882a593Smuzhiyun #define ZYNQMP_DP_TX_PHY_POWER_DOWN			0x238
205*4882a593Smuzhiyun #define ZYNQMP_DP_TX_PHY_POWER_DOWN_LANE_0		BIT(0)
206*4882a593Smuzhiyun #define ZYNQMP_DP_TX_PHY_POWER_DOWN_LANE_1		BIT(1)
207*4882a593Smuzhiyun #define ZYNQMP_DP_TX_PHY_POWER_DOWN_LANE_2		BIT(2)
208*4882a593Smuzhiyun #define ZYNQMP_DP_TX_PHY_POWER_DOWN_LANE_3		BIT(3)
209*4882a593Smuzhiyun #define ZYNQMP_DP_TX_PHY_POWER_DOWN_ALL			0xf
210*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_PRECURSOR_LANE_0			0x23c
211*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_PRECURSOR_LANE_1			0x240
212*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_PRECURSOR_LANE_2			0x244
213*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_PRECURSOR_LANE_3			0x248
214*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_POSTCURSOR_LANE_0			0x24c
215*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_POSTCURSOR_LANE_1			0x250
216*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_POSTCURSOR_LANE_2			0x254
217*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_POSTCURSOR_LANE_3			0x258
218*4882a593Smuzhiyun #define ZYNQMP_DP_SUB_TX_PHY_PRECURSOR_LANE_0		0x24c
219*4882a593Smuzhiyun #define ZYNQMP_DP_SUB_TX_PHY_PRECURSOR_LANE_1		0x250
220*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_STATUS				0x280
221*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_STATUS_PLL_LOCKED_SHIFT		4
222*4882a593Smuzhiyun #define ZYNQMP_DP_PHY_STATUS_FPGA_PLL_LOCKED		BIT(6)
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /* Audio registers */
225*4882a593Smuzhiyun #define ZYNQMP_DP_TX_AUDIO_CONTROL			0x300
226*4882a593Smuzhiyun #define ZYNQMP_DP_TX_AUDIO_CHANNELS			0x304
227*4882a593Smuzhiyun #define ZYNQMP_DP_TX_AUDIO_INFO_DATA			0x308
228*4882a593Smuzhiyun #define ZYNQMP_DP_TX_M_AUD				0x328
229*4882a593Smuzhiyun #define ZYNQMP_DP_TX_N_AUD				0x32c
230*4882a593Smuzhiyun #define ZYNQMP_DP_TX_AUDIO_EXT_DATA			0x330
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #define ZYNQMP_DP_MAX_LANES				2
233*4882a593Smuzhiyun #define ZYNQMP_MAX_FREQ					3000000
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #define DP_REDUCED_BIT_RATE				162000
236*4882a593Smuzhiyun #define DP_HIGH_BIT_RATE				270000
237*4882a593Smuzhiyun #define DP_HIGH_BIT_RATE2				540000
238*4882a593Smuzhiyun #define DP_MAX_TRAINING_TRIES				5
239*4882a593Smuzhiyun #define DP_V1_2						0x12
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /**
242*4882a593Smuzhiyun  * struct zynqmp_dp_link_config - Common link config between source and sink
243*4882a593Smuzhiyun  * @max_rate: maximum link rate
244*4882a593Smuzhiyun  * @max_lanes: maximum number of lanes
245*4882a593Smuzhiyun  */
246*4882a593Smuzhiyun struct zynqmp_dp_link_config {
247*4882a593Smuzhiyun 	int max_rate;
248*4882a593Smuzhiyun 	u8 max_lanes;
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun /**
252*4882a593Smuzhiyun  * struct zynqmp_dp_mode - Configured mode of DisplayPort
253*4882a593Smuzhiyun  * @bw_code: code for bandwidth(link rate)
254*4882a593Smuzhiyun  * @lane_cnt: number of lanes
255*4882a593Smuzhiyun  * @pclock: pixel clock frequency of current mode
256*4882a593Smuzhiyun  * @fmt: format identifier string
257*4882a593Smuzhiyun  */
258*4882a593Smuzhiyun struct zynqmp_dp_mode {
259*4882a593Smuzhiyun 	u8 bw_code;
260*4882a593Smuzhiyun 	u8 lane_cnt;
261*4882a593Smuzhiyun 	int pclock;
262*4882a593Smuzhiyun 	const char *fmt;
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun /**
266*4882a593Smuzhiyun  * struct zynqmp_dp_config - Configuration of DisplayPort from DTS
267*4882a593Smuzhiyun  * @misc0: misc0 configuration (per DP v1.2 spec)
268*4882a593Smuzhiyun  * @misc1: misc1 configuration (per DP v1.2 spec)
269*4882a593Smuzhiyun  * @bpp: bits per pixel
270*4882a593Smuzhiyun  */
271*4882a593Smuzhiyun struct zynqmp_dp_config {
272*4882a593Smuzhiyun 	u8 misc0;
273*4882a593Smuzhiyun 	u8 misc1;
274*4882a593Smuzhiyun 	u8 bpp;
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /**
278*4882a593Smuzhiyun  * struct zynqmp_dp - Xilinx DisplayPort core
279*4882a593Smuzhiyun  * @encoder: the drm encoder structure
280*4882a593Smuzhiyun  * @connector: the drm connector structure
281*4882a593Smuzhiyun  * @dev: device structure
282*4882a593Smuzhiyun  * @dpsub: Display subsystem
283*4882a593Smuzhiyun  * @drm: DRM core
284*4882a593Smuzhiyun  * @iomem: device I/O memory for register access
285*4882a593Smuzhiyun  * @reset: reset controller
286*4882a593Smuzhiyun  * @irq: irq
287*4882a593Smuzhiyun  * @config: IP core configuration from DTS
288*4882a593Smuzhiyun  * @aux: aux channel
289*4882a593Smuzhiyun  * @phy: PHY handles for DP lanes
290*4882a593Smuzhiyun  * @num_lanes: number of enabled phy lanes
291*4882a593Smuzhiyun  * @hpd_work: hot plug detection worker
292*4882a593Smuzhiyun  * @status: connection status
293*4882a593Smuzhiyun  * @enabled: flag to indicate if the device is enabled
294*4882a593Smuzhiyun  * @dpcd: DP configuration data from currently connected sink device
295*4882a593Smuzhiyun  * @link_config: common link configuration between IP core and sink device
296*4882a593Smuzhiyun  * @mode: current mode between IP core and sink device
297*4882a593Smuzhiyun  * @train_set: set of training data
298*4882a593Smuzhiyun  */
299*4882a593Smuzhiyun struct zynqmp_dp {
300*4882a593Smuzhiyun 	struct drm_encoder encoder;
301*4882a593Smuzhiyun 	struct drm_connector connector;
302*4882a593Smuzhiyun 	struct device *dev;
303*4882a593Smuzhiyun 	struct zynqmp_dpsub *dpsub;
304*4882a593Smuzhiyun 	struct drm_device *drm;
305*4882a593Smuzhiyun 	void __iomem *iomem;
306*4882a593Smuzhiyun 	struct reset_control *reset;
307*4882a593Smuzhiyun 	int irq;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	struct zynqmp_dp_config config;
310*4882a593Smuzhiyun 	struct drm_dp_aux aux;
311*4882a593Smuzhiyun 	struct phy *phy[ZYNQMP_DP_MAX_LANES];
312*4882a593Smuzhiyun 	u8 num_lanes;
313*4882a593Smuzhiyun 	struct delayed_work hpd_work;
314*4882a593Smuzhiyun 	enum drm_connector_status status;
315*4882a593Smuzhiyun 	bool enabled;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	u8 dpcd[DP_RECEIVER_CAP_SIZE];
318*4882a593Smuzhiyun 	struct zynqmp_dp_link_config link_config;
319*4882a593Smuzhiyun 	struct zynqmp_dp_mode mode;
320*4882a593Smuzhiyun 	u8 train_set[ZYNQMP_DP_MAX_LANES];
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun 
encoder_to_dp(struct drm_encoder * encoder)323*4882a593Smuzhiyun static inline struct zynqmp_dp *encoder_to_dp(struct drm_encoder *encoder)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	return container_of(encoder, struct zynqmp_dp, encoder);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
connector_to_dp(struct drm_connector * connector)328*4882a593Smuzhiyun static inline struct zynqmp_dp *connector_to_dp(struct drm_connector *connector)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	return container_of(connector, struct zynqmp_dp, connector);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
zynqmp_dp_write(struct zynqmp_dp * dp,int offset,u32 val)333*4882a593Smuzhiyun static void zynqmp_dp_write(struct zynqmp_dp *dp, int offset, u32 val)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	writel(val, dp->iomem + offset);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
zynqmp_dp_read(struct zynqmp_dp * dp,int offset)338*4882a593Smuzhiyun static u32 zynqmp_dp_read(struct zynqmp_dp *dp, int offset)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	return readl(dp->iomem + offset);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
zynqmp_dp_clr(struct zynqmp_dp * dp,int offset,u32 clr)343*4882a593Smuzhiyun static void zynqmp_dp_clr(struct zynqmp_dp *dp, int offset, u32 clr)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	zynqmp_dp_write(dp, offset, zynqmp_dp_read(dp, offset) & ~clr);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
zynqmp_dp_set(struct zynqmp_dp * dp,int offset,u32 set)348*4882a593Smuzhiyun static void zynqmp_dp_set(struct zynqmp_dp *dp, int offset, u32 set)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	zynqmp_dp_write(dp, offset, zynqmp_dp_read(dp, offset) | set);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
354*4882a593Smuzhiyun  * PHY Handling
355*4882a593Smuzhiyun  */
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun #define RST_TIMEOUT_MS			1000
358*4882a593Smuzhiyun 
zynqmp_dp_reset(struct zynqmp_dp * dp,bool assert)359*4882a593Smuzhiyun static int zynqmp_dp_reset(struct zynqmp_dp *dp, bool assert)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	unsigned long timeout;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	if (assert)
364*4882a593Smuzhiyun 		reset_control_assert(dp->reset);
365*4882a593Smuzhiyun 	else
366*4882a593Smuzhiyun 		reset_control_deassert(dp->reset);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	/* Wait for the (de)assert to complete. */
369*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(RST_TIMEOUT_MS);
370*4882a593Smuzhiyun 	while (!time_after_eq(jiffies, timeout)) {
371*4882a593Smuzhiyun 		bool status = !!reset_control_status(dp->reset);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 		if (assert == status)
374*4882a593Smuzhiyun 			return 0;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 		cpu_relax();
377*4882a593Smuzhiyun 	}
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	dev_err(dp->dev, "reset %s timeout\n", assert ? "assert" : "deassert");
380*4882a593Smuzhiyun 	return -ETIMEDOUT;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun /**
384*4882a593Smuzhiyun  * zynqmp_dp_phy_init - Initialize the phy
385*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
386*4882a593Smuzhiyun  *
387*4882a593Smuzhiyun  * Initialize the phy.
388*4882a593Smuzhiyun  *
389*4882a593Smuzhiyun  * Return: 0 if the phy instances are initialized correctly, or the error code
390*4882a593Smuzhiyun  * returned from the callee functions.
391*4882a593Smuzhiyun  */
zynqmp_dp_phy_init(struct zynqmp_dp * dp)392*4882a593Smuzhiyun static int zynqmp_dp_phy_init(struct zynqmp_dp *dp)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	int ret;
395*4882a593Smuzhiyun 	int i;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	for (i = 0; i < dp->num_lanes; i++) {
398*4882a593Smuzhiyun 		ret = phy_init(dp->phy[i]);
399*4882a593Smuzhiyun 		if (ret) {
400*4882a593Smuzhiyun 			dev_err(dp->dev, "failed to init phy lane %d\n", i);
401*4882a593Smuzhiyun 			return ret;
402*4882a593Smuzhiyun 		}
403*4882a593Smuzhiyun 	}
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	zynqmp_dp_clr(dp, ZYNQMP_DP_PHY_RESET, ZYNQMP_DP_PHY_RESET_ALL_RESET);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	/*
408*4882a593Smuzhiyun 	 * Power on lanes in reverse order as only lane 0 waits for the PLL to
409*4882a593Smuzhiyun 	 * lock.
410*4882a593Smuzhiyun 	 */
411*4882a593Smuzhiyun 	for (i = dp->num_lanes - 1; i >= 0; i--) {
412*4882a593Smuzhiyun 		ret = phy_power_on(dp->phy[i]);
413*4882a593Smuzhiyun 		if (ret) {
414*4882a593Smuzhiyun 			dev_err(dp->dev, "failed to power on phy lane %d\n", i);
415*4882a593Smuzhiyun 			return ret;
416*4882a593Smuzhiyun 		}
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	return 0;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun /**
423*4882a593Smuzhiyun  * zynqmp_dp_phy_exit - Exit the phy
424*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
425*4882a593Smuzhiyun  *
426*4882a593Smuzhiyun  * Exit the phy.
427*4882a593Smuzhiyun  */
zynqmp_dp_phy_exit(struct zynqmp_dp * dp)428*4882a593Smuzhiyun static void zynqmp_dp_phy_exit(struct zynqmp_dp *dp)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	unsigned int i;
431*4882a593Smuzhiyun 	int ret;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	for (i = 0; i < dp->num_lanes; i++) {
434*4882a593Smuzhiyun 		ret = phy_power_off(dp->phy[i]);
435*4882a593Smuzhiyun 		if (ret)
436*4882a593Smuzhiyun 			dev_err(dp->dev, "failed to power off phy(%d) %d\n", i,
437*4882a593Smuzhiyun 				ret);
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	for (i = 0; i < dp->num_lanes; i++) {
441*4882a593Smuzhiyun 		ret = phy_exit(dp->phy[i]);
442*4882a593Smuzhiyun 		if (ret)
443*4882a593Smuzhiyun 			dev_err(dp->dev, "failed to exit phy(%d) %d\n", i, ret);
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun /**
448*4882a593Smuzhiyun  * zynqmp_dp_phy_probe - Probe the PHYs
449*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
450*4882a593Smuzhiyun  *
451*4882a593Smuzhiyun  * Probe PHYs for all lanes. Less PHYs may be available than the number of
452*4882a593Smuzhiyun  * lanes, which is not considered an error as long as at least one PHY is
453*4882a593Smuzhiyun  * found. The caller can check dp->num_lanes to check how many PHYs were found.
454*4882a593Smuzhiyun  *
455*4882a593Smuzhiyun  * Return:
456*4882a593Smuzhiyun  * * 0				- Success
457*4882a593Smuzhiyun  * * -ENXIO			- No PHY found
458*4882a593Smuzhiyun  * * -EPROBE_DEFER		- Probe deferral requested
459*4882a593Smuzhiyun  * * Other negative value	- PHY retrieval failure
460*4882a593Smuzhiyun  */
zynqmp_dp_phy_probe(struct zynqmp_dp * dp)461*4882a593Smuzhiyun static int zynqmp_dp_phy_probe(struct zynqmp_dp *dp)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	unsigned int i;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	for (i = 0; i < ZYNQMP_DP_MAX_LANES; i++) {
466*4882a593Smuzhiyun 		char phy_name[16];
467*4882a593Smuzhiyun 		struct phy *phy;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 		snprintf(phy_name, sizeof(phy_name), "dp-phy%d", i);
470*4882a593Smuzhiyun 		phy = devm_phy_get(dp->dev, phy_name);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 		if (IS_ERR(phy)) {
473*4882a593Smuzhiyun 			switch (PTR_ERR(phy)) {
474*4882a593Smuzhiyun 			case -ENODEV:
475*4882a593Smuzhiyun 				if (dp->num_lanes)
476*4882a593Smuzhiyun 					return 0;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 				dev_err(dp->dev, "no PHY found\n");
479*4882a593Smuzhiyun 				return -ENXIO;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 			case -EPROBE_DEFER:
482*4882a593Smuzhiyun 				return -EPROBE_DEFER;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 			default:
485*4882a593Smuzhiyun 				dev_err(dp->dev, "failed to get PHY lane %u\n",
486*4882a593Smuzhiyun 					i);
487*4882a593Smuzhiyun 				return PTR_ERR(phy);
488*4882a593Smuzhiyun 			}
489*4882a593Smuzhiyun 		}
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 		dp->phy[i] = phy;
492*4882a593Smuzhiyun 		dp->num_lanes++;
493*4882a593Smuzhiyun 	}
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	return 0;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun /**
499*4882a593Smuzhiyun  * zynqmp_dp_phy_ready - Check if PHY is ready
500*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
501*4882a593Smuzhiyun  *
502*4882a593Smuzhiyun  * Check if PHY is ready. If PHY is not ready, wait 1ms to check for 100 times.
503*4882a593Smuzhiyun  * This amount of delay was suggested by IP designer.
504*4882a593Smuzhiyun  *
505*4882a593Smuzhiyun  * Return: 0 if PHY is ready, or -ENODEV if PHY is not ready.
506*4882a593Smuzhiyun  */
zynqmp_dp_phy_ready(struct zynqmp_dp * dp)507*4882a593Smuzhiyun static int zynqmp_dp_phy_ready(struct zynqmp_dp *dp)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	u32 i, reg, ready;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	ready = (1 << dp->num_lanes) - 1;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	/* Wait for 100 * 1ms. This should be enough time for PHY to be ready */
514*4882a593Smuzhiyun 	for (i = 0; ; i++) {
515*4882a593Smuzhiyun 		reg = zynqmp_dp_read(dp, ZYNQMP_DP_PHY_STATUS);
516*4882a593Smuzhiyun 		if ((reg & ready) == ready)
517*4882a593Smuzhiyun 			return 0;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 		if (i == 100) {
520*4882a593Smuzhiyun 			dev_err(dp->dev, "PHY isn't ready\n");
521*4882a593Smuzhiyun 			return -ENODEV;
522*4882a593Smuzhiyun 		}
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 		usleep_range(1000, 1100);
525*4882a593Smuzhiyun 	}
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	return 0;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
531*4882a593Smuzhiyun  * DisplayPort Link Training
532*4882a593Smuzhiyun  */
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /**
535*4882a593Smuzhiyun  * zynqmp_dp_max_rate - Calculate and return available max pixel clock
536*4882a593Smuzhiyun  * @link_rate: link rate (Kilo-bytes / sec)
537*4882a593Smuzhiyun  * @lane_num: number of lanes
538*4882a593Smuzhiyun  * @bpp: bits per pixel
539*4882a593Smuzhiyun  *
540*4882a593Smuzhiyun  * Return: max pixel clock (KHz) supported by current link config.
541*4882a593Smuzhiyun  */
zynqmp_dp_max_rate(int link_rate,u8 lane_num,u8 bpp)542*4882a593Smuzhiyun static inline int zynqmp_dp_max_rate(int link_rate, u8 lane_num, u8 bpp)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	return link_rate * lane_num * 8 / bpp;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun /**
548*4882a593Smuzhiyun  * zynqmp_dp_mode_configure - Configure the link values
549*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
550*4882a593Smuzhiyun  * @pclock: pixel clock for requested display mode
551*4882a593Smuzhiyun  * @current_bw: current link rate
552*4882a593Smuzhiyun  *
553*4882a593Smuzhiyun  * Find the link configuration values, rate and lane count for requested pixel
554*4882a593Smuzhiyun  * clock @pclock. The @pclock is stored in the mode to be used in other
555*4882a593Smuzhiyun  * functions later. The returned rate is downshifted from the current rate
556*4882a593Smuzhiyun  * @current_bw.
557*4882a593Smuzhiyun  *
558*4882a593Smuzhiyun  * Return: Current link rate code, or -EINVAL.
559*4882a593Smuzhiyun  */
zynqmp_dp_mode_configure(struct zynqmp_dp * dp,int pclock,u8 current_bw)560*4882a593Smuzhiyun static int zynqmp_dp_mode_configure(struct zynqmp_dp *dp, int pclock,
561*4882a593Smuzhiyun 				    u8 current_bw)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun 	int max_rate = dp->link_config.max_rate;
564*4882a593Smuzhiyun 	u8 bw_code;
565*4882a593Smuzhiyun 	u8 max_lanes = dp->link_config.max_lanes;
566*4882a593Smuzhiyun 	u8 max_link_rate_code = drm_dp_link_rate_to_bw_code(max_rate);
567*4882a593Smuzhiyun 	u8 bpp = dp->config.bpp;
568*4882a593Smuzhiyun 	u8 lane_cnt;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	/* Downshift from current bandwidth */
571*4882a593Smuzhiyun 	switch (current_bw) {
572*4882a593Smuzhiyun 	case DP_LINK_BW_5_4:
573*4882a593Smuzhiyun 		bw_code = DP_LINK_BW_2_7;
574*4882a593Smuzhiyun 		break;
575*4882a593Smuzhiyun 	case DP_LINK_BW_2_7:
576*4882a593Smuzhiyun 		bw_code = DP_LINK_BW_1_62;
577*4882a593Smuzhiyun 		break;
578*4882a593Smuzhiyun 	case DP_LINK_BW_1_62:
579*4882a593Smuzhiyun 		dev_err(dp->dev, "can't downshift. already lowest link rate\n");
580*4882a593Smuzhiyun 		return -EINVAL;
581*4882a593Smuzhiyun 	default:
582*4882a593Smuzhiyun 		/* If not given, start with max supported */
583*4882a593Smuzhiyun 		bw_code = max_link_rate_code;
584*4882a593Smuzhiyun 		break;
585*4882a593Smuzhiyun 	}
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	for (lane_cnt = 1; lane_cnt <= max_lanes; lane_cnt <<= 1) {
588*4882a593Smuzhiyun 		int bw;
589*4882a593Smuzhiyun 		u32 rate;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 		bw = drm_dp_bw_code_to_link_rate(bw_code);
592*4882a593Smuzhiyun 		rate = zynqmp_dp_max_rate(bw, lane_cnt, bpp);
593*4882a593Smuzhiyun 		if (pclock <= rate) {
594*4882a593Smuzhiyun 			dp->mode.bw_code = bw_code;
595*4882a593Smuzhiyun 			dp->mode.lane_cnt = lane_cnt;
596*4882a593Smuzhiyun 			dp->mode.pclock = pclock;
597*4882a593Smuzhiyun 			return dp->mode.bw_code;
598*4882a593Smuzhiyun 		}
599*4882a593Smuzhiyun 	}
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	dev_err(dp->dev, "failed to configure link values\n");
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	return -EINVAL;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun /**
607*4882a593Smuzhiyun  * zynqmp_dp_adjust_train - Adjust train values
608*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
609*4882a593Smuzhiyun  * @link_status: link status from sink which contains requested training values
610*4882a593Smuzhiyun  */
zynqmp_dp_adjust_train(struct zynqmp_dp * dp,u8 link_status[DP_LINK_STATUS_SIZE])611*4882a593Smuzhiyun static void zynqmp_dp_adjust_train(struct zynqmp_dp *dp,
612*4882a593Smuzhiyun 				   u8 link_status[DP_LINK_STATUS_SIZE])
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun 	u8 *train_set = dp->train_set;
615*4882a593Smuzhiyun 	u8 voltage = 0, preemphasis = 0;
616*4882a593Smuzhiyun 	u8 i;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	for (i = 0; i < dp->mode.lane_cnt; i++) {
619*4882a593Smuzhiyun 		u8 v = drm_dp_get_adjust_request_voltage(link_status, i);
620*4882a593Smuzhiyun 		u8 p = drm_dp_get_adjust_request_pre_emphasis(link_status, i);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 		if (v > voltage)
623*4882a593Smuzhiyun 			voltage = v;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 		if (p > preemphasis)
626*4882a593Smuzhiyun 			preemphasis = p;
627*4882a593Smuzhiyun 	}
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	if (voltage >= DP_TRAIN_VOLTAGE_SWING_LEVEL_3)
630*4882a593Smuzhiyun 		voltage |= DP_TRAIN_MAX_SWING_REACHED;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	if (preemphasis >= DP_TRAIN_PRE_EMPH_LEVEL_2)
633*4882a593Smuzhiyun 		preemphasis |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	for (i = 0; i < dp->mode.lane_cnt; i++)
636*4882a593Smuzhiyun 		train_set[i] = voltage | preemphasis;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun /**
640*4882a593Smuzhiyun  * zynqmp_dp_update_vs_emph - Update the training values
641*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
642*4882a593Smuzhiyun  *
643*4882a593Smuzhiyun  * Update the training values based on the request from sink. The mapped values
644*4882a593Smuzhiyun  * are predefined, and values(vs, pe, pc) are from the device manual.
645*4882a593Smuzhiyun  *
646*4882a593Smuzhiyun  * Return: 0 if vs and emph are updated successfully, or the error code returned
647*4882a593Smuzhiyun  * by drm_dp_dpcd_write().
648*4882a593Smuzhiyun  */
zynqmp_dp_update_vs_emph(struct zynqmp_dp * dp)649*4882a593Smuzhiyun static int zynqmp_dp_update_vs_emph(struct zynqmp_dp *dp)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	unsigned int i;
652*4882a593Smuzhiyun 	int ret;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	ret = drm_dp_dpcd_write(&dp->aux, DP_TRAINING_LANE0_SET, dp->train_set,
655*4882a593Smuzhiyun 				dp->mode.lane_cnt);
656*4882a593Smuzhiyun 	if (ret < 0)
657*4882a593Smuzhiyun 		return ret;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	for (i = 0; i < dp->mode.lane_cnt; i++) {
660*4882a593Smuzhiyun 		u32 reg = ZYNQMP_DP_SUB_TX_PHY_PRECURSOR_LANE_0 + i * 4;
661*4882a593Smuzhiyun 		union phy_configure_opts opts = { 0 };
662*4882a593Smuzhiyun 		u8 train = dp->train_set[i];
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 		opts.dp.voltage[0] = (train & DP_TRAIN_VOLTAGE_SWING_MASK)
665*4882a593Smuzhiyun 				   >> DP_TRAIN_VOLTAGE_SWING_SHIFT;
666*4882a593Smuzhiyun 		opts.dp.pre[0] = (train & DP_TRAIN_PRE_EMPHASIS_MASK)
667*4882a593Smuzhiyun 			       >> DP_TRAIN_PRE_EMPHASIS_SHIFT;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 		phy_configure(dp->phy[i], &opts);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 		zynqmp_dp_write(dp, reg, 0x2);
672*4882a593Smuzhiyun 	}
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	return 0;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun /**
678*4882a593Smuzhiyun  * zynqmp_dp_link_train_cr - Train clock recovery
679*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
680*4882a593Smuzhiyun  *
681*4882a593Smuzhiyun  * Return: 0 if clock recovery train is done successfully, or corresponding
682*4882a593Smuzhiyun  * error code.
683*4882a593Smuzhiyun  */
zynqmp_dp_link_train_cr(struct zynqmp_dp * dp)684*4882a593Smuzhiyun static int zynqmp_dp_link_train_cr(struct zynqmp_dp *dp)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun 	u8 link_status[DP_LINK_STATUS_SIZE];
687*4882a593Smuzhiyun 	u8 lane_cnt = dp->mode.lane_cnt;
688*4882a593Smuzhiyun 	u8 vs = 0, tries = 0;
689*4882a593Smuzhiyun 	u16 max_tries, i;
690*4882a593Smuzhiyun 	bool cr_done;
691*4882a593Smuzhiyun 	int ret;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_TRAINING_PATTERN_SET,
694*4882a593Smuzhiyun 			DP_TRAINING_PATTERN_1);
695*4882a593Smuzhiyun 	ret = drm_dp_dpcd_writeb(&dp->aux, DP_TRAINING_PATTERN_SET,
696*4882a593Smuzhiyun 				 DP_TRAINING_PATTERN_1 |
697*4882a593Smuzhiyun 				 DP_LINK_SCRAMBLING_DISABLE);
698*4882a593Smuzhiyun 	if (ret < 0)
699*4882a593Smuzhiyun 		return ret;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	/*
702*4882a593Smuzhiyun 	 * 256 loops should be maximum iterations for 4 lanes and 4 values.
703*4882a593Smuzhiyun 	 * So, This loop should exit before 512 iterations
704*4882a593Smuzhiyun 	 */
705*4882a593Smuzhiyun 	for (max_tries = 0; max_tries < 512; max_tries++) {
706*4882a593Smuzhiyun 		ret = zynqmp_dp_update_vs_emph(dp);
707*4882a593Smuzhiyun 		if (ret)
708*4882a593Smuzhiyun 			return ret;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 		drm_dp_link_train_clock_recovery_delay(dp->dpcd);
711*4882a593Smuzhiyun 		ret = drm_dp_dpcd_read_link_status(&dp->aux, link_status);
712*4882a593Smuzhiyun 		if (ret < 0)
713*4882a593Smuzhiyun 			return ret;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 		cr_done = drm_dp_clock_recovery_ok(link_status, lane_cnt);
716*4882a593Smuzhiyun 		if (cr_done)
717*4882a593Smuzhiyun 			break;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 		for (i = 0; i < lane_cnt; i++)
720*4882a593Smuzhiyun 			if (!(dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED))
721*4882a593Smuzhiyun 				break;
722*4882a593Smuzhiyun 		if (i == lane_cnt)
723*4882a593Smuzhiyun 			break;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 		if ((dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == vs)
726*4882a593Smuzhiyun 			tries++;
727*4882a593Smuzhiyun 		else
728*4882a593Smuzhiyun 			tries = 0;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 		if (tries == DP_MAX_TRAINING_TRIES)
731*4882a593Smuzhiyun 			break;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 		vs = dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
734*4882a593Smuzhiyun 		zynqmp_dp_adjust_train(dp, link_status);
735*4882a593Smuzhiyun 	}
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	if (!cr_done)
738*4882a593Smuzhiyun 		return -EIO;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	return 0;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun /**
744*4882a593Smuzhiyun  * zynqmp_dp_link_train_ce - Train channel equalization
745*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
746*4882a593Smuzhiyun  *
747*4882a593Smuzhiyun  * Return: 0 if channel equalization train is done successfully, or
748*4882a593Smuzhiyun  * corresponding error code.
749*4882a593Smuzhiyun  */
zynqmp_dp_link_train_ce(struct zynqmp_dp * dp)750*4882a593Smuzhiyun static int zynqmp_dp_link_train_ce(struct zynqmp_dp *dp)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun 	u8 link_status[DP_LINK_STATUS_SIZE];
753*4882a593Smuzhiyun 	u8 lane_cnt = dp->mode.lane_cnt;
754*4882a593Smuzhiyun 	u32 pat, tries;
755*4882a593Smuzhiyun 	int ret;
756*4882a593Smuzhiyun 	bool ce_done;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	if (dp->dpcd[DP_DPCD_REV] >= DP_V1_2 &&
759*4882a593Smuzhiyun 	    dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED)
760*4882a593Smuzhiyun 		pat = DP_TRAINING_PATTERN_3;
761*4882a593Smuzhiyun 	else
762*4882a593Smuzhiyun 		pat = DP_TRAINING_PATTERN_2;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_TRAINING_PATTERN_SET, pat);
765*4882a593Smuzhiyun 	ret = drm_dp_dpcd_writeb(&dp->aux, DP_TRAINING_PATTERN_SET,
766*4882a593Smuzhiyun 				 pat | DP_LINK_SCRAMBLING_DISABLE);
767*4882a593Smuzhiyun 	if (ret < 0)
768*4882a593Smuzhiyun 		return ret;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	for (tries = 0; tries < DP_MAX_TRAINING_TRIES; tries++) {
771*4882a593Smuzhiyun 		ret = zynqmp_dp_update_vs_emph(dp);
772*4882a593Smuzhiyun 		if (ret)
773*4882a593Smuzhiyun 			return ret;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 		drm_dp_link_train_channel_eq_delay(dp->dpcd);
776*4882a593Smuzhiyun 		ret = drm_dp_dpcd_read_link_status(&dp->aux, link_status);
777*4882a593Smuzhiyun 		if (ret < 0)
778*4882a593Smuzhiyun 			return ret;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 		ce_done = drm_dp_channel_eq_ok(link_status, lane_cnt);
781*4882a593Smuzhiyun 		if (ce_done)
782*4882a593Smuzhiyun 			break;
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 		zynqmp_dp_adjust_train(dp, link_status);
785*4882a593Smuzhiyun 	}
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	if (!ce_done)
788*4882a593Smuzhiyun 		return -EIO;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	return 0;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun /**
794*4882a593Smuzhiyun  * zynqmp_dp_link_train - Train the link
795*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
796*4882a593Smuzhiyun  *
797*4882a593Smuzhiyun  * Return: 0 if all trains are done successfully, or corresponding error code.
798*4882a593Smuzhiyun  */
zynqmp_dp_train(struct zynqmp_dp * dp)799*4882a593Smuzhiyun static int zynqmp_dp_train(struct zynqmp_dp *dp)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun 	u32 reg;
802*4882a593Smuzhiyun 	u8 bw_code = dp->mode.bw_code;
803*4882a593Smuzhiyun 	u8 lane_cnt = dp->mode.lane_cnt;
804*4882a593Smuzhiyun 	u8 aux_lane_cnt = lane_cnt;
805*4882a593Smuzhiyun 	bool enhanced;
806*4882a593Smuzhiyun 	int ret;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_LANE_COUNT_SET, lane_cnt);
809*4882a593Smuzhiyun 	enhanced = drm_dp_enhanced_frame_cap(dp->dpcd);
810*4882a593Smuzhiyun 	if (enhanced) {
811*4882a593Smuzhiyun 		zynqmp_dp_write(dp, ZYNQMP_DP_ENHANCED_FRAME_EN, 1);
812*4882a593Smuzhiyun 		aux_lane_cnt |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
813*4882a593Smuzhiyun 	}
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	if (dp->dpcd[3] & 0x1) {
816*4882a593Smuzhiyun 		zynqmp_dp_write(dp, ZYNQMP_DP_DOWNSPREAD_CTL, 1);
817*4882a593Smuzhiyun 		drm_dp_dpcd_writeb(&dp->aux, DP_DOWNSPREAD_CTRL,
818*4882a593Smuzhiyun 				   DP_SPREAD_AMP_0_5);
819*4882a593Smuzhiyun 	} else {
820*4882a593Smuzhiyun 		zynqmp_dp_write(dp, ZYNQMP_DP_DOWNSPREAD_CTL, 0);
821*4882a593Smuzhiyun 		drm_dp_dpcd_writeb(&dp->aux, DP_DOWNSPREAD_CTRL, 0);
822*4882a593Smuzhiyun 	}
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	ret = drm_dp_dpcd_writeb(&dp->aux, DP_LANE_COUNT_SET, aux_lane_cnt);
825*4882a593Smuzhiyun 	if (ret < 0) {
826*4882a593Smuzhiyun 		dev_err(dp->dev, "failed to set lane count\n");
827*4882a593Smuzhiyun 		return ret;
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	ret = drm_dp_dpcd_writeb(&dp->aux, DP_MAIN_LINK_CHANNEL_CODING_SET,
831*4882a593Smuzhiyun 				 DP_SET_ANSI_8B10B);
832*4882a593Smuzhiyun 	if (ret < 0) {
833*4882a593Smuzhiyun 		dev_err(dp->dev, "failed to set ANSI 8B/10B encoding\n");
834*4882a593Smuzhiyun 		return ret;
835*4882a593Smuzhiyun 	}
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	ret = drm_dp_dpcd_writeb(&dp->aux, DP_LINK_BW_SET, bw_code);
838*4882a593Smuzhiyun 	if (ret < 0) {
839*4882a593Smuzhiyun 		dev_err(dp->dev, "failed to set DP bandwidth\n");
840*4882a593Smuzhiyun 		return ret;
841*4882a593Smuzhiyun 	}
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_LINK_BW_SET, bw_code);
844*4882a593Smuzhiyun 	switch (bw_code) {
845*4882a593Smuzhiyun 	case DP_LINK_BW_1_62:
846*4882a593Smuzhiyun 		reg = ZYNQMP_DP_PHY_CLOCK_SELECT_1_62G;
847*4882a593Smuzhiyun 		break;
848*4882a593Smuzhiyun 	case DP_LINK_BW_2_7:
849*4882a593Smuzhiyun 		reg = ZYNQMP_DP_PHY_CLOCK_SELECT_2_70G;
850*4882a593Smuzhiyun 		break;
851*4882a593Smuzhiyun 	case DP_LINK_BW_5_4:
852*4882a593Smuzhiyun 	default:
853*4882a593Smuzhiyun 		reg = ZYNQMP_DP_PHY_CLOCK_SELECT_5_40G;
854*4882a593Smuzhiyun 		break;
855*4882a593Smuzhiyun 	}
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_PHY_CLOCK_SELECT, reg);
858*4882a593Smuzhiyun 	ret = zynqmp_dp_phy_ready(dp);
859*4882a593Smuzhiyun 	if (ret < 0)
860*4882a593Smuzhiyun 		return ret;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_SCRAMBLING_DISABLE, 1);
863*4882a593Smuzhiyun 	memset(dp->train_set, 0, sizeof(dp->train_set));
864*4882a593Smuzhiyun 	ret = zynqmp_dp_link_train_cr(dp);
865*4882a593Smuzhiyun 	if (ret)
866*4882a593Smuzhiyun 		return ret;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	ret = zynqmp_dp_link_train_ce(dp);
869*4882a593Smuzhiyun 	if (ret)
870*4882a593Smuzhiyun 		return ret;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	ret = drm_dp_dpcd_writeb(&dp->aux, DP_TRAINING_PATTERN_SET,
873*4882a593Smuzhiyun 				 DP_TRAINING_PATTERN_DISABLE);
874*4882a593Smuzhiyun 	if (ret < 0) {
875*4882a593Smuzhiyun 		dev_err(dp->dev, "failed to disable training pattern\n");
876*4882a593Smuzhiyun 		return ret;
877*4882a593Smuzhiyun 	}
878*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_TRAINING_PATTERN_SET,
879*4882a593Smuzhiyun 			DP_TRAINING_PATTERN_DISABLE);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_SCRAMBLING_DISABLE, 0);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	return 0;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun /**
887*4882a593Smuzhiyun  * zynqmp_dp_train_loop - Downshift the link rate during training
888*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
889*4882a593Smuzhiyun  *
890*4882a593Smuzhiyun  * Train the link by downshifting the link rate if training is not successful.
891*4882a593Smuzhiyun  */
zynqmp_dp_train_loop(struct zynqmp_dp * dp)892*4882a593Smuzhiyun static void zynqmp_dp_train_loop(struct zynqmp_dp *dp)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun 	struct zynqmp_dp_mode *mode = &dp->mode;
895*4882a593Smuzhiyun 	u8 bw = mode->bw_code;
896*4882a593Smuzhiyun 	int ret;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	do {
899*4882a593Smuzhiyun 		if (dp->status == connector_status_disconnected ||
900*4882a593Smuzhiyun 		    !dp->enabled)
901*4882a593Smuzhiyun 			return;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 		ret = zynqmp_dp_train(dp);
904*4882a593Smuzhiyun 		if (!ret)
905*4882a593Smuzhiyun 			return;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 		ret = zynqmp_dp_mode_configure(dp, mode->pclock, bw);
908*4882a593Smuzhiyun 		if (ret < 0)
909*4882a593Smuzhiyun 			goto err_out;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 		bw = ret;
912*4882a593Smuzhiyun 	} while (bw >= DP_LINK_BW_1_62);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun err_out:
915*4882a593Smuzhiyun 	dev_err(dp->dev, "failed to train the DP link\n");
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
919*4882a593Smuzhiyun  * DisplayPort AUX
920*4882a593Smuzhiyun  */
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun #define AUX_READ_BIT	0x1
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun /**
925*4882a593Smuzhiyun  * zynqmp_dp_aux_cmd_submit - Submit aux command
926*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
927*4882a593Smuzhiyun  * @cmd: aux command
928*4882a593Smuzhiyun  * @addr: aux address
929*4882a593Smuzhiyun  * @buf: buffer for command data
930*4882a593Smuzhiyun  * @bytes: number of bytes for @buf
931*4882a593Smuzhiyun  * @reply: reply code to be returned
932*4882a593Smuzhiyun  *
933*4882a593Smuzhiyun  * Submit an aux command. All aux related commands, native or i2c aux
934*4882a593Smuzhiyun  * read/write, are submitted through this function. The function is mapped to
935*4882a593Smuzhiyun  * the transfer function of struct drm_dp_aux. This function involves in
936*4882a593Smuzhiyun  * multiple register reads/writes, thus synchronization is needed, and it is
937*4882a593Smuzhiyun  * done by drm_dp_helper using @hw_mutex. The calling thread goes into sleep
938*4882a593Smuzhiyun  * if there's no immediate reply to the command submission. The reply code is
939*4882a593Smuzhiyun  * returned at @reply if @reply != NULL.
940*4882a593Smuzhiyun  *
941*4882a593Smuzhiyun  * Return: 0 if the command is submitted properly, or corresponding error code:
942*4882a593Smuzhiyun  * -EBUSY when there is any request already being processed
943*4882a593Smuzhiyun  * -ETIMEDOUT when receiving reply is timed out
944*4882a593Smuzhiyun  * -EIO when received bytes are less than requested
945*4882a593Smuzhiyun  */
zynqmp_dp_aux_cmd_submit(struct zynqmp_dp * dp,u32 cmd,u16 addr,u8 * buf,u8 bytes,u8 * reply)946*4882a593Smuzhiyun static int zynqmp_dp_aux_cmd_submit(struct zynqmp_dp *dp, u32 cmd, u16 addr,
947*4882a593Smuzhiyun 				    u8 *buf, u8 bytes, u8 *reply)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun 	bool is_read = (cmd & AUX_READ_BIT) ? true : false;
950*4882a593Smuzhiyun 	u32 reg, i;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	reg = zynqmp_dp_read(dp, ZYNQMP_DP_INTERRUPT_SIGNAL_STATE);
953*4882a593Smuzhiyun 	if (reg & ZYNQMP_DP_INTERRUPT_SIGNAL_STATE_REQUEST)
954*4882a593Smuzhiyun 		return -EBUSY;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_AUX_ADDRESS, addr);
957*4882a593Smuzhiyun 	if (!is_read)
958*4882a593Smuzhiyun 		for (i = 0; i < bytes; i++)
959*4882a593Smuzhiyun 			zynqmp_dp_write(dp, ZYNQMP_DP_AUX_WRITE_FIFO,
960*4882a593Smuzhiyun 					buf[i]);
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	reg = cmd << ZYNQMP_DP_AUX_COMMAND_CMD_SHIFT;
963*4882a593Smuzhiyun 	if (!buf || !bytes)
964*4882a593Smuzhiyun 		reg |= ZYNQMP_DP_AUX_COMMAND_ADDRESS_ONLY;
965*4882a593Smuzhiyun 	else
966*4882a593Smuzhiyun 		reg |= (bytes - 1) << ZYNQMP_DP_AUX_COMMAND_BYTES_SHIFT;
967*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_AUX_COMMAND, reg);
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	/* Wait for reply to be delivered upto 2ms */
970*4882a593Smuzhiyun 	for (i = 0; ; i++) {
971*4882a593Smuzhiyun 		reg = zynqmp_dp_read(dp, ZYNQMP_DP_INTERRUPT_SIGNAL_STATE);
972*4882a593Smuzhiyun 		if (reg & ZYNQMP_DP_INTERRUPT_SIGNAL_STATE_REPLY)
973*4882a593Smuzhiyun 			break;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 		if (reg & ZYNQMP_DP_INTERRUPT_SIGNAL_STATE_REPLY_TIMEOUT ||
976*4882a593Smuzhiyun 		    i == 2)
977*4882a593Smuzhiyun 			return -ETIMEDOUT;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 		usleep_range(1000, 1100);
980*4882a593Smuzhiyun 	}
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	reg = zynqmp_dp_read(dp, ZYNQMP_DP_AUX_REPLY_CODE);
983*4882a593Smuzhiyun 	if (reply)
984*4882a593Smuzhiyun 		*reply = reg;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	if (is_read &&
987*4882a593Smuzhiyun 	    (reg == ZYNQMP_DP_AUX_REPLY_CODE_AUX_ACK ||
988*4882a593Smuzhiyun 	     reg == ZYNQMP_DP_AUX_REPLY_CODE_I2C_ACK)) {
989*4882a593Smuzhiyun 		reg = zynqmp_dp_read(dp, ZYNQMP_DP_REPLY_DATA_COUNT);
990*4882a593Smuzhiyun 		if ((reg & ZYNQMP_DP_REPLY_DATA_COUNT_MASK) != bytes)
991*4882a593Smuzhiyun 			return -EIO;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 		for (i = 0; i < bytes; i++)
994*4882a593Smuzhiyun 			buf[i] = zynqmp_dp_read(dp, ZYNQMP_DP_AUX_REPLY_DATA);
995*4882a593Smuzhiyun 	}
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	return 0;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun static ssize_t
zynqmp_dp_aux_transfer(struct drm_dp_aux * aux,struct drm_dp_aux_msg * msg)1001*4882a593Smuzhiyun zynqmp_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun 	struct zynqmp_dp *dp = container_of(aux, struct zynqmp_dp, aux);
1004*4882a593Smuzhiyun 	int ret;
1005*4882a593Smuzhiyun 	unsigned int i, iter;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	/* Number of loops = timeout in msec / aux delay (400 usec) */
1008*4882a593Smuzhiyun 	iter = zynqmp_dp_aux_timeout_ms * 1000 / 400;
1009*4882a593Smuzhiyun 	iter = iter ? iter : 1;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	for (i = 0; i < iter; i++) {
1012*4882a593Smuzhiyun 		ret = zynqmp_dp_aux_cmd_submit(dp, msg->request, msg->address,
1013*4882a593Smuzhiyun 					       msg->buffer, msg->size,
1014*4882a593Smuzhiyun 					       &msg->reply);
1015*4882a593Smuzhiyun 		if (!ret) {
1016*4882a593Smuzhiyun 			dev_dbg(dp->dev, "aux %d retries\n", i);
1017*4882a593Smuzhiyun 			return msg->size;
1018*4882a593Smuzhiyun 		}
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 		if (dp->status == connector_status_disconnected) {
1021*4882a593Smuzhiyun 			dev_dbg(dp->dev, "no connected aux device\n");
1022*4882a593Smuzhiyun 			return -ENODEV;
1023*4882a593Smuzhiyun 		}
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 		usleep_range(400, 500);
1026*4882a593Smuzhiyun 	}
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	dev_dbg(dp->dev, "failed to do aux transfer (%d)\n", ret);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	return ret;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun /**
1034*4882a593Smuzhiyun  * zynqmp_dp_aux_init - Initialize and register the DP AUX
1035*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
1036*4882a593Smuzhiyun  *
1037*4882a593Smuzhiyun  * Program the AUX clock divider and filter and register the DP AUX adapter.
1038*4882a593Smuzhiyun  *
1039*4882a593Smuzhiyun  * Return: 0 on success, error value otherwise
1040*4882a593Smuzhiyun  */
zynqmp_dp_aux_init(struct zynqmp_dp * dp)1041*4882a593Smuzhiyun static int zynqmp_dp_aux_init(struct zynqmp_dp *dp)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun 	unsigned long rate;
1044*4882a593Smuzhiyun 	unsigned int w;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	/*
1047*4882a593Smuzhiyun 	 * The AUX_SIGNAL_WIDTH_FILTER is the number of APB clock cycles
1048*4882a593Smuzhiyun 	 * corresponding to the AUX pulse. Allowable values are 8, 16, 24, 32,
1049*4882a593Smuzhiyun 	 * 40 and 48. The AUX pulse width must be between 0.4µs and 0.6µs,
1050*4882a593Smuzhiyun 	 * compute the w / 8 value corresponding to 0.4µs rounded up, and make
1051*4882a593Smuzhiyun 	 * sure it stays below 0.6µs and within the allowable values.
1052*4882a593Smuzhiyun 	 */
1053*4882a593Smuzhiyun 	rate = clk_get_rate(dp->dpsub->apb_clk);
1054*4882a593Smuzhiyun 	w = DIV_ROUND_UP(4 * rate, 1000 * 1000 * 10 * 8) * 8;
1055*4882a593Smuzhiyun 	if (w > 6 * rate / (1000 * 1000 * 10) || w > 48) {
1056*4882a593Smuzhiyun 		dev_err(dp->dev, "aclk frequency too high\n");
1057*4882a593Smuzhiyun 		return -EINVAL;
1058*4882a593Smuzhiyun 	}
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_AUX_CLK_DIVIDER,
1061*4882a593Smuzhiyun 			(w << ZYNQMP_DP_AUX_CLK_DIVIDER_AUX_FILTER_SHIFT) |
1062*4882a593Smuzhiyun 			(rate / (1000 * 1000)));
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	dp->aux.name = "ZynqMP DP AUX";
1065*4882a593Smuzhiyun 	dp->aux.dev = dp->dev;
1066*4882a593Smuzhiyun 	dp->aux.transfer = zynqmp_dp_aux_transfer;
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	return drm_dp_aux_register(&dp->aux);
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun /**
1072*4882a593Smuzhiyun  * zynqmp_dp_aux_cleanup - Cleanup the DP AUX
1073*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
1074*4882a593Smuzhiyun  *
1075*4882a593Smuzhiyun  * Unregister the DP AUX adapter.
1076*4882a593Smuzhiyun  */
zynqmp_dp_aux_cleanup(struct zynqmp_dp * dp)1077*4882a593Smuzhiyun static void zynqmp_dp_aux_cleanup(struct zynqmp_dp *dp)
1078*4882a593Smuzhiyun {
1079*4882a593Smuzhiyun 	drm_dp_aux_unregister(&dp->aux);
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1083*4882a593Smuzhiyun  * DisplayPort Generic Support
1084*4882a593Smuzhiyun  */
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun /**
1087*4882a593Smuzhiyun  * zynqmp_dp_update_misc - Write the misc registers
1088*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
1089*4882a593Smuzhiyun  *
1090*4882a593Smuzhiyun  * The misc register values are stored in the structure, and this
1091*4882a593Smuzhiyun  * function applies the values into the registers.
1092*4882a593Smuzhiyun  */
zynqmp_dp_update_misc(struct zynqmp_dp * dp)1093*4882a593Smuzhiyun static void zynqmp_dp_update_misc(struct zynqmp_dp *dp)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_MISC0, dp->config.misc0);
1096*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_MISC1, dp->config.misc1);
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun /**
1100*4882a593Smuzhiyun  * zynqmp_dp_set_format - Set the input format
1101*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
1102*4882a593Smuzhiyun  * @format: input format
1103*4882a593Smuzhiyun  * @bpc: bits per component
1104*4882a593Smuzhiyun  *
1105*4882a593Smuzhiyun  * Update misc register values based on input @format and @bpc.
1106*4882a593Smuzhiyun  *
1107*4882a593Smuzhiyun  * Return: 0 on success, or -EINVAL.
1108*4882a593Smuzhiyun  */
zynqmp_dp_set_format(struct zynqmp_dp * dp,enum zynqmp_dpsub_format format,unsigned int bpc)1109*4882a593Smuzhiyun static int zynqmp_dp_set_format(struct zynqmp_dp *dp,
1110*4882a593Smuzhiyun 				enum zynqmp_dpsub_format format,
1111*4882a593Smuzhiyun 				unsigned int bpc)
1112*4882a593Smuzhiyun {
1113*4882a593Smuzhiyun 	static const struct drm_display_info *display;
1114*4882a593Smuzhiyun 	struct zynqmp_dp_config *config = &dp->config;
1115*4882a593Smuzhiyun 	unsigned int num_colors;
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	config->misc0 &= ~ZYNQMP_DP_MAIN_STREAM_MISC0_COMP_FORMAT_MASK;
1118*4882a593Smuzhiyun 	config->misc1 &= ~ZYNQMP_DP_MAIN_STREAM_MISC1_Y_ONLY_EN;
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	switch (format) {
1121*4882a593Smuzhiyun 	case ZYNQMP_DPSUB_FORMAT_RGB:
1122*4882a593Smuzhiyun 		config->misc0 |= ZYNQMP_DP_MAIN_STREAM_MISC0_COMP_FORMAT_RGB;
1123*4882a593Smuzhiyun 		num_colors = 3;
1124*4882a593Smuzhiyun 		break;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	case ZYNQMP_DPSUB_FORMAT_YCRCB444:
1127*4882a593Smuzhiyun 		config->misc0 |= ZYNQMP_DP_MAIN_STREAM_MISC0_COMP_FORMAT_YCRCB_444;
1128*4882a593Smuzhiyun 		num_colors = 3;
1129*4882a593Smuzhiyun 		break;
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	case ZYNQMP_DPSUB_FORMAT_YCRCB422:
1132*4882a593Smuzhiyun 		config->misc0 |= ZYNQMP_DP_MAIN_STREAM_MISC0_COMP_FORMAT_YCRCB_422;
1133*4882a593Smuzhiyun 		num_colors = 2;
1134*4882a593Smuzhiyun 		break;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	case ZYNQMP_DPSUB_FORMAT_YONLY:
1137*4882a593Smuzhiyun 		config->misc1 |= ZYNQMP_DP_MAIN_STREAM_MISC1_Y_ONLY_EN;
1138*4882a593Smuzhiyun 		num_colors = 1;
1139*4882a593Smuzhiyun 		break;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	default:
1142*4882a593Smuzhiyun 		dev_err(dp->dev, "Invalid colormetry in DT\n");
1143*4882a593Smuzhiyun 		return -EINVAL;
1144*4882a593Smuzhiyun 	}
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	display = &dp->connector.display_info;
1147*4882a593Smuzhiyun 	if (display->bpc && bpc > display->bpc) {
1148*4882a593Smuzhiyun 		dev_warn(dp->dev,
1149*4882a593Smuzhiyun 			 "downgrading requested %ubpc to display limit %ubpc\n",
1150*4882a593Smuzhiyun 			 bpc, display->bpc);
1151*4882a593Smuzhiyun 		bpc = display->bpc;
1152*4882a593Smuzhiyun 	}
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	config->misc0 &= ~ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_MASK;
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	switch (bpc) {
1157*4882a593Smuzhiyun 	case 6:
1158*4882a593Smuzhiyun 		config->misc0 |= ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_6;
1159*4882a593Smuzhiyun 		break;
1160*4882a593Smuzhiyun 	case 8:
1161*4882a593Smuzhiyun 		config->misc0 |= ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_8;
1162*4882a593Smuzhiyun 		break;
1163*4882a593Smuzhiyun 	case 10:
1164*4882a593Smuzhiyun 		config->misc0 |= ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_10;
1165*4882a593Smuzhiyun 		break;
1166*4882a593Smuzhiyun 	case 12:
1167*4882a593Smuzhiyun 		config->misc0 |= ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_12;
1168*4882a593Smuzhiyun 		break;
1169*4882a593Smuzhiyun 	case 16:
1170*4882a593Smuzhiyun 		config->misc0 |= ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_16;
1171*4882a593Smuzhiyun 		break;
1172*4882a593Smuzhiyun 	default:
1173*4882a593Smuzhiyun 		dev_warn(dp->dev, "Not supported bpc (%u). fall back to 8bpc\n",
1174*4882a593Smuzhiyun 			 bpc);
1175*4882a593Smuzhiyun 		config->misc0 |= ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_8;
1176*4882a593Smuzhiyun 		bpc = 8;
1177*4882a593Smuzhiyun 		break;
1178*4882a593Smuzhiyun 	}
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	/* Update the current bpp based on the format. */
1181*4882a593Smuzhiyun 	config->bpp = bpc * num_colors;
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	return 0;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun /**
1187*4882a593Smuzhiyun  * zynqmp_dp_encoder_mode_set_transfer_unit - Set the transfer unit values
1188*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
1189*4882a593Smuzhiyun  * @mode: requested display mode
1190*4882a593Smuzhiyun  *
1191*4882a593Smuzhiyun  * Set the transfer unit, and calculate all transfer unit size related values.
1192*4882a593Smuzhiyun  * Calculation is based on DP and IP core specification.
1193*4882a593Smuzhiyun  */
1194*4882a593Smuzhiyun static void
zynqmp_dp_encoder_mode_set_transfer_unit(struct zynqmp_dp * dp,struct drm_display_mode * mode)1195*4882a593Smuzhiyun zynqmp_dp_encoder_mode_set_transfer_unit(struct zynqmp_dp *dp,
1196*4882a593Smuzhiyun 					 struct drm_display_mode *mode)
1197*4882a593Smuzhiyun {
1198*4882a593Smuzhiyun 	u32 tu = ZYNQMP_DP_MSA_TRANSFER_UNIT_SIZE_TU_SIZE_DEF;
1199*4882a593Smuzhiyun 	u32 bw, vid_kbytes, avg_bytes_per_tu, init_wait;
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	/* Use the max transfer unit size (default) */
1202*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_MSA_TRANSFER_UNIT_SIZE, tu);
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	vid_kbytes = mode->clock * (dp->config.bpp / 8);
1205*4882a593Smuzhiyun 	bw = drm_dp_bw_code_to_link_rate(dp->mode.bw_code);
1206*4882a593Smuzhiyun 	avg_bytes_per_tu = vid_kbytes * tu / (dp->mode.lane_cnt * bw / 1000);
1207*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_MIN_BYTES_PER_TU,
1208*4882a593Smuzhiyun 			avg_bytes_per_tu / 1000);
1209*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_FRAC_BYTES_PER_TU,
1210*4882a593Smuzhiyun 			avg_bytes_per_tu % 1000);
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	/* Configure the initial wait cycle based on transfer unit size */
1213*4882a593Smuzhiyun 	if (tu < (avg_bytes_per_tu / 1000))
1214*4882a593Smuzhiyun 		init_wait = 0;
1215*4882a593Smuzhiyun 	else if ((avg_bytes_per_tu / 1000) <= 4)
1216*4882a593Smuzhiyun 		init_wait = tu;
1217*4882a593Smuzhiyun 	else
1218*4882a593Smuzhiyun 		init_wait = tu - avg_bytes_per_tu / 1000;
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_INIT_WAIT, init_wait);
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun /**
1224*4882a593Smuzhiyun  * zynqmp_dp_encoder_mode_set_stream - Configure the main stream
1225*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
1226*4882a593Smuzhiyun  * @mode: requested display mode
1227*4882a593Smuzhiyun  *
1228*4882a593Smuzhiyun  * Configure the main stream based on the requested mode @mode. Calculation is
1229*4882a593Smuzhiyun  * based on IP core specification.
1230*4882a593Smuzhiyun  */
zynqmp_dp_encoder_mode_set_stream(struct zynqmp_dp * dp,const struct drm_display_mode * mode)1231*4882a593Smuzhiyun static void zynqmp_dp_encoder_mode_set_stream(struct zynqmp_dp *dp,
1232*4882a593Smuzhiyun 					      const struct drm_display_mode *mode)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun 	u8 lane_cnt = dp->mode.lane_cnt;
1235*4882a593Smuzhiyun 	u32 reg, wpl;
1236*4882a593Smuzhiyun 	unsigned int rate;
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_HTOTAL, mode->htotal);
1239*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_VTOTAL, mode->vtotal);
1240*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_POLARITY,
1241*4882a593Smuzhiyun 			(!!(mode->flags & DRM_MODE_FLAG_PVSYNC) <<
1242*4882a593Smuzhiyun 			 ZYNQMP_DP_MAIN_STREAM_POLARITY_VSYNC_SHIFT) |
1243*4882a593Smuzhiyun 			(!!(mode->flags & DRM_MODE_FLAG_PHSYNC) <<
1244*4882a593Smuzhiyun 			 ZYNQMP_DP_MAIN_STREAM_POLARITY_HSYNC_SHIFT));
1245*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_HSWIDTH,
1246*4882a593Smuzhiyun 			mode->hsync_end - mode->hsync_start);
1247*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_VSWIDTH,
1248*4882a593Smuzhiyun 			mode->vsync_end - mode->vsync_start);
1249*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_HRES, mode->hdisplay);
1250*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_VRES, mode->vdisplay);
1251*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_HSTART,
1252*4882a593Smuzhiyun 			mode->htotal - mode->hsync_start);
1253*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_VSTART,
1254*4882a593Smuzhiyun 			mode->vtotal - mode->vsync_start);
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	/* In synchronous mode, set the diviers */
1257*4882a593Smuzhiyun 	if (dp->config.misc0 & ZYNQMP_DP_MAIN_STREAM_MISC0_SYNC_LOCK) {
1258*4882a593Smuzhiyun 		reg = drm_dp_bw_code_to_link_rate(dp->mode.bw_code);
1259*4882a593Smuzhiyun 		zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_N_VID, reg);
1260*4882a593Smuzhiyun 		zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_M_VID, mode->clock);
1261*4882a593Smuzhiyun 		rate = zynqmp_disp_get_audio_clk_rate(dp->dpsub->disp);
1262*4882a593Smuzhiyun 		if (rate) {
1263*4882a593Smuzhiyun 			dev_dbg(dp->dev, "Audio rate: %d\n", rate / 512);
1264*4882a593Smuzhiyun 			zynqmp_dp_write(dp, ZYNQMP_DP_TX_N_AUD, reg);
1265*4882a593Smuzhiyun 			zynqmp_dp_write(dp, ZYNQMP_DP_TX_M_AUD, rate / 1000);
1266*4882a593Smuzhiyun 		}
1267*4882a593Smuzhiyun 	}
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	/* Only 2 channel audio is supported now */
1270*4882a593Smuzhiyun 	if (zynqmp_disp_audio_enabled(dp->dpsub->disp))
1271*4882a593Smuzhiyun 		zynqmp_dp_write(dp, ZYNQMP_DP_TX_AUDIO_CHANNELS, 1);
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_USER_PIX_WIDTH, 1);
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	/* Translate to the native 16 bit datapath based on IP core spec */
1276*4882a593Smuzhiyun 	wpl = (mode->hdisplay * dp->config.bpp + 15) / 16;
1277*4882a593Smuzhiyun 	reg = wpl + wpl % lane_cnt - lane_cnt;
1278*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_USER_DATA_COUNT_PER_LANE, reg);
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1282*4882a593Smuzhiyun  * DRM Connector
1283*4882a593Smuzhiyun  */
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun static enum drm_connector_status
zynqmp_dp_connector_detect(struct drm_connector * connector,bool force)1286*4882a593Smuzhiyun zynqmp_dp_connector_detect(struct drm_connector *connector, bool force)
1287*4882a593Smuzhiyun {
1288*4882a593Smuzhiyun 	struct zynqmp_dp *dp = connector_to_dp(connector);
1289*4882a593Smuzhiyun 	struct zynqmp_dp_link_config *link_config = &dp->link_config;
1290*4882a593Smuzhiyun 	u32 state, i;
1291*4882a593Smuzhiyun 	int ret;
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	/*
1294*4882a593Smuzhiyun 	 * This is from heuristic. It takes some delay (ex, 100 ~ 500 msec) to
1295*4882a593Smuzhiyun 	 * get the HPD signal with some monitors.
1296*4882a593Smuzhiyun 	 */
1297*4882a593Smuzhiyun 	for (i = 0; i < 10; i++) {
1298*4882a593Smuzhiyun 		state = zynqmp_dp_read(dp, ZYNQMP_DP_INTERRUPT_SIGNAL_STATE);
1299*4882a593Smuzhiyun 		if (state & ZYNQMP_DP_INTERRUPT_SIGNAL_STATE_HPD)
1300*4882a593Smuzhiyun 			break;
1301*4882a593Smuzhiyun 		msleep(100);
1302*4882a593Smuzhiyun 	}
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 	if (state & ZYNQMP_DP_INTERRUPT_SIGNAL_STATE_HPD) {
1305*4882a593Smuzhiyun 		ret = drm_dp_dpcd_read(&dp->aux, 0x0, dp->dpcd,
1306*4882a593Smuzhiyun 				       sizeof(dp->dpcd));
1307*4882a593Smuzhiyun 		if (ret < 0) {
1308*4882a593Smuzhiyun 			dev_dbg(dp->dev, "DPCD read failed");
1309*4882a593Smuzhiyun 			goto disconnected;
1310*4882a593Smuzhiyun 		}
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 		link_config->max_rate = min_t(int,
1313*4882a593Smuzhiyun 					      drm_dp_max_link_rate(dp->dpcd),
1314*4882a593Smuzhiyun 					      DP_HIGH_BIT_RATE2);
1315*4882a593Smuzhiyun 		link_config->max_lanes = min_t(u8,
1316*4882a593Smuzhiyun 					       drm_dp_max_lane_count(dp->dpcd),
1317*4882a593Smuzhiyun 					       dp->num_lanes);
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 		dp->status = connector_status_connected;
1320*4882a593Smuzhiyun 		return connector_status_connected;
1321*4882a593Smuzhiyun 	}
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun disconnected:
1324*4882a593Smuzhiyun 	dp->status = connector_status_disconnected;
1325*4882a593Smuzhiyun 	return connector_status_disconnected;
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun 
zynqmp_dp_connector_get_modes(struct drm_connector * connector)1328*4882a593Smuzhiyun static int zynqmp_dp_connector_get_modes(struct drm_connector *connector)
1329*4882a593Smuzhiyun {
1330*4882a593Smuzhiyun 	struct zynqmp_dp *dp = connector_to_dp(connector);
1331*4882a593Smuzhiyun 	struct edid *edid;
1332*4882a593Smuzhiyun 	int ret;
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	edid = drm_get_edid(connector, &dp->aux.ddc);
1335*4882a593Smuzhiyun 	if (!edid)
1336*4882a593Smuzhiyun 		return 0;
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	drm_connector_update_edid_property(connector, edid);
1339*4882a593Smuzhiyun 	ret = drm_add_edid_modes(connector, edid);
1340*4882a593Smuzhiyun 	kfree(edid);
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	return ret;
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun static struct drm_encoder *
zynqmp_dp_connector_best_encoder(struct drm_connector * connector)1346*4882a593Smuzhiyun zynqmp_dp_connector_best_encoder(struct drm_connector *connector)
1347*4882a593Smuzhiyun {
1348*4882a593Smuzhiyun 	struct zynqmp_dp *dp = connector_to_dp(connector);
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	return &dp->encoder;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun 
zynqmp_dp_connector_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)1353*4882a593Smuzhiyun static int zynqmp_dp_connector_mode_valid(struct drm_connector *connector,
1354*4882a593Smuzhiyun 					  struct drm_display_mode *mode)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun 	struct zynqmp_dp *dp = connector_to_dp(connector);
1357*4882a593Smuzhiyun 	u8 max_lanes = dp->link_config.max_lanes;
1358*4882a593Smuzhiyun 	u8 bpp = dp->config.bpp;
1359*4882a593Smuzhiyun 	int max_rate = dp->link_config.max_rate;
1360*4882a593Smuzhiyun 	int rate;
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	if (mode->clock > ZYNQMP_MAX_FREQ) {
1363*4882a593Smuzhiyun 		dev_dbg(dp->dev, "filtered the mode, %s,for high pixel rate\n",
1364*4882a593Smuzhiyun 			mode->name);
1365*4882a593Smuzhiyun 		drm_mode_debug_printmodeline(mode);
1366*4882a593Smuzhiyun 		return MODE_CLOCK_HIGH;
1367*4882a593Smuzhiyun 	}
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	/* Check with link rate and lane count */
1370*4882a593Smuzhiyun 	rate = zynqmp_dp_max_rate(max_rate, max_lanes, bpp);
1371*4882a593Smuzhiyun 	if (mode->clock > rate) {
1372*4882a593Smuzhiyun 		dev_dbg(dp->dev, "filtered the mode, %s,for high pixel rate\n",
1373*4882a593Smuzhiyun 			mode->name);
1374*4882a593Smuzhiyun 		drm_mode_debug_printmodeline(mode);
1375*4882a593Smuzhiyun 		return MODE_CLOCK_HIGH;
1376*4882a593Smuzhiyun 	}
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	return MODE_OK;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun static const struct drm_connector_funcs zynqmp_dp_connector_funcs = {
1382*4882a593Smuzhiyun 	.detect			= zynqmp_dp_connector_detect,
1383*4882a593Smuzhiyun 	.fill_modes		= drm_helper_probe_single_connector_modes,
1384*4882a593Smuzhiyun 	.destroy		= drm_connector_cleanup,
1385*4882a593Smuzhiyun 	.atomic_duplicate_state	= drm_atomic_helper_connector_duplicate_state,
1386*4882a593Smuzhiyun 	.atomic_destroy_state	= drm_atomic_helper_connector_destroy_state,
1387*4882a593Smuzhiyun 	.reset			= drm_atomic_helper_connector_reset,
1388*4882a593Smuzhiyun };
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun static const struct drm_connector_helper_funcs
1391*4882a593Smuzhiyun zynqmp_dp_connector_helper_funcs = {
1392*4882a593Smuzhiyun 	.get_modes	= zynqmp_dp_connector_get_modes,
1393*4882a593Smuzhiyun 	.best_encoder	= zynqmp_dp_connector_best_encoder,
1394*4882a593Smuzhiyun 	.mode_valid	= zynqmp_dp_connector_mode_valid,
1395*4882a593Smuzhiyun };
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1398*4882a593Smuzhiyun  * DRM Encoder
1399*4882a593Smuzhiyun  */
1400*4882a593Smuzhiyun 
zynqmp_dp_encoder_enable(struct drm_encoder * encoder)1401*4882a593Smuzhiyun static void zynqmp_dp_encoder_enable(struct drm_encoder *encoder)
1402*4882a593Smuzhiyun {
1403*4882a593Smuzhiyun 	struct zynqmp_dp *dp = encoder_to_dp(encoder);
1404*4882a593Smuzhiyun 	unsigned int i;
1405*4882a593Smuzhiyun 	int ret = 0;
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	pm_runtime_get_sync(dp->dev);
1408*4882a593Smuzhiyun 	dp->enabled = true;
1409*4882a593Smuzhiyun 	zynqmp_dp_update_misc(dp);
1410*4882a593Smuzhiyun 	if (zynqmp_disp_audio_enabled(dp->dpsub->disp))
1411*4882a593Smuzhiyun 		zynqmp_dp_write(dp, ZYNQMP_DP_TX_AUDIO_CONTROL, 1);
1412*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_TX_PHY_POWER_DOWN, 0);
1413*4882a593Smuzhiyun 	if (dp->status == connector_status_connected) {
1414*4882a593Smuzhiyun 		for (i = 0; i < 3; i++) {
1415*4882a593Smuzhiyun 			ret = drm_dp_dpcd_writeb(&dp->aux, DP_SET_POWER,
1416*4882a593Smuzhiyun 						 DP_SET_POWER_D0);
1417*4882a593Smuzhiyun 			if (ret == 1)
1418*4882a593Smuzhiyun 				break;
1419*4882a593Smuzhiyun 			usleep_range(300, 500);
1420*4882a593Smuzhiyun 		}
1421*4882a593Smuzhiyun 		/* Some monitors take time to wake up properly */
1422*4882a593Smuzhiyun 		msleep(zynqmp_dp_power_on_delay_ms);
1423*4882a593Smuzhiyun 	}
1424*4882a593Smuzhiyun 	if (ret != 1)
1425*4882a593Smuzhiyun 		dev_dbg(dp->dev, "DP aux failed\n");
1426*4882a593Smuzhiyun 	else
1427*4882a593Smuzhiyun 		zynqmp_dp_train_loop(dp);
1428*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_SOFTWARE_RESET,
1429*4882a593Smuzhiyun 			ZYNQMP_DP_SOFTWARE_RESET_ALL);
1430*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_ENABLE, 1);
1431*4882a593Smuzhiyun }
1432*4882a593Smuzhiyun 
zynqmp_dp_encoder_disable(struct drm_encoder * encoder)1433*4882a593Smuzhiyun static void zynqmp_dp_encoder_disable(struct drm_encoder *encoder)
1434*4882a593Smuzhiyun {
1435*4882a593Smuzhiyun 	struct zynqmp_dp *dp = encoder_to_dp(encoder);
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	dp->enabled = false;
1438*4882a593Smuzhiyun 	cancel_delayed_work(&dp->hpd_work);
1439*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_ENABLE, 0);
1440*4882a593Smuzhiyun 	drm_dp_dpcd_writeb(&dp->aux, DP_SET_POWER, DP_SET_POWER_D3);
1441*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_TX_PHY_POWER_DOWN,
1442*4882a593Smuzhiyun 			ZYNQMP_DP_TX_PHY_POWER_DOWN_ALL);
1443*4882a593Smuzhiyun 	if (zynqmp_disp_audio_enabled(dp->dpsub->disp))
1444*4882a593Smuzhiyun 		zynqmp_dp_write(dp, ZYNQMP_DP_TX_AUDIO_CONTROL, 0);
1445*4882a593Smuzhiyun 	pm_runtime_put_sync(dp->dev);
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun static void
zynqmp_dp_encoder_atomic_mode_set(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * connector_state)1449*4882a593Smuzhiyun zynqmp_dp_encoder_atomic_mode_set(struct drm_encoder *encoder,
1450*4882a593Smuzhiyun 				  struct drm_crtc_state *crtc_state,
1451*4882a593Smuzhiyun 				  struct drm_connector_state *connector_state)
1452*4882a593Smuzhiyun {
1453*4882a593Smuzhiyun 	struct zynqmp_dp *dp = encoder_to_dp(encoder);
1454*4882a593Smuzhiyun 	struct drm_display_mode *mode = &crtc_state->mode;
1455*4882a593Smuzhiyun 	struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
1456*4882a593Smuzhiyun 	u8 max_lanes = dp->link_config.max_lanes;
1457*4882a593Smuzhiyun 	u8 bpp = dp->config.bpp;
1458*4882a593Smuzhiyun 	int rate, max_rate = dp->link_config.max_rate;
1459*4882a593Smuzhiyun 	int ret;
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	zynqmp_dp_set_format(dp, ZYNQMP_DPSUB_FORMAT_RGB, 8);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	/* Check again as bpp or format might have been chagned */
1464*4882a593Smuzhiyun 	rate = zynqmp_dp_max_rate(max_rate, max_lanes, bpp);
1465*4882a593Smuzhiyun 	if (mode->clock > rate) {
1466*4882a593Smuzhiyun 		dev_err(dp->dev, "the mode, %s,has too high pixel rate\n",
1467*4882a593Smuzhiyun 			mode->name);
1468*4882a593Smuzhiyun 		drm_mode_debug_printmodeline(mode);
1469*4882a593Smuzhiyun 	}
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	ret = zynqmp_dp_mode_configure(dp, adjusted_mode->clock, 0);
1472*4882a593Smuzhiyun 	if (ret < 0)
1473*4882a593Smuzhiyun 		return;
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	zynqmp_dp_encoder_mode_set_transfer_unit(dp, adjusted_mode);
1476*4882a593Smuzhiyun 	zynqmp_dp_encoder_mode_set_stream(dp, adjusted_mode);
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun #define ZYNQMP_DP_MIN_H_BACKPORCH	20
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun static int
zynqmp_dp_encoder_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)1482*4882a593Smuzhiyun zynqmp_dp_encoder_atomic_check(struct drm_encoder *encoder,
1483*4882a593Smuzhiyun 			       struct drm_crtc_state *crtc_state,
1484*4882a593Smuzhiyun 			       struct drm_connector_state *conn_state)
1485*4882a593Smuzhiyun {
1486*4882a593Smuzhiyun 	struct drm_display_mode *mode = &crtc_state->mode;
1487*4882a593Smuzhiyun 	struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
1488*4882a593Smuzhiyun 	int diff = mode->htotal - mode->hsync_end;
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	/*
1491*4882a593Smuzhiyun 	 * ZynqMP DP requires horizontal backporch to be greater than 12.
1492*4882a593Smuzhiyun 	 * This limitation may not be compatible with the sink device.
1493*4882a593Smuzhiyun 	 */
1494*4882a593Smuzhiyun 	if (diff < ZYNQMP_DP_MIN_H_BACKPORCH) {
1495*4882a593Smuzhiyun 		int vrefresh = (adjusted_mode->clock * 1000) /
1496*4882a593Smuzhiyun 			       (adjusted_mode->vtotal * adjusted_mode->htotal);
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 		dev_dbg(encoder->dev->dev, "hbackporch adjusted: %d to %d",
1499*4882a593Smuzhiyun 			diff, ZYNQMP_DP_MIN_H_BACKPORCH - diff);
1500*4882a593Smuzhiyun 		diff = ZYNQMP_DP_MIN_H_BACKPORCH - diff;
1501*4882a593Smuzhiyun 		adjusted_mode->htotal += diff;
1502*4882a593Smuzhiyun 		adjusted_mode->clock = adjusted_mode->vtotal *
1503*4882a593Smuzhiyun 				       adjusted_mode->htotal * vrefresh / 1000;
1504*4882a593Smuzhiyun 	}
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 	return 0;
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs zynqmp_dp_encoder_helper_funcs = {
1510*4882a593Smuzhiyun 	.enable			= zynqmp_dp_encoder_enable,
1511*4882a593Smuzhiyun 	.disable		= zynqmp_dp_encoder_disable,
1512*4882a593Smuzhiyun 	.atomic_mode_set	= zynqmp_dp_encoder_atomic_mode_set,
1513*4882a593Smuzhiyun 	.atomic_check		= zynqmp_dp_encoder_atomic_check,
1514*4882a593Smuzhiyun };
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1517*4882a593Smuzhiyun  * Interrupt Handling
1518*4882a593Smuzhiyun  */
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun /**
1521*4882a593Smuzhiyun  * zynqmp_dp_enable_vblank - Enable vblank
1522*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
1523*4882a593Smuzhiyun  *
1524*4882a593Smuzhiyun  * Enable vblank interrupt
1525*4882a593Smuzhiyun  */
zynqmp_dp_enable_vblank(struct zynqmp_dp * dp)1526*4882a593Smuzhiyun void zynqmp_dp_enable_vblank(struct zynqmp_dp *dp)
1527*4882a593Smuzhiyun {
1528*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_INT_EN, ZYNQMP_DP_INT_VBLANK_START);
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun /**
1532*4882a593Smuzhiyun  * zynqmp_dp_disable_vblank - Disable vblank
1533*4882a593Smuzhiyun  * @dp: DisplayPort IP core structure
1534*4882a593Smuzhiyun  *
1535*4882a593Smuzhiyun  * Disable vblank interrupt
1536*4882a593Smuzhiyun  */
zynqmp_dp_disable_vblank(struct zynqmp_dp * dp)1537*4882a593Smuzhiyun void zynqmp_dp_disable_vblank(struct zynqmp_dp *dp)
1538*4882a593Smuzhiyun {
1539*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_INT_DS, ZYNQMP_DP_INT_VBLANK_START);
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun 
zynqmp_dp_hpd_work_func(struct work_struct * work)1542*4882a593Smuzhiyun static void zynqmp_dp_hpd_work_func(struct work_struct *work)
1543*4882a593Smuzhiyun {
1544*4882a593Smuzhiyun 	struct zynqmp_dp *dp;
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	dp = container_of(work, struct zynqmp_dp, hpd_work.work);
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	if (dp->drm)
1549*4882a593Smuzhiyun 		drm_helper_hpd_irq_event(dp->drm);
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun 
zynqmp_dp_irq_handler(int irq,void * data)1552*4882a593Smuzhiyun static irqreturn_t zynqmp_dp_irq_handler(int irq, void *data)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun 	struct zynqmp_dp *dp = (struct zynqmp_dp *)data;
1555*4882a593Smuzhiyun 	u32 status, mask;
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	status = zynqmp_dp_read(dp, ZYNQMP_DP_INT_STATUS);
1558*4882a593Smuzhiyun 	mask = zynqmp_dp_read(dp, ZYNQMP_DP_INT_MASK);
1559*4882a593Smuzhiyun 	if (!(status & ~mask))
1560*4882a593Smuzhiyun 		return IRQ_NONE;
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun 	/* dbg for diagnostic, but not much that the driver can do */
1563*4882a593Smuzhiyun 	if (status & ZYNQMP_DP_INT_CHBUF_UNDERFLW_MASK)
1564*4882a593Smuzhiyun 		dev_dbg_ratelimited(dp->dev, "underflow interrupt\n");
1565*4882a593Smuzhiyun 	if (status & ZYNQMP_DP_INT_CHBUF_OVERFLW_MASK)
1566*4882a593Smuzhiyun 		dev_dbg_ratelimited(dp->dev, "overflow interrupt\n");
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_INT_STATUS, status);
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	if (status & ZYNQMP_DP_INT_VBLANK_START)
1571*4882a593Smuzhiyun 		zynqmp_disp_handle_vblank(dp->dpsub->disp);
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	if (status & ZYNQMP_DP_INT_HPD_EVENT)
1574*4882a593Smuzhiyun 		schedule_delayed_work(&dp->hpd_work, 0);
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	if (status & ZYNQMP_DP_INT_HPD_IRQ) {
1577*4882a593Smuzhiyun 		int ret;
1578*4882a593Smuzhiyun 		u8 status[DP_LINK_STATUS_SIZE + 2];
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 		ret = drm_dp_dpcd_read(&dp->aux, DP_SINK_COUNT, status,
1581*4882a593Smuzhiyun 				       DP_LINK_STATUS_SIZE + 2);
1582*4882a593Smuzhiyun 		if (ret < 0)
1583*4882a593Smuzhiyun 			goto handled;
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 		if (status[4] & DP_LINK_STATUS_UPDATED ||
1586*4882a593Smuzhiyun 		    !drm_dp_clock_recovery_ok(&status[2], dp->mode.lane_cnt) ||
1587*4882a593Smuzhiyun 		    !drm_dp_channel_eq_ok(&status[2], dp->mode.lane_cnt)) {
1588*4882a593Smuzhiyun 			zynqmp_dp_train_loop(dp);
1589*4882a593Smuzhiyun 		}
1590*4882a593Smuzhiyun 	}
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun handled:
1593*4882a593Smuzhiyun 	return IRQ_HANDLED;
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1597*4882a593Smuzhiyun  * Initialization & Cleanup
1598*4882a593Smuzhiyun  */
1599*4882a593Smuzhiyun 
zynqmp_dp_drm_init(struct zynqmp_dpsub * dpsub)1600*4882a593Smuzhiyun int zynqmp_dp_drm_init(struct zynqmp_dpsub *dpsub)
1601*4882a593Smuzhiyun {
1602*4882a593Smuzhiyun 	struct zynqmp_dp *dp = dpsub->dp;
1603*4882a593Smuzhiyun 	struct drm_encoder *encoder = &dp->encoder;
1604*4882a593Smuzhiyun 	struct drm_connector *connector = &dp->connector;
1605*4882a593Smuzhiyun 	int ret;
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 	dp->config.misc0 &= ~ZYNQMP_DP_MAIN_STREAM_MISC0_SYNC_LOCK;
1608*4882a593Smuzhiyun 	zynqmp_dp_set_format(dp, ZYNQMP_DPSUB_FORMAT_RGB, 8);
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	/* Create the DRM encoder and connector. */
1611*4882a593Smuzhiyun 	encoder->possible_crtcs |= zynqmp_disp_get_crtc_mask(dpsub->disp);
1612*4882a593Smuzhiyun 	drm_simple_encoder_init(dp->drm, encoder, DRM_MODE_ENCODER_TMDS);
1613*4882a593Smuzhiyun 	drm_encoder_helper_add(encoder, &zynqmp_dp_encoder_helper_funcs);
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	connector->polled = DRM_CONNECTOR_POLL_HPD;
1616*4882a593Smuzhiyun 	ret = drm_connector_init(encoder->dev, connector,
1617*4882a593Smuzhiyun 				 &zynqmp_dp_connector_funcs,
1618*4882a593Smuzhiyun 				 DRM_MODE_CONNECTOR_DisplayPort);
1619*4882a593Smuzhiyun 	if (ret) {
1620*4882a593Smuzhiyun 		dev_err(dp->dev, "failed to create the DRM connector\n");
1621*4882a593Smuzhiyun 		return ret;
1622*4882a593Smuzhiyun 	}
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	drm_connector_helper_add(connector, &zynqmp_dp_connector_helper_funcs);
1625*4882a593Smuzhiyun 	drm_connector_register(connector);
1626*4882a593Smuzhiyun 	drm_connector_attach_encoder(connector, encoder);
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	/* Initialize and register the AUX adapter. */
1629*4882a593Smuzhiyun 	ret = zynqmp_dp_aux_init(dp);
1630*4882a593Smuzhiyun 	if (ret) {
1631*4882a593Smuzhiyun 		dev_err(dp->dev, "failed to initialize DP aux\n");
1632*4882a593Smuzhiyun 		return ret;
1633*4882a593Smuzhiyun 	}
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	/* Now that initialisation is complete, enable interrupts. */
1636*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_INT_EN, ZYNQMP_DP_INT_ALL);
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	return 0;
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun 
zynqmp_dp_probe(struct zynqmp_dpsub * dpsub,struct drm_device * drm)1641*4882a593Smuzhiyun int zynqmp_dp_probe(struct zynqmp_dpsub *dpsub, struct drm_device *drm)
1642*4882a593Smuzhiyun {
1643*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dpsub->dev);
1644*4882a593Smuzhiyun 	struct zynqmp_dp *dp;
1645*4882a593Smuzhiyun 	struct resource *res;
1646*4882a593Smuzhiyun 	int ret;
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun 	dp = drmm_kzalloc(drm, sizeof(*dp), GFP_KERNEL);
1649*4882a593Smuzhiyun 	if (!dp)
1650*4882a593Smuzhiyun 		return -ENOMEM;
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 	dp->dev = &pdev->dev;
1653*4882a593Smuzhiyun 	dp->dpsub = dpsub;
1654*4882a593Smuzhiyun 	dp->status = connector_status_disconnected;
1655*4882a593Smuzhiyun 	dp->drm = drm;
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&dp->hpd_work, zynqmp_dp_hpd_work_func);
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 	dpsub->dp = dp;
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	/* Acquire all resources (IOMEM, IRQ and PHYs). */
1662*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dp");
1663*4882a593Smuzhiyun 	dp->iomem = devm_ioremap_resource(dp->dev, res);
1664*4882a593Smuzhiyun 	if (IS_ERR(dp->iomem))
1665*4882a593Smuzhiyun 		return PTR_ERR(dp->iomem);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	dp->irq = platform_get_irq(pdev, 0);
1668*4882a593Smuzhiyun 	if (dp->irq < 0)
1669*4882a593Smuzhiyun 		return dp->irq;
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 	dp->reset = devm_reset_control_get(dp->dev, NULL);
1672*4882a593Smuzhiyun 	if (IS_ERR(dp->reset)) {
1673*4882a593Smuzhiyun 		if (PTR_ERR(dp->reset) != -EPROBE_DEFER)
1674*4882a593Smuzhiyun 			dev_err(dp->dev, "failed to get reset: %ld\n",
1675*4882a593Smuzhiyun 				PTR_ERR(dp->reset));
1676*4882a593Smuzhiyun 		return PTR_ERR(dp->reset);
1677*4882a593Smuzhiyun 	}
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	ret = zynqmp_dp_reset(dp, false);
1680*4882a593Smuzhiyun 	if (ret < 0)
1681*4882a593Smuzhiyun 		return ret;
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	ret = zynqmp_dp_phy_probe(dp);
1684*4882a593Smuzhiyun 	if (ret)
1685*4882a593Smuzhiyun 		goto err_reset;
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 	/* Initialize the hardware. */
1688*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_TX_PHY_POWER_DOWN,
1689*4882a593Smuzhiyun 			ZYNQMP_DP_TX_PHY_POWER_DOWN_ALL);
1690*4882a593Smuzhiyun 	zynqmp_dp_set(dp, ZYNQMP_DP_PHY_RESET, ZYNQMP_DP_PHY_RESET_ALL_RESET);
1691*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_FORCE_SCRAMBLER_RESET, 1);
1692*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_TRANSMITTER_ENABLE, 0);
1693*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_INT_DS, 0xffffffff);
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	ret = zynqmp_dp_phy_init(dp);
1696*4882a593Smuzhiyun 	if (ret)
1697*4882a593Smuzhiyun 		goto err_reset;
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_TRANSMITTER_ENABLE, 1);
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	/*
1702*4882a593Smuzhiyun 	 * Now that the hardware is initialized and won't generate spurious
1703*4882a593Smuzhiyun 	 * interrupts, request the IRQ.
1704*4882a593Smuzhiyun 	 */
1705*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(dp->dev, dp->irq, NULL,
1706*4882a593Smuzhiyun 					zynqmp_dp_irq_handler, IRQF_ONESHOT,
1707*4882a593Smuzhiyun 					dev_name(dp->dev), dp);
1708*4882a593Smuzhiyun 	if (ret < 0)
1709*4882a593Smuzhiyun 		goto err_phy_exit;
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 	dev_dbg(dp->dev, "ZynqMP DisplayPort Tx probed with %u lanes\n",
1712*4882a593Smuzhiyun 		dp->num_lanes);
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 	return 0;
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun err_phy_exit:
1717*4882a593Smuzhiyun 	zynqmp_dp_phy_exit(dp);
1718*4882a593Smuzhiyun err_reset:
1719*4882a593Smuzhiyun 	zynqmp_dp_reset(dp, true);
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	return ret;
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun 
zynqmp_dp_remove(struct zynqmp_dpsub * dpsub)1724*4882a593Smuzhiyun void zynqmp_dp_remove(struct zynqmp_dpsub *dpsub)
1725*4882a593Smuzhiyun {
1726*4882a593Smuzhiyun 	struct zynqmp_dp *dp = dpsub->dp;
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_INT_DS, ZYNQMP_DP_INT_ALL);
1729*4882a593Smuzhiyun 	disable_irq(dp->irq);
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 	cancel_delayed_work_sync(&dp->hpd_work);
1732*4882a593Smuzhiyun 	zynqmp_dp_aux_cleanup(dp);
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_TRANSMITTER_ENABLE, 0);
1735*4882a593Smuzhiyun 	zynqmp_dp_write(dp, ZYNQMP_DP_INT_DS, 0xffffffff);
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 	zynqmp_dp_phy_exit(dp);
1738*4882a593Smuzhiyun 	zynqmp_dp_reset(dp, true);
1739*4882a593Smuzhiyun }
1740